pxa27x.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/pxa-regs.h>
  23. #include <asm/arch/pxa2xx-regs.h>
  24. #include <asm/arch/ohci.h>
  25. #include <asm/arch/pm.h>
  26. #include <asm/arch/dma.h>
  27. #include <asm/arch/i2c.h>
  28. #include "generic.h"
  29. #include "devices.h"
  30. #include "clock.h"
  31. /* Crystal clock: 13MHz */
  32. #define BASE_CLK 13000000
  33. /*
  34. * Get the clock frequency as reflected by CCSR and the turbo flag.
  35. * We assume these values have been applied via a fcs.
  36. * If info is not 0 we also display the current settings.
  37. */
  38. unsigned int pxa27x_get_clk_frequency_khz(int info)
  39. {
  40. unsigned long ccsr, clkcfg;
  41. unsigned int l, L, m, M, n2, N, S;
  42. int cccr_a, t, ht, b;
  43. ccsr = CCSR;
  44. cccr_a = CCCR & (1 << 25);
  45. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  46. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  47. t = clkcfg & (1 << 0);
  48. ht = clkcfg & (1 << 2);
  49. b = clkcfg & (1 << 3);
  50. l = ccsr & 0x1f;
  51. n2 = (ccsr>>7) & 0xf;
  52. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  53. L = l * BASE_CLK;
  54. N = (L * n2) / 2;
  55. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  56. S = (b) ? L : (L/2);
  57. if (info) {
  58. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  59. L / 1000000, (L % 1000000) / 10000, l );
  60. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  61. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  62. (t) ? "" : "in" );
  63. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  64. M / 1000000, (M % 1000000) / 10000, m );
  65. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  66. S / 1000000, (S % 1000000) / 10000 );
  67. }
  68. return (t) ? (N/1000) : (L/1000);
  69. }
  70. /*
  71. * Return the current mem clock frequency in units of 10kHz as
  72. * reflected by CCCR[A], B, and L
  73. */
  74. unsigned int pxa27x_get_memclk_frequency_10khz(void)
  75. {
  76. unsigned long ccsr, clkcfg;
  77. unsigned int l, L, m, M;
  78. int cccr_a, b;
  79. ccsr = CCSR;
  80. cccr_a = CCCR & (1 << 25);
  81. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  82. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  83. b = clkcfg & (1 << 3);
  84. l = ccsr & 0x1f;
  85. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  86. L = l * BASE_CLK;
  87. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  88. return (M / 10000);
  89. }
  90. /*
  91. * Return the current LCD clock frequency in units of 10kHz as
  92. */
  93. static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
  94. {
  95. unsigned long ccsr;
  96. unsigned int l, L, k, K;
  97. ccsr = CCSR;
  98. l = ccsr & 0x1f;
  99. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  100. L = l * BASE_CLK;
  101. K = L / k;
  102. return (K / 10000);
  103. }
  104. static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
  105. {
  106. return pxa27x_get_lcdclk_frequency_10khz() * 10000;
  107. }
  108. static const struct clkops clk_pxa27x_lcd_ops = {
  109. .enable = clk_cken_enable,
  110. .disable = clk_cken_disable,
  111. .getrate = clk_pxa27x_lcd_getrate,
  112. };
  113. static struct clk pxa27x_clks[] = {
  114. INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
  115. INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
  116. INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
  117. INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
  118. INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
  119. INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
  120. INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
  121. INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa_device_udc.dev),
  122. INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
  123. INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
  124. INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
  125. INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
  126. INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, NULL),
  127. INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
  128. INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
  129. INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
  130. /*
  131. INIT_CKEN("PWMCLK", PWM0, 13000000, 0, NULL),
  132. INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
  133. INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
  134. INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
  135. INIT_CKEN("IMCLK", IM, 0, 0, NULL),
  136. INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
  137. */
  138. };
  139. #ifdef CONFIG_PM
  140. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  141. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  142. #define RESTORE_GPLEVEL(n) do { \
  143. GPSR##n = sleep_save[SLEEP_SAVE_GPLR##n]; \
  144. GPCR##n = ~sleep_save[SLEEP_SAVE_GPLR##n]; \
  145. } while (0)
  146. /*
  147. * List of global PXA peripheral registers to preserve.
  148. * More ones like CP and general purpose register values are preserved
  149. * with the stack pointer in sleep.S.
  150. */
  151. enum { SLEEP_SAVE_START = 0,
  152. SLEEP_SAVE_GPLR0, SLEEP_SAVE_GPLR1, SLEEP_SAVE_GPLR2, SLEEP_SAVE_GPLR3,
  153. SLEEP_SAVE_GPDR0, SLEEP_SAVE_GPDR1, SLEEP_SAVE_GPDR2, SLEEP_SAVE_GPDR3,
  154. SLEEP_SAVE_GRER0, SLEEP_SAVE_GRER1, SLEEP_SAVE_GRER2, SLEEP_SAVE_GRER3,
  155. SLEEP_SAVE_GFER0, SLEEP_SAVE_GFER1, SLEEP_SAVE_GFER2, SLEEP_SAVE_GFER3,
  156. SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
  157. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  158. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  159. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  160. SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
  161. SLEEP_SAVE_PSTR,
  162. SLEEP_SAVE_ICMR,
  163. SLEEP_SAVE_CKEN,
  164. SLEEP_SAVE_MDREFR,
  165. SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
  166. SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
  167. SLEEP_SAVE_SIZE
  168. };
  169. void pxa27x_cpu_pm_save(unsigned long *sleep_save)
  170. {
  171. SAVE(GPLR0); SAVE(GPLR1); SAVE(GPLR2); SAVE(GPLR3);
  172. SAVE(GPDR0); SAVE(GPDR1); SAVE(GPDR2); SAVE(GPDR3);
  173. SAVE(GRER0); SAVE(GRER1); SAVE(GRER2); SAVE(GRER3);
  174. SAVE(GFER0); SAVE(GFER1); SAVE(GFER2); SAVE(GFER3);
  175. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
  176. SAVE(GAFR0_L); SAVE(GAFR0_U);
  177. SAVE(GAFR1_L); SAVE(GAFR1_U);
  178. SAVE(GAFR2_L); SAVE(GAFR2_U);
  179. SAVE(GAFR3_L); SAVE(GAFR3_U);
  180. SAVE(MDREFR);
  181. SAVE(PWER); SAVE(PCFR); SAVE(PRER);
  182. SAVE(PFER); SAVE(PKWR);
  183. SAVE(ICMR); ICMR = 0;
  184. SAVE(CKEN);
  185. SAVE(PSTR);
  186. /* Clear GPIO transition detect bits */
  187. GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2; GEDR3 = GEDR3;
  188. }
  189. void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
  190. {
  191. /* ensure not to come back here if it wasn't intended */
  192. PSPR = 0;
  193. /* restore registers */
  194. RESTORE_GPLEVEL(0); RESTORE_GPLEVEL(1);
  195. RESTORE_GPLEVEL(2); RESTORE_GPLEVEL(3);
  196. RESTORE(GPDR0); RESTORE(GPDR1); RESTORE(GPDR2); RESTORE(GPDR3);
  197. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  198. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  199. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  200. RESTORE(GAFR3_L); RESTORE(GAFR3_U);
  201. RESTORE(GRER0); RESTORE(GRER1); RESTORE(GRER2); RESTORE(GRER3);
  202. RESTORE(GFER0); RESTORE(GFER1); RESTORE(GFER2); RESTORE(GFER3);
  203. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
  204. RESTORE(MDREFR);
  205. RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
  206. RESTORE(PFER); RESTORE(PKWR);
  207. PSSR = PSSR_RDH | PSSR_PH;
  208. RESTORE(CKEN);
  209. ICLR = 0;
  210. ICCR = 1;
  211. RESTORE(ICMR);
  212. RESTORE(PSTR);
  213. }
  214. void pxa27x_cpu_pm_enter(suspend_state_t state)
  215. {
  216. extern void pxa_cpu_standby(void);
  217. /* ensure voltage-change sequencer not initiated, which hangs */
  218. PCFR &= ~PCFR_FVC;
  219. /* Clear edge-detect status register. */
  220. PEDR = 0xDF12FE1B;
  221. switch (state) {
  222. case PM_SUSPEND_STANDBY:
  223. pxa_cpu_standby();
  224. break;
  225. case PM_SUSPEND_MEM:
  226. /* set resume return address */
  227. PSPR = virt_to_phys(pxa_cpu_resume);
  228. pxa27x_cpu_suspend(PWRMODE_SLEEP);
  229. break;
  230. }
  231. }
  232. static int pxa27x_cpu_pm_valid(suspend_state_t state)
  233. {
  234. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  235. }
  236. static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
  237. .save_size = SLEEP_SAVE_SIZE,
  238. .save = pxa27x_cpu_pm_save,
  239. .restore = pxa27x_cpu_pm_restore,
  240. .valid = pxa27x_cpu_pm_valid,
  241. .enter = pxa27x_cpu_pm_enter,
  242. };
  243. static void __init pxa27x_init_pm(void)
  244. {
  245. pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
  246. }
  247. #else
  248. static inline void pxa27x_init_pm(void) {}
  249. #endif
  250. /* PXA27x: Various gpios can issue wakeup events. This logic only
  251. * handles the simple cases, not the WEMUX2 and WEMUX3 options
  252. */
  253. #define PXA27x_GPIO_NOWAKE_MASK \
  254. ((1 << 8) | (1 << 7) | (1 << 6) | (1 << 5) | (1 << 2))
  255. #define WAKEMASK(gpio) \
  256. (((gpio) <= 15) \
  257. ? ((1 << (gpio)) & ~PXA27x_GPIO_NOWAKE_MASK) \
  258. : ((gpio == 35) ? (1 << 24) : 0))
  259. static int pxa27x_set_wake(unsigned int irq, unsigned int on)
  260. {
  261. int gpio = IRQ_TO_GPIO(irq);
  262. uint32_t mask;
  263. if ((gpio >= 0 && gpio <= 15) || (gpio == 35)) {
  264. if (WAKEMASK(gpio) == 0)
  265. return -EINVAL;
  266. mask = WAKEMASK(gpio);
  267. if (on) {
  268. if (GRER(gpio) | GPIO_bit(gpio))
  269. PRER |= mask;
  270. else
  271. PRER &= ~mask;
  272. if (GFER(gpio) | GPIO_bit(gpio))
  273. PFER |= mask;
  274. else
  275. PFER &= ~mask;
  276. }
  277. goto set_pwer;
  278. }
  279. switch (irq) {
  280. case IRQ_RTCAlrm:
  281. mask = PWER_RTC;
  282. break;
  283. case IRQ_USB:
  284. mask = 1u << 26;
  285. break;
  286. default:
  287. return -EINVAL;
  288. }
  289. set_pwer:
  290. if (on)
  291. PWER |= mask;
  292. else
  293. PWER &=~mask;
  294. return 0;
  295. }
  296. void __init pxa27x_init_irq(void)
  297. {
  298. pxa_init_irq_low();
  299. pxa_init_irq_high();
  300. pxa_init_irq_gpio(128);
  301. pxa_init_irq_set_wake(pxa27x_set_wake);
  302. }
  303. /*
  304. * device registration specific to PXA27x.
  305. */
  306. static struct resource i2c_power_resources[] = {
  307. {
  308. .start = 0x40f00180,
  309. .end = 0x40f001a3,
  310. .flags = IORESOURCE_MEM,
  311. }, {
  312. .start = IRQ_PWRI2C,
  313. .end = IRQ_PWRI2C,
  314. .flags = IORESOURCE_IRQ,
  315. },
  316. };
  317. struct platform_device pxa27x_device_i2c_power = {
  318. .name = "pxa2xx-i2c",
  319. .id = 1,
  320. .resource = i2c_power_resources,
  321. .num_resources = ARRAY_SIZE(i2c_power_resources),
  322. };
  323. void __init pxa_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  324. {
  325. pxa27x_device_i2c_power.dev.platform_data = info;
  326. }
  327. static struct platform_device *devices[] __initdata = {
  328. &pxa_device_udc,
  329. &pxa_device_ffuart,
  330. &pxa_device_btuart,
  331. &pxa_device_stuart,
  332. &pxa_device_i2s,
  333. &pxa_device_rtc,
  334. &pxa27x_device_i2c_power,
  335. &pxa27x_device_ssp1,
  336. &pxa27x_device_ssp2,
  337. &pxa27x_device_ssp3,
  338. };
  339. static int __init pxa27x_init(void)
  340. {
  341. int ret = 0;
  342. if (cpu_is_pxa27x()) {
  343. clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
  344. if ((ret = pxa_init_dma(32)))
  345. return ret;
  346. pxa27x_init_pm();
  347. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  348. }
  349. return ret;
  350. }
  351. subsys_initcall(pxa27x_init);