smp-sh73a0.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * SMP support for R-Mobile / SH-Mobile - sh73a0 portion
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. * Copyright (C) 2010 Takashi Yoshii
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/smp.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/irqchip/arm-gic.h>
  27. #include <mach/common.h>
  28. #include <asm/cacheflush.h>
  29. #include <asm/smp_plat.h>
  30. #include <mach/sh73a0.h>
  31. #include <asm/smp_scu.h>
  32. #include <asm/smp_twd.h>
  33. #define WUPCR IOMEM(0xe6151010)
  34. #define SRESCR IOMEM(0xe6151018)
  35. #define PSTR IOMEM(0xe6151040)
  36. #define SBAR IOMEM(0xe6180020)
  37. #define APARMBAREA IOMEM(0xe6f10020)
  38. #define PSTR_SHUTDOWN_MODE 3
  39. #define SH73A0_SCU_BASE IOMEM(0xf0000000)
  40. static void __iomem *shmobile_scu_base;
  41. #ifdef CONFIG_HAVE_ARM_TWD
  42. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, SH73A0_SCU_BASE + 0x600, 29);
  43. void __init sh73a0_register_twd(void)
  44. {
  45. twd_local_timer_register(&twd_local_timer);
  46. }
  47. #endif
  48. static void __cpuinit sh73a0_secondary_init(unsigned int cpu)
  49. {
  50. gic_secondary_init(0);
  51. }
  52. static int __cpuinit sh73a0_boot_secondary(unsigned int cpu, struct task_struct *idle)
  53. {
  54. cpu = cpu_logical_map(cpu);
  55. if (((__raw_readl(PSTR) >> (4 * cpu)) & 3) == 3)
  56. __raw_writel(1 << cpu, WUPCR); /* wake up */
  57. else
  58. __raw_writel(1 << cpu, SRESCR); /* reset */
  59. return 0;
  60. }
  61. static void __init sh73a0_smp_prepare_cpus(unsigned int max_cpus)
  62. {
  63. scu_enable(shmobile_scu_base);
  64. /* Map the reset vector (in headsmp-scu.S) */
  65. __raw_writel(0, APARMBAREA); /* 4k */
  66. __raw_writel(__pa(shmobile_secondary_vector_scu), SBAR);
  67. /* enable cache coherency on booting CPU */
  68. scu_power_mode(shmobile_scu_base, SCU_PM_NORMAL);
  69. }
  70. static void __init sh73a0_smp_init_cpus(void)
  71. {
  72. /* setup sh73a0 specific SCU base */
  73. shmobile_scu_base = SH73A0_SCU_BASE;
  74. shmobile_smp_init_cpus(scu_get_core_count(shmobile_scu_base));
  75. }
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. static int sh73a0_cpu_kill(unsigned int cpu)
  78. {
  79. int k;
  80. u32 pstr;
  81. /*
  82. * wait until the power status register confirms the shutdown of the
  83. * offline target
  84. */
  85. for (k = 0; k < 1000; k++) {
  86. pstr = (__raw_readl(PSTR) >> (4 * cpu)) & 3;
  87. if (pstr == PSTR_SHUTDOWN_MODE)
  88. return 1;
  89. mdelay(1);
  90. }
  91. return 0;
  92. }
  93. static void sh73a0_cpu_die(unsigned int cpu)
  94. {
  95. /*
  96. * The ARM MPcore does not issue a cache coherency request for the L1
  97. * cache when powering off single CPUs. We must take care of this and
  98. * further caches.
  99. */
  100. dsb();
  101. flush_cache_all();
  102. /* Set power off mode. This takes the CPU out of the MP cluster */
  103. scu_power_mode(shmobile_scu_base, SCU_PM_POWEROFF);
  104. /* Enter shutdown mode */
  105. cpu_do_idle();
  106. }
  107. #endif /* CONFIG_HOTPLUG_CPU */
  108. struct smp_operations sh73a0_smp_ops __initdata = {
  109. .smp_init_cpus = sh73a0_smp_init_cpus,
  110. .smp_prepare_cpus = sh73a0_smp_prepare_cpus,
  111. .smp_secondary_init = sh73a0_secondary_init,
  112. .smp_boot_secondary = sh73a0_boot_secondary,
  113. #ifdef CONFIG_HOTPLUG_CPU
  114. .cpu_kill = sh73a0_cpu_kill,
  115. .cpu_die = sh73a0_cpu_die,
  116. .cpu_disable = shmobile_cpu_disable_any,
  117. #endif
  118. };