exynos_drm_fimd.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <drm/exynos_drm.h>
  20. #include <plat/regs-fb-v4.h>
  21. #include "exynos_drm_drv.h"
  22. #include "exynos_drm_fbdev.h"
  23. #include "exynos_drm_crtc.h"
  24. /*
  25. * FIMD is stand for Fully Interactive Mobile Display and
  26. * as a display controller, it transfers contents drawn on memory
  27. * to a LCD Panel through Display Interfaces such as RGB or
  28. * CPU Interface.
  29. */
  30. /* position control register for hardware window 0, 2 ~ 4.*/
  31. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  32. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  33. /* size control register for hardware window 0. */
  34. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  35. /* alpha control register for hardware window 1 ~ 4. */
  36. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  37. /* size control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  39. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  40. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  41. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  42. /* color key control register for hardware window 1 ~ 4. */
  43. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  44. /* color key value register for hardware window 1 ~ 4. */
  45. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  46. /* FIMD has totally five hardware windows. */
  47. #define WINDOWS_NR 5
  48. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  49. struct fimd_win_data {
  50. unsigned int offset_x;
  51. unsigned int offset_y;
  52. unsigned int ovl_width;
  53. unsigned int ovl_height;
  54. unsigned int fb_width;
  55. unsigned int fb_height;
  56. unsigned int bpp;
  57. dma_addr_t dma_addr;
  58. void __iomem *vaddr;
  59. unsigned int buf_offsize;
  60. unsigned int line_size; /* bytes */
  61. bool enabled;
  62. };
  63. struct fimd_context {
  64. struct exynos_drm_subdrv subdrv;
  65. int irq;
  66. struct drm_crtc *crtc;
  67. struct clk *bus_clk;
  68. struct clk *lcd_clk;
  69. struct resource *regs_res;
  70. void __iomem *regs;
  71. struct fimd_win_data win_data[WINDOWS_NR];
  72. unsigned int clkdiv;
  73. unsigned int default_win;
  74. unsigned long irq_flags;
  75. u32 vidcon0;
  76. u32 vidcon1;
  77. struct fb_videomode *timing;
  78. };
  79. static bool fimd_display_is_connected(struct device *dev)
  80. {
  81. DRM_DEBUG_KMS("%s\n", __FILE__);
  82. /* TODO. */
  83. return true;
  84. }
  85. static void *fimd_get_timing(struct device *dev)
  86. {
  87. struct fimd_context *ctx = get_fimd_context(dev);
  88. DRM_DEBUG_KMS("%s\n", __FILE__);
  89. return ctx->timing;
  90. }
  91. static int fimd_check_timing(struct device *dev, void *timing)
  92. {
  93. DRM_DEBUG_KMS("%s\n", __FILE__);
  94. /* TODO. */
  95. return 0;
  96. }
  97. static int fimd_display_power_on(struct device *dev, int mode)
  98. {
  99. DRM_DEBUG_KMS("%s\n", __FILE__);
  100. /* TODO */
  101. return 0;
  102. }
  103. static struct exynos_drm_display_ops fimd_display_ops = {
  104. .type = EXYNOS_DISPLAY_TYPE_LCD,
  105. .is_connected = fimd_display_is_connected,
  106. .get_timing = fimd_get_timing,
  107. .check_timing = fimd_check_timing,
  108. .power_on = fimd_display_power_on,
  109. };
  110. static void fimd_dpms(struct device *subdrv_dev, int mode)
  111. {
  112. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  113. /* TODO */
  114. }
  115. static void fimd_apply(struct device *subdrv_dev)
  116. {
  117. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  118. struct exynos_drm_manager *mgr = &ctx->subdrv.manager;
  119. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  120. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  121. struct fimd_win_data *win_data;
  122. DRM_DEBUG_KMS("%s\n", __FILE__);
  123. win_data = &ctx->win_data[ctx->default_win];
  124. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  125. ovl_ops->commit(subdrv_dev);
  126. if (mgr_ops && mgr_ops->commit)
  127. mgr_ops->commit(subdrv_dev);
  128. }
  129. static void fimd_commit(struct device *dev)
  130. {
  131. struct fimd_context *ctx = get_fimd_context(dev);
  132. struct fb_videomode *timing = ctx->timing;
  133. u32 val;
  134. DRM_DEBUG_KMS("%s\n", __FILE__);
  135. /* setup polarity values from machine code. */
  136. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  137. /* setup vertical timing values. */
  138. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  139. VIDTCON0_VFPD(timing->lower_margin - 1) |
  140. VIDTCON0_VSPW(timing->vsync_len - 1);
  141. writel(val, ctx->regs + VIDTCON0);
  142. /* setup horizontal timing values. */
  143. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  144. VIDTCON1_HFPD(timing->right_margin - 1) |
  145. VIDTCON1_HSPW(timing->hsync_len - 1);
  146. writel(val, ctx->regs + VIDTCON1);
  147. /* setup horizontal and vertical display size. */
  148. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  149. VIDTCON2_HOZVAL(timing->xres - 1);
  150. writel(val, ctx->regs + VIDTCON2);
  151. /* setup clock source, clock divider, enable dma. */
  152. val = ctx->vidcon0;
  153. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  154. if (ctx->clkdiv > 1)
  155. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  156. else
  157. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  158. /*
  159. * fields of register with prefix '_F' would be updated
  160. * at vsync(same as dma start)
  161. */
  162. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  163. writel(val, ctx->regs + VIDCON0);
  164. }
  165. static int fimd_enable_vblank(struct device *dev)
  166. {
  167. struct fimd_context *ctx = get_fimd_context(dev);
  168. u32 val;
  169. DRM_DEBUG_KMS("%s\n", __FILE__);
  170. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  171. val = readl(ctx->regs + VIDINTCON0);
  172. val |= VIDINTCON0_INT_ENABLE;
  173. val |= VIDINTCON0_INT_FRAME;
  174. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  175. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  176. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  177. val |= VIDINTCON0_FRAMESEL1_NONE;
  178. writel(val, ctx->regs + VIDINTCON0);
  179. }
  180. return 0;
  181. }
  182. static void fimd_disable_vblank(struct device *dev)
  183. {
  184. struct fimd_context *ctx = get_fimd_context(dev);
  185. u32 val;
  186. DRM_DEBUG_KMS("%s\n", __FILE__);
  187. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  188. val = readl(ctx->regs + VIDINTCON0);
  189. val &= ~VIDINTCON0_INT_FRAME;
  190. val &= ~VIDINTCON0_INT_ENABLE;
  191. writel(val, ctx->regs + VIDINTCON0);
  192. }
  193. }
  194. static struct exynos_drm_manager_ops fimd_manager_ops = {
  195. .dpms = fimd_dpms,
  196. .apply = fimd_apply,
  197. .commit = fimd_commit,
  198. .enable_vblank = fimd_enable_vblank,
  199. .disable_vblank = fimd_disable_vblank,
  200. };
  201. static void fimd_win_mode_set(struct device *dev,
  202. struct exynos_drm_overlay *overlay)
  203. {
  204. struct fimd_context *ctx = get_fimd_context(dev);
  205. struct fimd_win_data *win_data;
  206. unsigned long offset;
  207. DRM_DEBUG_KMS("%s\n", __FILE__);
  208. if (!overlay) {
  209. dev_err(dev, "overlay is NULL\n");
  210. return;
  211. }
  212. offset = overlay->fb_x * (overlay->bpp >> 3);
  213. offset += overlay->fb_y * overlay->pitch;
  214. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  215. win_data = &ctx->win_data[ctx->default_win];
  216. win_data->offset_x = overlay->crtc_x;
  217. win_data->offset_y = overlay->crtc_y;
  218. win_data->ovl_width = overlay->crtc_width;
  219. win_data->ovl_height = overlay->crtc_height;
  220. win_data->fb_width = overlay->fb_width;
  221. win_data->fb_height = overlay->fb_height;
  222. win_data->dma_addr = overlay->dma_addr + offset;
  223. win_data->vaddr = overlay->vaddr + offset;
  224. win_data->bpp = overlay->bpp;
  225. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  226. (overlay->bpp >> 3);
  227. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  228. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  229. win_data->offset_x, win_data->offset_y);
  230. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  231. win_data->ovl_width, win_data->ovl_height);
  232. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  233. (unsigned long)win_data->dma_addr,
  234. (unsigned long)win_data->vaddr);
  235. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  236. overlay->fb_width, overlay->crtc_width);
  237. }
  238. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  239. {
  240. struct fimd_context *ctx = get_fimd_context(dev);
  241. struct fimd_win_data *win_data = &ctx->win_data[win];
  242. unsigned long val;
  243. DRM_DEBUG_KMS("%s\n", __FILE__);
  244. val = WINCONx_ENWIN;
  245. switch (win_data->bpp) {
  246. case 1:
  247. val |= WINCON0_BPPMODE_1BPP;
  248. val |= WINCONx_BITSWP;
  249. val |= WINCONx_BURSTLEN_4WORD;
  250. break;
  251. case 2:
  252. val |= WINCON0_BPPMODE_2BPP;
  253. val |= WINCONx_BITSWP;
  254. val |= WINCONx_BURSTLEN_8WORD;
  255. break;
  256. case 4:
  257. val |= WINCON0_BPPMODE_4BPP;
  258. val |= WINCONx_BITSWP;
  259. val |= WINCONx_BURSTLEN_8WORD;
  260. break;
  261. case 8:
  262. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  263. val |= WINCONx_BURSTLEN_8WORD;
  264. val |= WINCONx_BYTSWP;
  265. break;
  266. case 16:
  267. val |= WINCON0_BPPMODE_16BPP_565;
  268. val |= WINCONx_HAWSWP;
  269. val |= WINCONx_BURSTLEN_16WORD;
  270. break;
  271. case 24:
  272. val |= WINCON0_BPPMODE_24BPP_888;
  273. val |= WINCONx_WSWP;
  274. val |= WINCONx_BURSTLEN_16WORD;
  275. break;
  276. case 32:
  277. val |= WINCON1_BPPMODE_28BPP_A4888
  278. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  279. val |= WINCONx_WSWP;
  280. val |= WINCONx_BURSTLEN_16WORD;
  281. break;
  282. default:
  283. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  284. val |= WINCON0_BPPMODE_24BPP_888;
  285. val |= WINCONx_WSWP;
  286. val |= WINCONx_BURSTLEN_16WORD;
  287. break;
  288. }
  289. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  290. writel(val, ctx->regs + WINCON(win));
  291. }
  292. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  293. {
  294. struct fimd_context *ctx = get_fimd_context(dev);
  295. unsigned int keycon0 = 0, keycon1 = 0;
  296. DRM_DEBUG_KMS("%s\n", __FILE__);
  297. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  298. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  299. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  300. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  301. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  302. }
  303. static void fimd_win_commit(struct device *dev)
  304. {
  305. struct fimd_context *ctx = get_fimd_context(dev);
  306. struct fimd_win_data *win_data;
  307. int win = ctx->default_win;
  308. unsigned long val, alpha, size;
  309. DRM_DEBUG_KMS("%s\n", __FILE__);
  310. if (win < 0 || win > WINDOWS_NR)
  311. return;
  312. win_data = &ctx->win_data[win];
  313. /*
  314. * SHADOWCON register is used for enabling timing.
  315. *
  316. * for example, once only width value of a register is set,
  317. * if the dma is started then fimd hardware could malfunction so
  318. * with protect window setting, the register fields with prefix '_F'
  319. * wouldn't be updated at vsync also but updated once unprotect window
  320. * is set.
  321. */
  322. /* protect windows */
  323. val = readl(ctx->regs + SHADOWCON);
  324. val |= SHADOWCON_WINx_PROTECT(win);
  325. writel(val, ctx->regs + SHADOWCON);
  326. /* buffer start address */
  327. val = (unsigned long)win_data->dma_addr;
  328. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  329. /* buffer end address */
  330. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  331. val = (unsigned long)(win_data->dma_addr + size);
  332. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  333. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  334. (unsigned long)win_data->dma_addr, val, size);
  335. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  336. win_data->ovl_width, win_data->ovl_height);
  337. /* buffer size */
  338. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  339. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  340. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  341. /* OSD position */
  342. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  343. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  344. writel(val, ctx->regs + VIDOSD_A(win));
  345. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  346. win_data->ovl_width - 1) |
  347. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  348. win_data->ovl_height - 1);
  349. writel(val, ctx->regs + VIDOSD_B(win));
  350. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  351. win_data->offset_x, win_data->offset_y,
  352. win_data->offset_x + win_data->ovl_width - 1,
  353. win_data->offset_y + win_data->ovl_height - 1);
  354. /* hardware window 0 doesn't support alpha channel. */
  355. if (win != 0) {
  356. /* OSD alpha */
  357. alpha = VIDISD14C_ALPHA1_R(0xf) |
  358. VIDISD14C_ALPHA1_G(0xf) |
  359. VIDISD14C_ALPHA1_B(0xf);
  360. writel(alpha, ctx->regs + VIDOSD_C(win));
  361. }
  362. /* OSD size */
  363. if (win != 3 && win != 4) {
  364. u32 offset = VIDOSD_D(win);
  365. if (win == 0)
  366. offset = VIDOSD_C_SIZE_W0;
  367. val = win_data->ovl_width * win_data->ovl_height;
  368. writel(val, ctx->regs + offset);
  369. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  370. }
  371. fimd_win_set_pixfmt(dev, win);
  372. /* hardware window 0 doesn't support color key. */
  373. if (win != 0)
  374. fimd_win_set_colkey(dev, win);
  375. /* wincon */
  376. val = readl(ctx->regs + WINCON(win));
  377. val |= WINCONx_ENWIN;
  378. writel(val, ctx->regs + WINCON(win));
  379. /* Enable DMA channel and unprotect windows */
  380. val = readl(ctx->regs + SHADOWCON);
  381. val |= SHADOWCON_CHx_ENABLE(win);
  382. val &= ~SHADOWCON_WINx_PROTECT(win);
  383. writel(val, ctx->regs + SHADOWCON);
  384. win_data->enabled = true;
  385. }
  386. static void fimd_win_disable(struct device *dev)
  387. {
  388. struct fimd_context *ctx = get_fimd_context(dev);
  389. struct fimd_win_data *win_data;
  390. int win = ctx->default_win;
  391. u32 val;
  392. DRM_DEBUG_KMS("%s\n", __FILE__);
  393. if (win < 0 || win > WINDOWS_NR)
  394. return;
  395. win_data = &ctx->win_data[win];
  396. /* protect windows */
  397. val = readl(ctx->regs + SHADOWCON);
  398. val |= SHADOWCON_WINx_PROTECT(win);
  399. writel(val, ctx->regs + SHADOWCON);
  400. /* wincon */
  401. val = readl(ctx->regs + WINCON(win));
  402. val &= ~WINCONx_ENWIN;
  403. writel(val, ctx->regs + WINCON(win));
  404. /* unprotect windows */
  405. val = readl(ctx->regs + SHADOWCON);
  406. val &= ~SHADOWCON_CHx_ENABLE(win);
  407. val &= ~SHADOWCON_WINx_PROTECT(win);
  408. writel(val, ctx->regs + SHADOWCON);
  409. win_data->enabled = false;
  410. }
  411. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  412. .mode_set = fimd_win_mode_set,
  413. .commit = fimd_win_commit,
  414. .disable = fimd_win_disable,
  415. };
  416. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  417. {
  418. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  419. struct drm_pending_vblank_event *e, *t;
  420. struct timeval now;
  421. unsigned long flags;
  422. bool is_checked = false;
  423. spin_lock_irqsave(&drm_dev->event_lock, flags);
  424. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  425. base.link) {
  426. /* if event's pipe isn't same as crtc then ignore it. */
  427. if (crtc != e->pipe)
  428. continue;
  429. is_checked = true;
  430. do_gettimeofday(&now);
  431. e->event.sequence = 0;
  432. e->event.tv_sec = now.tv_sec;
  433. e->event.tv_usec = now.tv_usec;
  434. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  435. wake_up_interruptible(&e->base.file_priv->event_wait);
  436. }
  437. if (is_checked) {
  438. drm_vblank_put(drm_dev, crtc);
  439. /*
  440. * don't off vblank if vblank_disable_allowed is 1,
  441. * because vblank would be off by timer handler.
  442. */
  443. if (!drm_dev->vblank_disable_allowed)
  444. drm_vblank_off(drm_dev, crtc);
  445. }
  446. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  447. }
  448. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  449. {
  450. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  451. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  452. struct drm_device *drm_dev = subdrv->drm_dev;
  453. struct exynos_drm_manager *manager = &subdrv->manager;
  454. u32 val;
  455. val = readl(ctx->regs + VIDINTCON1);
  456. if (val & VIDINTCON1_INT_FRAME)
  457. /* VSYNC interrupt */
  458. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  459. /* check the crtc is detached already from encoder */
  460. if (manager->pipe < 0)
  461. goto out;
  462. drm_handle_vblank(drm_dev, manager->pipe);
  463. fimd_finish_pageflip(drm_dev, manager->pipe);
  464. out:
  465. return IRQ_HANDLED;
  466. }
  467. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  468. {
  469. DRM_DEBUG_KMS("%s\n", __FILE__);
  470. /*
  471. * enable drm irq mode.
  472. * - with irq_enabled = 1, we can use the vblank feature.
  473. *
  474. * P.S. note that we wouldn't use drm irq handler but
  475. * just specific driver own one instead because
  476. * drm framework supports only one irq handler.
  477. */
  478. drm_dev->irq_enabled = 1;
  479. /*
  480. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  481. * by drm timer once a current process gives up ownership of
  482. * vblank event.(after drm_vblank_put function is called)
  483. */
  484. drm_dev->vblank_disable_allowed = 1;
  485. return 0;
  486. }
  487. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  488. {
  489. DRM_DEBUG_KMS("%s\n", __FILE__);
  490. /* TODO. */
  491. }
  492. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  493. struct fb_videomode *timing)
  494. {
  495. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  496. u32 retrace;
  497. u32 clkdiv;
  498. u32 best_framerate = 0;
  499. u32 framerate;
  500. DRM_DEBUG_KMS("%s\n", __FILE__);
  501. retrace = timing->left_margin + timing->hsync_len +
  502. timing->right_margin + timing->xres;
  503. retrace *= timing->upper_margin + timing->vsync_len +
  504. timing->lower_margin + timing->yres;
  505. /* default framerate is 60Hz */
  506. if (!timing->refresh)
  507. timing->refresh = 60;
  508. clk /= retrace;
  509. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  510. int tmp;
  511. /* get best framerate */
  512. framerate = clk / clkdiv;
  513. tmp = timing->refresh - framerate;
  514. if (tmp < 0) {
  515. best_framerate = framerate;
  516. continue;
  517. } else {
  518. if (!best_framerate)
  519. best_framerate = framerate;
  520. else if (tmp < (best_framerate - framerate))
  521. best_framerate = framerate;
  522. break;
  523. }
  524. }
  525. return clkdiv;
  526. }
  527. static void fimd_clear_win(struct fimd_context *ctx, int win)
  528. {
  529. u32 val;
  530. DRM_DEBUG_KMS("%s\n", __FILE__);
  531. writel(0, ctx->regs + WINCON(win));
  532. writel(0, ctx->regs + VIDOSD_A(win));
  533. writel(0, ctx->regs + VIDOSD_B(win));
  534. writel(0, ctx->regs + VIDOSD_C(win));
  535. if (win == 1 || win == 2)
  536. writel(0, ctx->regs + VIDOSD_D(win));
  537. val = readl(ctx->regs + SHADOWCON);
  538. val &= ~SHADOWCON_WINx_PROTECT(win);
  539. writel(val, ctx->regs + SHADOWCON);
  540. }
  541. static int __devinit fimd_probe(struct platform_device *pdev)
  542. {
  543. struct device *dev = &pdev->dev;
  544. struct fimd_context *ctx;
  545. struct exynos_drm_subdrv *subdrv;
  546. struct exynos_drm_fimd_pdata *pdata;
  547. struct fb_videomode *timing;
  548. struct resource *res;
  549. int win;
  550. int ret = -EINVAL;
  551. DRM_DEBUG_KMS("%s\n", __FILE__);
  552. pdata = pdev->dev.platform_data;
  553. if (!pdata) {
  554. dev_err(dev, "no platform data specified\n");
  555. return -EINVAL;
  556. }
  557. timing = &pdata->timing;
  558. if (!timing) {
  559. dev_err(dev, "timing is null.\n");
  560. return -EINVAL;
  561. }
  562. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  563. if (!ctx)
  564. return -ENOMEM;
  565. ctx->bus_clk = clk_get(dev, "fimd");
  566. if (IS_ERR(ctx->bus_clk)) {
  567. dev_err(dev, "failed to get bus clock\n");
  568. ret = PTR_ERR(ctx->bus_clk);
  569. goto err_clk_get;
  570. }
  571. clk_enable(ctx->bus_clk);
  572. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  573. if (IS_ERR(ctx->lcd_clk)) {
  574. dev_err(dev, "failed to get lcd clock\n");
  575. ret = PTR_ERR(ctx->lcd_clk);
  576. goto err_bus_clk;
  577. }
  578. clk_enable(ctx->lcd_clk);
  579. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  580. if (!res) {
  581. dev_err(dev, "failed to find registers\n");
  582. ret = -ENOENT;
  583. goto err_clk;
  584. }
  585. ctx->regs_res = request_mem_region(res->start, resource_size(res),
  586. dev_name(dev));
  587. if (!ctx->regs_res) {
  588. dev_err(dev, "failed to claim register region\n");
  589. ret = -ENOENT;
  590. goto err_clk;
  591. }
  592. ctx->regs = ioremap(res->start, resource_size(res));
  593. if (!ctx->regs) {
  594. dev_err(dev, "failed to map registers\n");
  595. ret = -ENXIO;
  596. goto err_req_region_io;
  597. }
  598. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  599. if (!res) {
  600. dev_err(dev, "irq request failed.\n");
  601. goto err_req_region_irq;
  602. }
  603. ctx->irq = res->start;
  604. ret = request_irq(ctx->irq, fimd_irq_handler, 0, "drm_fimd", ctx);
  605. if (ret < 0) {
  606. dev_err(dev, "irq request failed.\n");
  607. goto err_req_irq;
  608. }
  609. for (win = 0; win < WINDOWS_NR; win++)
  610. fimd_clear_win(ctx, win);
  611. ctx->clkdiv = fimd_calc_clkdiv(ctx, timing);
  612. ctx->vidcon0 = pdata->vidcon0;
  613. ctx->vidcon1 = pdata->vidcon1;
  614. ctx->default_win = pdata->default_win;
  615. ctx->timing = timing;
  616. timing->pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  617. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  618. timing->pixclock, ctx->clkdiv);
  619. subdrv = &ctx->subdrv;
  620. subdrv->probe = fimd_subdrv_probe;
  621. subdrv->remove = fimd_subdrv_remove;
  622. subdrv->manager.pipe = -1;
  623. subdrv->manager.ops = &fimd_manager_ops;
  624. subdrv->manager.overlay_ops = &fimd_overlay_ops;
  625. subdrv->manager.display_ops = &fimd_display_ops;
  626. subdrv->manager.dev = dev;
  627. platform_set_drvdata(pdev, ctx);
  628. exynos_drm_subdrv_register(subdrv);
  629. return 0;
  630. err_req_irq:
  631. err_req_region_irq:
  632. iounmap(ctx->regs);
  633. err_req_region_io:
  634. release_resource(ctx->regs_res);
  635. kfree(ctx->regs_res);
  636. err_clk:
  637. clk_disable(ctx->lcd_clk);
  638. clk_put(ctx->lcd_clk);
  639. err_bus_clk:
  640. clk_disable(ctx->bus_clk);
  641. clk_put(ctx->bus_clk);
  642. err_clk_get:
  643. kfree(ctx);
  644. return ret;
  645. }
  646. static int __devexit fimd_remove(struct platform_device *pdev)
  647. {
  648. struct fimd_context *ctx = platform_get_drvdata(pdev);
  649. DRM_DEBUG_KMS("%s\n", __FILE__);
  650. exynos_drm_subdrv_unregister(&ctx->subdrv);
  651. clk_disable(ctx->lcd_clk);
  652. clk_disable(ctx->bus_clk);
  653. clk_put(ctx->lcd_clk);
  654. clk_put(ctx->bus_clk);
  655. iounmap(ctx->regs);
  656. release_resource(ctx->regs_res);
  657. kfree(ctx->regs_res);
  658. free_irq(ctx->irq, ctx);
  659. kfree(ctx);
  660. return 0;
  661. }
  662. static struct platform_driver fimd_driver = {
  663. .probe = fimd_probe,
  664. .remove = __devexit_p(fimd_remove),
  665. .driver = {
  666. .name = "exynos4-fb",
  667. .owner = THIS_MODULE,
  668. },
  669. };
  670. static int __init fimd_init(void)
  671. {
  672. return platform_driver_register(&fimd_driver);
  673. }
  674. static void __exit fimd_exit(void)
  675. {
  676. platform_driver_unregister(&fimd_driver);
  677. }
  678. module_init(fimd_init);
  679. module_exit(fimd_exit);
  680. MODULE_AUTHOR("Joonyoung Shim <jy0922.shim@samsung.com>");
  681. MODULE_AUTHOR("Inki Dae <inki.dae@samsung.com>");
  682. MODULE_DESCRIPTION("Samsung DRM FIMD Driver");
  683. MODULE_LICENSE("GPL");