dce6_afmt.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/hdmi.h>
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "sid.h"
  27. static u32 dce6_endpoint_rreg(struct radeon_device *rdev,
  28. u32 block_offset, u32 reg)
  29. {
  30. unsigned long flags;
  31. u32 r;
  32. spin_lock_irqsave(&rdev->end_idx_lock, flags);
  33. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  34. r = RREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset);
  35. spin_unlock_irqrestore(&rdev->end_idx_lock, flags);
  36. return r;
  37. }
  38. static void dce6_endpoint_wreg(struct radeon_device *rdev,
  39. u32 block_offset, u32 reg, u32 v)
  40. {
  41. unsigned long flags;
  42. spin_lock_irqsave(&rdev->end_idx_lock, flags);
  43. if (ASIC_IS_DCE8(rdev))
  44. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  45. else
  46. WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset,
  47. AZ_ENDPOINT_REG_WRITE_EN | AZ_ENDPOINT_REG_INDEX(reg));
  48. WREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  49. spin_unlock_irqrestore(&rdev->end_idx_lock, flags);
  50. }
  51. #define RREG32_ENDPOINT(block, reg) dce6_endpoint_rreg(rdev, (block), (reg))
  52. #define WREG32_ENDPOINT(block, reg, v) dce6_endpoint_wreg(rdev, (block), (reg), (v))
  53. static void dce6_afmt_get_connected_pins(struct radeon_device *rdev)
  54. {
  55. int i;
  56. u32 offset, tmp;
  57. for (i = 0; i < rdev->audio.num_pins; i++) {
  58. offset = rdev->audio.pin[i].offset;
  59. tmp = RREG32_ENDPOINT(offset,
  60. AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  61. if (((tmp & PORT_CONNECTIVITY_MASK) >> PORT_CONNECTIVITY_SHIFT) == 1)
  62. rdev->audio.pin[i].connected = false;
  63. else
  64. rdev->audio.pin[i].connected = true;
  65. }
  66. }
  67. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev)
  68. {
  69. int i;
  70. dce6_afmt_get_connected_pins(rdev);
  71. for (i = 0; i < rdev->audio.num_pins; i++) {
  72. if (rdev->audio.pin[i].connected)
  73. return &rdev->audio.pin[i];
  74. }
  75. DRM_ERROR("No connected audio pins found!\n");
  76. return NULL;
  77. }
  78. void dce6_afmt_select_pin(struct drm_encoder *encoder)
  79. {
  80. struct radeon_device *rdev = encoder->dev->dev_private;
  81. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  82. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  83. u32 offset = dig->afmt->offset;
  84. if (!dig->afmt->pin)
  85. return;
  86. WREG32(AFMT_AUDIO_SRC_CONTROL + offset,
  87. AFMT_AUDIO_SRC_SELECT(dig->afmt->pin->id));
  88. }
  89. void dce6_afmt_write_speaker_allocation(struct drm_encoder *encoder)
  90. {
  91. struct radeon_device *rdev = encoder->dev->dev_private;
  92. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  93. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  94. struct drm_connector *connector;
  95. struct radeon_connector *radeon_connector = NULL;
  96. u32 offset, tmp;
  97. u8 *sadb;
  98. int sad_count;
  99. /* XXX: setting this register causes hangs on some asics */
  100. return;
  101. if (!dig->afmt->pin)
  102. return;
  103. offset = dig->afmt->pin->offset;
  104. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  105. if (connector->encoder == encoder)
  106. radeon_connector = to_radeon_connector(connector);
  107. }
  108. if (!radeon_connector) {
  109. DRM_ERROR("Couldn't find encoder's connector\n");
  110. return;
  111. }
  112. sad_count = drm_edid_to_speaker_allocation(radeon_connector->edid, &sadb);
  113. if (sad_count < 0) {
  114. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  115. return;
  116. }
  117. /* program the speaker allocation */
  118. tmp = RREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  119. tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
  120. /* set HDMI mode */
  121. tmp |= HDMI_CONNECTION;
  122. if (sad_count)
  123. tmp |= SPEAKER_ALLOCATION(sadb[0]);
  124. else
  125. tmp |= SPEAKER_ALLOCATION(5); /* stereo */
  126. WREG32_ENDPOINT(offset, AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  127. kfree(sadb);
  128. }
  129. void dce6_afmt_write_sad_regs(struct drm_encoder *encoder)
  130. {
  131. struct radeon_device *rdev = encoder->dev->dev_private;
  132. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  133. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  134. u32 offset;
  135. struct drm_connector *connector;
  136. struct radeon_connector *radeon_connector = NULL;
  137. struct cea_sad *sads;
  138. int i, sad_count;
  139. static const u16 eld_reg_to_type[][2] = {
  140. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  141. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  142. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  143. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  144. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  145. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  146. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  147. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  148. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  149. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  150. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  151. { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  152. };
  153. if (!dig->afmt->pin)
  154. return;
  155. offset = dig->afmt->pin->offset;
  156. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  157. if (connector->encoder == encoder)
  158. radeon_connector = to_radeon_connector(connector);
  159. }
  160. if (!radeon_connector) {
  161. DRM_ERROR("Couldn't find encoder's connector\n");
  162. return;
  163. }
  164. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  165. if (sad_count < 0) {
  166. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  167. return;
  168. }
  169. BUG_ON(!sads);
  170. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  171. u32 value = 0;
  172. int j;
  173. for (j = 0; j < sad_count; j++) {
  174. struct cea_sad *sad = &sads[j];
  175. if (sad->format == eld_reg_to_type[i][1]) {
  176. value = MAX_CHANNELS(sad->channels) |
  177. DESCRIPTOR_BYTE_2(sad->byte2) |
  178. SUPPORTED_FREQUENCIES(sad->freq);
  179. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  180. value |= SUPPORTED_FREQUENCIES_STEREO(sad->freq);
  181. break;
  182. }
  183. }
  184. WREG32_ENDPOINT(offset, eld_reg_to_type[i][0], value);
  185. }
  186. kfree(sads);
  187. }
  188. static int dce6_audio_chipset_supported(struct radeon_device *rdev)
  189. {
  190. return !ASIC_IS_NODCE(rdev);
  191. }
  192. static void dce6_audio_enable(struct radeon_device *rdev,
  193. struct r600_audio_pin *pin,
  194. bool enable)
  195. {
  196. WREG32_ENDPOINT(pin->offset, AZ_F0_CODEC_PIN_CONTROL_HOTPLUG_CONTROL,
  197. AUDIO_ENABLED);
  198. DRM_INFO("%s audio %d support\n", enable ? "Enabling" : "Disabling", pin->id);
  199. }
  200. static const u32 pin_offsets[7] =
  201. {
  202. (0x5e00 - 0x5e00),
  203. (0x5e18 - 0x5e00),
  204. (0x5e30 - 0x5e00),
  205. (0x5e48 - 0x5e00),
  206. (0x5e60 - 0x5e00),
  207. (0x5e78 - 0x5e00),
  208. (0x5e90 - 0x5e00),
  209. };
  210. int dce6_audio_init(struct radeon_device *rdev)
  211. {
  212. int i;
  213. if (!radeon_audio || !dce6_audio_chipset_supported(rdev))
  214. return 0;
  215. rdev->audio.enabled = true;
  216. if (ASIC_IS_DCE8(rdev))
  217. rdev->audio.num_pins = 7;
  218. else
  219. rdev->audio.num_pins = 6;
  220. for (i = 0; i < rdev->audio.num_pins; i++) {
  221. rdev->audio.pin[i].channels = -1;
  222. rdev->audio.pin[i].rate = -1;
  223. rdev->audio.pin[i].bits_per_sample = -1;
  224. rdev->audio.pin[i].status_bits = 0;
  225. rdev->audio.pin[i].category_code = 0;
  226. rdev->audio.pin[i].connected = false;
  227. rdev->audio.pin[i].offset = pin_offsets[i];
  228. rdev->audio.pin[i].id = i;
  229. dce6_audio_enable(rdev, &rdev->audio.pin[i], true);
  230. }
  231. return 0;
  232. }
  233. void dce6_audio_fini(struct radeon_device *rdev)
  234. {
  235. int i;
  236. if (!rdev->audio.enabled)
  237. return;
  238. for (i = 0; i < rdev->audio.num_pins; i++)
  239. dce6_audio_enable(rdev, &rdev->audio.pin[i], false);
  240. rdev->audio.enabled = false;
  241. }