omap-aes.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. */
  14. #define OMAP_AES_DMA_PRIVATE
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/errno.h>
  20. #include <linux/kernel.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/io.h>
  28. #include <linux/crypto.h>
  29. #include <linux/interrupt.h>
  30. #include <crypto/scatterwalk.h>
  31. #include <crypto/aes.h>
  32. #define DST_MAXBURST 4
  33. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  34. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  35. number. For example 7:0 */
  36. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  37. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  38. #define AES_REG_KEY(x) (0x1C - ((x ^ 0x01) * 0x04))
  39. #define AES_REG_IV(x) (0x20 + ((x) * 0x04))
  40. #define AES_REG_CTRL 0x30
  41. #define AES_REG_CTRL_CTR_WIDTH (1 << 7)
  42. #define AES_REG_CTRL_CTR (1 << 6)
  43. #define AES_REG_CTRL_CBC (1 << 5)
  44. #define AES_REG_CTRL_KEY_SIZE (3 << 3)
  45. #define AES_REG_CTRL_DIRECTION (1 << 2)
  46. #define AES_REG_CTRL_INPUT_READY (1 << 1)
  47. #define AES_REG_CTRL_OUTPUT_READY (1 << 0)
  48. #define AES_REG_DATA 0x34
  49. #define AES_REG_DATA_N(x) (0x34 + ((x) * 0x04))
  50. #define AES_REG_REV 0x44
  51. #define AES_REG_REV_MAJOR 0xF0
  52. #define AES_REG_REV_MINOR 0x0F
  53. #define AES_REG_MASK 0x48
  54. #define AES_REG_MASK_SIDLE (1 << 6)
  55. #define AES_REG_MASK_START (1 << 5)
  56. #define AES_REG_MASK_DMA_OUT_EN (1 << 3)
  57. #define AES_REG_MASK_DMA_IN_EN (1 << 2)
  58. #define AES_REG_MASK_SOFTRESET (1 << 1)
  59. #define AES_REG_AUTOIDLE (1 << 0)
  60. #define AES_REG_SYSSTATUS 0x4C
  61. #define AES_REG_SYSSTATUS_RESETDONE (1 << 0)
  62. #define DEFAULT_TIMEOUT (5*HZ)
  63. #define FLAGS_MODE_MASK 0x000f
  64. #define FLAGS_ENCRYPT BIT(0)
  65. #define FLAGS_CBC BIT(1)
  66. #define FLAGS_GIV BIT(2)
  67. #define FLAGS_INIT BIT(4)
  68. #define FLAGS_FAST BIT(5)
  69. #define FLAGS_BUSY BIT(6)
  70. struct omap_aes_ctx {
  71. struct omap_aes_dev *dd;
  72. int keylen;
  73. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  74. unsigned long flags;
  75. };
  76. struct omap_aes_reqctx {
  77. unsigned long mode;
  78. };
  79. #define OMAP_AES_QUEUE_LENGTH 1
  80. #define OMAP_AES_CACHE_SIZE 0
  81. struct omap_aes_dev {
  82. struct list_head list;
  83. unsigned long phys_base;
  84. void __iomem *io_base;
  85. struct omap_aes_ctx *ctx;
  86. struct device *dev;
  87. unsigned long flags;
  88. int err;
  89. spinlock_t lock;
  90. struct crypto_queue queue;
  91. struct tasklet_struct done_task;
  92. struct tasklet_struct queue_task;
  93. struct ablkcipher_request *req;
  94. size_t total;
  95. struct scatterlist *in_sg;
  96. #ifndef OMAP_AES_DMA_PRIVATE
  97. struct scatterlist in_sgl;
  98. #endif
  99. size_t in_offset;
  100. struct scatterlist *out_sg;
  101. #ifndef OMAP_AES_DMA_PRIVATE
  102. struct scatterlist out_sgl;
  103. #endif
  104. size_t out_offset;
  105. size_t buflen;
  106. void *buf_in;
  107. size_t dma_size;
  108. int dma_in;
  109. #ifdef OMAP_AES_DMA_PRIVATE
  110. int dma_lch_in;
  111. #else
  112. struct dma_chan *dma_lch_in;
  113. #endif
  114. dma_addr_t dma_addr_in;
  115. void *buf_out;
  116. int dma_out;
  117. #ifdef OMAP_AES_DMA_PRIVATE
  118. int dma_lch_out;
  119. #else
  120. struct dma_chan *dma_lch_out;
  121. #endif
  122. dma_addr_t dma_addr_out;
  123. };
  124. /* keep registered devices data here */
  125. static LIST_HEAD(dev_list);
  126. static DEFINE_SPINLOCK(list_lock);
  127. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  128. {
  129. return __raw_readl(dd->io_base + offset);
  130. }
  131. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  132. u32 value)
  133. {
  134. __raw_writel(value, dd->io_base + offset);
  135. }
  136. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  137. u32 value, u32 mask)
  138. {
  139. u32 val;
  140. val = omap_aes_read(dd, offset);
  141. val &= ~mask;
  142. val |= value;
  143. omap_aes_write(dd, offset, val);
  144. }
  145. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  146. u32 *value, int count)
  147. {
  148. for (; count--; value++, offset += 4)
  149. omap_aes_write(dd, offset, *value);
  150. }
  151. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  152. {
  153. /*
  154. * clocks are enabled when request starts and disabled when finished.
  155. * It may be long delays between requests.
  156. * Device might go to off mode to save power.
  157. */
  158. pm_runtime_get_sync(dd->dev);
  159. if (!(dd->flags & FLAGS_INIT)) {
  160. dd->flags |= FLAGS_INIT;
  161. dd->err = 0;
  162. }
  163. return 0;
  164. }
  165. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  166. {
  167. unsigned int key32;
  168. int i, err;
  169. u32 val, mask;
  170. err = omap_aes_hw_init(dd);
  171. if (err)
  172. return err;
  173. val = 0;
  174. #ifdef OMAP_AES_DMA_PRIVATE
  175. if (dd->dma_lch_out >= 0)
  176. val |= AES_REG_MASK_DMA_OUT_EN;
  177. if (dd->dma_lch_in >= 0)
  178. val |= AES_REG_MASK_DMA_IN_EN;
  179. #else
  180. if (dd->dma_lch_out != NULL)
  181. val |= AES_REG_MASK_DMA_OUT_EN;
  182. if (dd->dma_lch_in != NULL)
  183. val |= AES_REG_MASK_DMA_IN_EN;
  184. #endif
  185. mask = AES_REG_MASK_DMA_IN_EN | AES_REG_MASK_DMA_OUT_EN;
  186. omap_aes_write_mask(dd, AES_REG_MASK, val, mask);
  187. key32 = dd->ctx->keylen / sizeof(u32);
  188. /* it seems a key should always be set even if it has not changed */
  189. for (i = 0; i < key32; i++) {
  190. omap_aes_write(dd, AES_REG_KEY(i),
  191. __le32_to_cpu(dd->ctx->key[i]));
  192. }
  193. if ((dd->flags & FLAGS_CBC) && dd->req->info)
  194. omap_aes_write_n(dd, AES_REG_IV(0), dd->req->info, 4);
  195. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  196. if (dd->flags & FLAGS_CBC)
  197. val |= AES_REG_CTRL_CBC;
  198. if (dd->flags & FLAGS_ENCRYPT)
  199. val |= AES_REG_CTRL_DIRECTION;
  200. mask = AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
  201. AES_REG_CTRL_KEY_SIZE;
  202. omap_aes_write_mask(dd, AES_REG_CTRL, val, mask);
  203. #ifdef OMAP_AES_DMA_PRIVATE
  204. /* IN */
  205. omap_set_dma_dest_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_CONSTANT,
  206. dd->phys_base + AES_REG_DATA, 0, 4);
  207. omap_set_dma_dest_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
  208. omap_set_dma_src_burst_mode(dd->dma_lch_in, OMAP_DMA_DATA_BURST_4);
  209. /* OUT */
  210. omap_set_dma_src_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_CONSTANT,
  211. dd->phys_base + AES_REG_DATA, 0, 4);
  212. omap_set_dma_src_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
  213. omap_set_dma_dest_burst_mode(dd->dma_lch_out, OMAP_DMA_DATA_BURST_4);
  214. #endif
  215. return 0;
  216. }
  217. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  218. {
  219. struct omap_aes_dev *dd = NULL, *tmp;
  220. spin_lock_bh(&list_lock);
  221. if (!ctx->dd) {
  222. list_for_each_entry(tmp, &dev_list, list) {
  223. /* FIXME: take fist available aes core */
  224. dd = tmp;
  225. break;
  226. }
  227. ctx->dd = dd;
  228. } else {
  229. /* already found before */
  230. dd = ctx->dd;
  231. }
  232. spin_unlock_bh(&list_lock);
  233. return dd;
  234. }
  235. #ifdef OMAP_AES_DMA_PRIVATE
  236. static void omap_aes_dma_callback(int lch, u16 ch_status, void *data)
  237. {
  238. struct omap_aes_dev *dd = data;
  239. if (ch_status != OMAP_DMA_BLOCK_IRQ) {
  240. pr_err("omap-aes DMA error status: 0x%hx\n", ch_status);
  241. dd->err = -EIO;
  242. dd->flags &= ~FLAGS_INIT; /* request to re-initialize */
  243. } else if (lch == dd->dma_lch_in) {
  244. return;
  245. }
  246. /* dma_lch_out - completed */
  247. tasklet_schedule(&dd->done_task);
  248. }
  249. #else
  250. static void omap_aes_dma_out_callback(void *data)
  251. {
  252. struct omap_aes_dev *dd = data;
  253. /* dma_lch_out - completed */
  254. tasklet_schedule(&dd->done_task);
  255. }
  256. #endif
  257. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  258. {
  259. int err = -ENOMEM;
  260. #ifndef OMAP_AES_DMA_PRIVATE
  261. dma_cap_mask_t mask;
  262. #endif
  263. #ifdef OMAP_AES_DMA_PRIVATE
  264. dd->dma_lch_out = -1;
  265. dd->dma_lch_in = -1;
  266. #else
  267. dd->dma_lch_out = NULL;
  268. dd->dma_lch_in = NULL;
  269. #endif
  270. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  271. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  272. dd->buflen = PAGE_SIZE << OMAP_AES_CACHE_SIZE;
  273. dd->buflen &= ~(AES_BLOCK_SIZE - 1);
  274. if (!dd->buf_in || !dd->buf_out) {
  275. dev_err(dd->dev, "unable to alloc pages.\n");
  276. goto err_alloc;
  277. }
  278. /* MAP here */
  279. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in, dd->buflen,
  280. DMA_TO_DEVICE);
  281. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  282. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  283. err = -EINVAL;
  284. goto err_map_in;
  285. }
  286. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out, dd->buflen,
  287. DMA_FROM_DEVICE);
  288. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  289. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  290. err = -EINVAL;
  291. goto err_map_out;
  292. }
  293. #ifdef OMAP_AES_DMA_PRIVATE
  294. err = omap_request_dma(dd->dma_in, "omap-aes-rx",
  295. omap_aes_dma_callback, dd, &dd->dma_lch_in);
  296. if (err) {
  297. dev_err(dd->dev, "Unable to request DMA channel\n");
  298. goto err_dma_in;
  299. }
  300. err = omap_request_dma(dd->dma_out, "omap-aes-tx",
  301. omap_aes_dma_callback, dd, &dd->dma_lch_out);
  302. if (err) {
  303. dev_err(dd->dev, "Unable to request DMA channel\n");
  304. goto err_dma_out;
  305. }
  306. #else
  307. dma_cap_zero(mask);
  308. dma_cap_set(DMA_SLAVE, mask);
  309. dd->dma_lch_in = dma_request_channel(mask, omap_dma_filter_fn,
  310. &dd->dma_in);
  311. if (!dd->dma_lch_in) {
  312. dev_err(dd->dev, "Unable to request in DMA channel\n");
  313. goto err_dma_in;
  314. }
  315. dd->dma_lch_out = dma_request_channel(mask, omap_dma_filter_fn,
  316. &dd->dma_out);
  317. if (!dd->dma_lch_out) {
  318. dev_err(dd->dev, "Unable to request out DMA channel\n");
  319. goto err_dma_out;
  320. }
  321. #endif
  322. return 0;
  323. err_dma_out:
  324. #ifdef OMAP_AES_DMA_PRIVATE
  325. omap_free_dma(dd->dma_lch_in);
  326. #else
  327. dma_release_channel(dd->dma_lch_in);
  328. #endif
  329. err_dma_in:
  330. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  331. DMA_FROM_DEVICE);
  332. err_map_out:
  333. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  334. err_map_in:
  335. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  336. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  337. err_alloc:
  338. if (err)
  339. pr_err("error: %d\n", err);
  340. return err;
  341. }
  342. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  343. {
  344. #ifdef OMAP_AES_DMA_PRIVATE
  345. omap_free_dma(dd->dma_lch_out);
  346. omap_free_dma(dd->dma_lch_in);
  347. #else
  348. dma_release_channel(dd->dma_lch_out);
  349. dma_release_channel(dd->dma_lch_in);
  350. #endif
  351. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  352. DMA_FROM_DEVICE);
  353. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  354. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  355. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  356. }
  357. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  358. unsigned int start, unsigned int nbytes, int out)
  359. {
  360. struct scatter_walk walk;
  361. if (!nbytes)
  362. return;
  363. scatterwalk_start(&walk, sg);
  364. scatterwalk_advance(&walk, start);
  365. scatterwalk_copychunks(buf, &walk, nbytes, out);
  366. scatterwalk_done(&walk, out, 0);
  367. }
  368. static int sg_copy(struct scatterlist **sg, size_t *offset, void *buf,
  369. size_t buflen, size_t total, int out)
  370. {
  371. unsigned int count, off = 0;
  372. while (buflen && total) {
  373. count = min((*sg)->length - *offset, total);
  374. count = min(count, buflen);
  375. if (!count)
  376. return off;
  377. /*
  378. * buflen and total are AES_BLOCK_SIZE size aligned,
  379. * so count should be also aligned
  380. */
  381. sg_copy_buf(buf + off, *sg, *offset, count, out);
  382. off += count;
  383. buflen -= count;
  384. *offset += count;
  385. total -= count;
  386. if (*offset == (*sg)->length) {
  387. *sg = sg_next(*sg);
  388. if (*sg)
  389. *offset = 0;
  390. else
  391. total = 0;
  392. }
  393. }
  394. return off;
  395. }
  396. #ifdef OMAP_AES_DMA_PRIVATE
  397. static int omap_aes_crypt_dma(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  398. dma_addr_t dma_addr_out, int length)
  399. #else
  400. static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
  401. struct scatterlist *in_sg, struct scatterlist *out_sg)
  402. #endif
  403. {
  404. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  405. struct omap_aes_dev *dd = ctx->dd;
  406. #ifdef OMAP_AES_DMA_PRIVATE
  407. int len32;
  408. #else
  409. struct dma_async_tx_descriptor *tx_in, *tx_out;
  410. struct dma_slave_config cfg;
  411. dma_addr_t dma_addr_in = sg_dma_address(in_sg);
  412. int ret, length = sg_dma_len(in_sg);
  413. #endif
  414. pr_debug("len: %d\n", length);
  415. dd->dma_size = length;
  416. if (!(dd->flags & FLAGS_FAST))
  417. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  418. DMA_TO_DEVICE);
  419. #ifdef OMAP_AES_DMA_PRIVATE
  420. len32 = DIV_ROUND_UP(length, sizeof(u32));
  421. /* IN */
  422. omap_set_dma_transfer_params(dd->dma_lch_in, OMAP_DMA_DATA_TYPE_S32,
  423. len32, 1, OMAP_DMA_SYNC_PACKET, dd->dma_in,
  424. OMAP_DMA_DST_SYNC);
  425. omap_set_dma_src_params(dd->dma_lch_in, 0, OMAP_DMA_AMODE_POST_INC,
  426. dma_addr_in, 0, 0);
  427. /* OUT */
  428. omap_set_dma_transfer_params(dd->dma_lch_out, OMAP_DMA_DATA_TYPE_S32,
  429. len32, 1, OMAP_DMA_SYNC_PACKET,
  430. dd->dma_out, OMAP_DMA_SRC_SYNC);
  431. omap_set_dma_dest_params(dd->dma_lch_out, 0, OMAP_DMA_AMODE_POST_INC,
  432. dma_addr_out, 0, 0);
  433. omap_start_dma(dd->dma_lch_in);
  434. omap_start_dma(dd->dma_lch_out);
  435. #else
  436. memset(&cfg, 0, sizeof(cfg));
  437. cfg.src_addr = dd->phys_base + AES_REG_DATA;
  438. cfg.dst_addr = dd->phys_base + AES_REG_DATA;
  439. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  440. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  441. cfg.src_maxburst = DST_MAXBURST;
  442. cfg.dst_maxburst = DST_MAXBURST;
  443. /* IN */
  444. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  445. if (ret) {
  446. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  447. ret);
  448. return ret;
  449. }
  450. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, 1,
  451. DMA_MEM_TO_DEV,
  452. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  453. if (!tx_in) {
  454. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  455. return -EINVAL;
  456. }
  457. /* No callback necessary */
  458. tx_in->callback_param = dd;
  459. /* OUT */
  460. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  461. if (ret) {
  462. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  463. ret);
  464. return ret;
  465. }
  466. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, 1,
  467. DMA_DEV_TO_MEM,
  468. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  469. if (!tx_out) {
  470. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  471. return -EINVAL;
  472. }
  473. tx_out->callback = omap_aes_dma_out_callback;
  474. tx_out->callback_param = dd;
  475. dmaengine_submit(tx_in);
  476. dmaengine_submit(tx_out);
  477. dma_async_issue_pending(dd->dma_lch_in);
  478. dma_async_issue_pending(dd->dma_lch_out);
  479. #endif
  480. /* start DMA or disable idle mode */
  481. omap_aes_write_mask(dd, AES_REG_MASK, AES_REG_MASK_START,
  482. AES_REG_MASK_START);
  483. return 0;
  484. }
  485. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  486. {
  487. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  488. crypto_ablkcipher_reqtfm(dd->req));
  489. int err, fast = 0, in, out;
  490. size_t count;
  491. dma_addr_t addr_in, addr_out;
  492. #ifndef OMAP_AES_DMA_PRIVATE
  493. struct scatterlist *in_sg, *out_sg;
  494. int len32;
  495. #endif
  496. pr_debug("total: %d\n", dd->total);
  497. if (sg_is_last(dd->in_sg) && sg_is_last(dd->out_sg)) {
  498. /* check for alignment */
  499. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32));
  500. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32));
  501. fast = in && out;
  502. }
  503. if (fast) {
  504. count = min(dd->total, sg_dma_len(dd->in_sg));
  505. count = min(count, sg_dma_len(dd->out_sg));
  506. if (count != dd->total) {
  507. pr_err("request length != buffer length\n");
  508. return -EINVAL;
  509. }
  510. pr_debug("fast\n");
  511. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  512. if (!err) {
  513. dev_err(dd->dev, "dma_map_sg() error\n");
  514. return -EINVAL;
  515. }
  516. err = dma_map_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  517. if (!err) {
  518. dev_err(dd->dev, "dma_map_sg() error\n");
  519. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  520. return -EINVAL;
  521. }
  522. addr_in = sg_dma_address(dd->in_sg);
  523. addr_out = sg_dma_address(dd->out_sg);
  524. #ifndef OMAP_AES_DMA_PRIVATE
  525. in_sg = dd->in_sg;
  526. out_sg = dd->out_sg;
  527. #endif
  528. dd->flags |= FLAGS_FAST;
  529. } else {
  530. /* use cache buffers */
  531. count = sg_copy(&dd->in_sg, &dd->in_offset, dd->buf_in,
  532. dd->buflen, dd->total, 0);
  533. #ifndef OMAP_AES_DMA_PRIVATE
  534. len32 = DIV_ROUND_UP(count, DMA_MIN) * DMA_MIN;
  535. /*
  536. * The data going into the AES module has been copied
  537. * to a local buffer and the data coming out will go
  538. * into a local buffer so set up local SG entries for
  539. * both.
  540. */
  541. sg_init_table(&dd->in_sgl, 1);
  542. dd->in_sgl.offset = dd->in_offset;
  543. sg_dma_len(&dd->in_sgl) = len32;
  544. sg_dma_address(&dd->in_sgl) = dd->dma_addr_in;
  545. sg_init_table(&dd->out_sgl, 1);
  546. dd->out_sgl.offset = dd->out_offset;
  547. sg_dma_len(&dd->out_sgl) = len32;
  548. sg_dma_address(&dd->out_sgl) = dd->dma_addr_out;
  549. in_sg = &dd->in_sgl;
  550. out_sg = &dd->out_sgl;
  551. #endif
  552. addr_in = dd->dma_addr_in;
  553. addr_out = dd->dma_addr_out;
  554. dd->flags &= ~FLAGS_FAST;
  555. }
  556. dd->total -= count;
  557. #ifdef OMAP_AES_DMA_PRIVATE
  558. err = omap_aes_crypt_dma(tfm, addr_in, addr_out, count);
  559. #else
  560. err = omap_aes_crypt_dma(tfm, in_sg, out_sg);
  561. #endif
  562. if (err) {
  563. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  564. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
  565. }
  566. return err;
  567. }
  568. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  569. {
  570. struct ablkcipher_request *req = dd->req;
  571. pr_debug("err: %d\n", err);
  572. pm_runtime_put_sync(dd->dev);
  573. dd->flags &= ~FLAGS_BUSY;
  574. req->base.complete(&req->base, err);
  575. }
  576. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  577. {
  578. int err = 0;
  579. size_t count;
  580. pr_debug("total: %d\n", dd->total);
  581. omap_aes_write_mask(dd, AES_REG_MASK, 0, AES_REG_MASK_START);
  582. #ifdef OMAP_AES_DMA_PRIVATE
  583. omap_stop_dma(dd->dma_lch_in);
  584. omap_stop_dma(dd->dma_lch_out);
  585. #else
  586. dmaengine_terminate_all(dd->dma_lch_in);
  587. dmaengine_terminate_all(dd->dma_lch_out);
  588. #endif
  589. if (dd->flags & FLAGS_FAST) {
  590. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  591. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  592. } else {
  593. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  594. dd->dma_size, DMA_FROM_DEVICE);
  595. /* copy data */
  596. count = sg_copy(&dd->out_sg, &dd->out_offset, dd->buf_out,
  597. dd->buflen, dd->dma_size, 1);
  598. if (count != dd->dma_size) {
  599. err = -EINVAL;
  600. pr_err("not all data converted: %u\n", count);
  601. }
  602. }
  603. return err;
  604. }
  605. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  606. struct ablkcipher_request *req)
  607. {
  608. struct crypto_async_request *async_req, *backlog;
  609. struct omap_aes_ctx *ctx;
  610. struct omap_aes_reqctx *rctx;
  611. unsigned long flags;
  612. int err, ret = 0;
  613. spin_lock_irqsave(&dd->lock, flags);
  614. if (req)
  615. ret = ablkcipher_enqueue_request(&dd->queue, req);
  616. if (dd->flags & FLAGS_BUSY) {
  617. spin_unlock_irqrestore(&dd->lock, flags);
  618. return ret;
  619. }
  620. backlog = crypto_get_backlog(&dd->queue);
  621. async_req = crypto_dequeue_request(&dd->queue);
  622. if (async_req)
  623. dd->flags |= FLAGS_BUSY;
  624. spin_unlock_irqrestore(&dd->lock, flags);
  625. if (!async_req)
  626. return ret;
  627. if (backlog)
  628. backlog->complete(backlog, -EINPROGRESS);
  629. req = ablkcipher_request_cast(async_req);
  630. /* assign new request to device */
  631. dd->req = req;
  632. dd->total = req->nbytes;
  633. dd->in_offset = 0;
  634. dd->in_sg = req->src;
  635. dd->out_offset = 0;
  636. dd->out_sg = req->dst;
  637. rctx = ablkcipher_request_ctx(req);
  638. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  639. rctx->mode &= FLAGS_MODE_MASK;
  640. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  641. dd->ctx = ctx;
  642. ctx->dd = dd;
  643. err = omap_aes_write_ctrl(dd);
  644. if (!err)
  645. err = omap_aes_crypt_dma_start(dd);
  646. if (err) {
  647. /* aes_task will not finish it, so do it here */
  648. omap_aes_finish_req(dd, err);
  649. tasklet_schedule(&dd->queue_task);
  650. }
  651. return ret; /* return ret, which is enqueue return value */
  652. }
  653. static void omap_aes_done_task(unsigned long data)
  654. {
  655. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  656. int err;
  657. pr_debug("enter\n");
  658. err = omap_aes_crypt_dma_stop(dd);
  659. err = dd->err ? : err;
  660. if (dd->total && !err) {
  661. err = omap_aes_crypt_dma_start(dd);
  662. if (!err)
  663. return; /* DMA started. Not fininishing. */
  664. }
  665. omap_aes_finish_req(dd, err);
  666. omap_aes_handle_queue(dd, NULL);
  667. pr_debug("exit\n");
  668. }
  669. static void omap_aes_queue_task(unsigned long data)
  670. {
  671. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  672. omap_aes_handle_queue(dd, NULL);
  673. }
  674. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  675. {
  676. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  677. crypto_ablkcipher_reqtfm(req));
  678. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  679. struct omap_aes_dev *dd;
  680. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  681. !!(mode & FLAGS_ENCRYPT),
  682. !!(mode & FLAGS_CBC));
  683. if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
  684. pr_err("request size is not exact amount of AES blocks\n");
  685. return -EINVAL;
  686. }
  687. dd = omap_aes_find_dev(ctx);
  688. if (!dd)
  689. return -ENODEV;
  690. rctx->mode = mode;
  691. return omap_aes_handle_queue(dd, req);
  692. }
  693. /* ********************** ALG API ************************************ */
  694. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  695. unsigned int keylen)
  696. {
  697. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  698. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  699. keylen != AES_KEYSIZE_256)
  700. return -EINVAL;
  701. pr_debug("enter, keylen: %d\n", keylen);
  702. memcpy(ctx->key, key, keylen);
  703. ctx->keylen = keylen;
  704. return 0;
  705. }
  706. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  707. {
  708. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  709. }
  710. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  711. {
  712. return omap_aes_crypt(req, 0);
  713. }
  714. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  715. {
  716. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  717. }
  718. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  719. {
  720. return omap_aes_crypt(req, FLAGS_CBC);
  721. }
  722. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  723. {
  724. pr_debug("enter\n");
  725. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  726. return 0;
  727. }
  728. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  729. {
  730. pr_debug("enter\n");
  731. }
  732. /* ********************** ALGS ************************************ */
  733. static struct crypto_alg algs[] = {
  734. {
  735. .cra_name = "ecb(aes)",
  736. .cra_driver_name = "ecb-aes-omap",
  737. .cra_priority = 100,
  738. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  739. CRYPTO_ALG_KERN_DRIVER_ONLY |
  740. CRYPTO_ALG_ASYNC,
  741. .cra_blocksize = AES_BLOCK_SIZE,
  742. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  743. .cra_alignmask = 0,
  744. .cra_type = &crypto_ablkcipher_type,
  745. .cra_module = THIS_MODULE,
  746. .cra_init = omap_aes_cra_init,
  747. .cra_exit = omap_aes_cra_exit,
  748. .cra_u.ablkcipher = {
  749. .min_keysize = AES_MIN_KEY_SIZE,
  750. .max_keysize = AES_MAX_KEY_SIZE,
  751. .setkey = omap_aes_setkey,
  752. .encrypt = omap_aes_ecb_encrypt,
  753. .decrypt = omap_aes_ecb_decrypt,
  754. }
  755. },
  756. {
  757. .cra_name = "cbc(aes)",
  758. .cra_driver_name = "cbc-aes-omap",
  759. .cra_priority = 100,
  760. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  761. CRYPTO_ALG_KERN_DRIVER_ONLY |
  762. CRYPTO_ALG_ASYNC,
  763. .cra_blocksize = AES_BLOCK_SIZE,
  764. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  765. .cra_alignmask = 0,
  766. .cra_type = &crypto_ablkcipher_type,
  767. .cra_module = THIS_MODULE,
  768. .cra_init = omap_aes_cra_init,
  769. .cra_exit = omap_aes_cra_exit,
  770. .cra_u.ablkcipher = {
  771. .min_keysize = AES_MIN_KEY_SIZE,
  772. .max_keysize = AES_MAX_KEY_SIZE,
  773. .ivsize = AES_BLOCK_SIZE,
  774. .setkey = omap_aes_setkey,
  775. .encrypt = omap_aes_cbc_encrypt,
  776. .decrypt = omap_aes_cbc_decrypt,
  777. }
  778. }
  779. };
  780. static int omap_aes_probe(struct platform_device *pdev)
  781. {
  782. struct device *dev = &pdev->dev;
  783. struct omap_aes_dev *dd;
  784. struct resource *res;
  785. int err = -ENOMEM, i, j;
  786. u32 reg;
  787. dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
  788. if (dd == NULL) {
  789. dev_err(dev, "unable to alloc data struct.\n");
  790. goto err_data;
  791. }
  792. dd->dev = dev;
  793. platform_set_drvdata(pdev, dd);
  794. spin_lock_init(&dd->lock);
  795. crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
  796. /* Get the base address */
  797. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  798. if (!res) {
  799. dev_err(dev, "invalid resource type\n");
  800. err = -ENODEV;
  801. goto err_res;
  802. }
  803. dd->phys_base = res->start;
  804. /* Get the DMA */
  805. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  806. if (!res)
  807. dev_info(dev, "no DMA info\n");
  808. else
  809. dd->dma_out = res->start;
  810. /* Get the DMA */
  811. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  812. if (!res)
  813. dev_info(dev, "no DMA info\n");
  814. else
  815. dd->dma_in = res->start;
  816. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  817. if (!dd->io_base) {
  818. dev_err(dev, "can't ioremap\n");
  819. err = -ENOMEM;
  820. goto err_res;
  821. }
  822. pm_runtime_enable(dev);
  823. pm_runtime_get_sync(dev);
  824. reg = omap_aes_read(dd, AES_REG_REV);
  825. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  826. (reg & AES_REG_REV_MAJOR) >> 4, reg & AES_REG_REV_MINOR);
  827. pm_runtime_put_sync(dev);
  828. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  829. tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
  830. err = omap_aes_dma_init(dd);
  831. if (err)
  832. goto err_dma;
  833. INIT_LIST_HEAD(&dd->list);
  834. spin_lock(&list_lock);
  835. list_add_tail(&dd->list, &dev_list);
  836. spin_unlock(&list_lock);
  837. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  838. pr_debug("i: %d\n", i);
  839. err = crypto_register_alg(&algs[i]);
  840. if (err)
  841. goto err_algs;
  842. }
  843. return 0;
  844. err_algs:
  845. for (j = 0; j < i; j++)
  846. crypto_unregister_alg(&algs[j]);
  847. omap_aes_dma_cleanup(dd);
  848. err_dma:
  849. tasklet_kill(&dd->done_task);
  850. tasklet_kill(&dd->queue_task);
  851. iounmap(dd->io_base);
  852. pm_runtime_disable(dev);
  853. err_res:
  854. kfree(dd);
  855. dd = NULL;
  856. err_data:
  857. dev_err(dev, "initialization failed.\n");
  858. return err;
  859. }
  860. static int omap_aes_remove(struct platform_device *pdev)
  861. {
  862. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  863. int i;
  864. if (!dd)
  865. return -ENODEV;
  866. spin_lock(&list_lock);
  867. list_del(&dd->list);
  868. spin_unlock(&list_lock);
  869. for (i = 0; i < ARRAY_SIZE(algs); i++)
  870. crypto_unregister_alg(&algs[i]);
  871. tasklet_kill(&dd->done_task);
  872. tasklet_kill(&dd->queue_task);
  873. omap_aes_dma_cleanup(dd);
  874. iounmap(dd->io_base);
  875. pm_runtime_disable(dd->dev);
  876. kfree(dd);
  877. dd = NULL;
  878. return 0;
  879. }
  880. #ifdef CONFIG_PM_SLEEP
  881. static int omap_aes_suspend(struct device *dev)
  882. {
  883. pm_runtime_put_sync(dev);
  884. return 0;
  885. }
  886. static int omap_aes_resume(struct device *dev)
  887. {
  888. pm_runtime_get_sync(dev);
  889. return 0;
  890. }
  891. #endif
  892. static const struct dev_pm_ops omap_aes_pm_ops = {
  893. SET_SYSTEM_SLEEP_PM_OPS(omap_aes_suspend, omap_aes_resume)
  894. };
  895. static struct platform_driver omap_aes_driver = {
  896. .probe = omap_aes_probe,
  897. .remove = omap_aes_remove,
  898. .driver = {
  899. .name = "omap-aes",
  900. .owner = THIS_MODULE,
  901. .pm = &omap_aes_pm_ops,
  902. },
  903. };
  904. static int __init omap_aes_mod_init(void)
  905. {
  906. return platform_driver_register(&omap_aes_driver);
  907. }
  908. static void __exit omap_aes_mod_exit(void)
  909. {
  910. platform_driver_unregister(&omap_aes_driver);
  911. }
  912. module_init(omap_aes_mod_init);
  913. module_exit(omap_aes_mod_exit);
  914. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  915. MODULE_LICENSE("GPL v2");
  916. MODULE_AUTHOR("Dmitry Kasatkin");