i915_drv.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. int i915_enable_psr __read_mostly = 0;
  105. module_param_named(enable_psr, i915_enable_psr, int, 0600);
  106. MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");
  107. unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
  108. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  109. MODULE_PARM_DESC(preliminary_hw_support,
  110. "Enable preliminary hardware support.");
  111. int i915_disable_power_well __read_mostly = 1;
  112. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  113. MODULE_PARM_DESC(disable_power_well,
  114. "Disable the power well when possible (default: true)");
  115. int i915_enable_ips __read_mostly = 1;
  116. module_param_named(enable_ips, i915_enable_ips, int, 0600);
  117. MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
  118. bool i915_fastboot __read_mostly = 0;
  119. module_param_named(fastboot, i915_fastboot, bool, 0600);
  120. MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
  121. "(default: false)");
  122. int i915_enable_pc8 __read_mostly = 1;
  123. module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
  124. MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)");
  125. int i915_pc8_timeout __read_mostly = 5000;
  126. module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600);
  127. MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)");
  128. bool i915_prefault_disable __read_mostly;
  129. module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
  130. MODULE_PARM_DESC(prefault_disable,
  131. "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");
  132. static struct drm_driver driver;
  133. extern int intel_agp_enabled;
  134. static const struct intel_device_info intel_i830_info = {
  135. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  136. .has_overlay = 1, .overlay_needs_physical = 1,
  137. };
  138. static const struct intel_device_info intel_845g_info = {
  139. .gen = 2, .num_pipes = 1,
  140. .has_overlay = 1, .overlay_needs_physical = 1,
  141. };
  142. static const struct intel_device_info intel_i85x_info = {
  143. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  144. .cursor_needs_physical = 1,
  145. .has_overlay = 1, .overlay_needs_physical = 1,
  146. };
  147. static const struct intel_device_info intel_i865g_info = {
  148. .gen = 2, .num_pipes = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. };
  151. static const struct intel_device_info intel_i915g_info = {
  152. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  153. .has_overlay = 1, .overlay_needs_physical = 1,
  154. };
  155. static const struct intel_device_info intel_i915gm_info = {
  156. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  157. .cursor_needs_physical = 1,
  158. .has_overlay = 1, .overlay_needs_physical = 1,
  159. .supports_tv = 1,
  160. };
  161. static const struct intel_device_info intel_i945g_info = {
  162. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  163. .has_overlay = 1, .overlay_needs_physical = 1,
  164. };
  165. static const struct intel_device_info intel_i945gm_info = {
  166. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  167. .has_hotplug = 1, .cursor_needs_physical = 1,
  168. .has_overlay = 1, .overlay_needs_physical = 1,
  169. .supports_tv = 1,
  170. };
  171. static const struct intel_device_info intel_i965g_info = {
  172. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  173. .has_hotplug = 1,
  174. .has_overlay = 1,
  175. };
  176. static const struct intel_device_info intel_i965gm_info = {
  177. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  178. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  179. .has_overlay = 1,
  180. .supports_tv = 1,
  181. };
  182. static const struct intel_device_info intel_g33_info = {
  183. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  184. .need_gfx_hws = 1, .has_hotplug = 1,
  185. .has_overlay = 1,
  186. };
  187. static const struct intel_device_info intel_g45_info = {
  188. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  189. .has_pipe_cxsr = 1, .has_hotplug = 1,
  190. .has_bsd_ring = 1,
  191. };
  192. static const struct intel_device_info intel_gm45_info = {
  193. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  194. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  195. .has_pipe_cxsr = 1, .has_hotplug = 1,
  196. .supports_tv = 1,
  197. .has_bsd_ring = 1,
  198. };
  199. static const struct intel_device_info intel_pineview_info = {
  200. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  201. .need_gfx_hws = 1, .has_hotplug = 1,
  202. .has_overlay = 1,
  203. };
  204. static const struct intel_device_info intel_ironlake_d_info = {
  205. .gen = 5, .num_pipes = 2,
  206. .need_gfx_hws = 1, .has_hotplug = 1,
  207. .has_bsd_ring = 1,
  208. };
  209. static const struct intel_device_info intel_ironlake_m_info = {
  210. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  211. .need_gfx_hws = 1, .has_hotplug = 1,
  212. .has_fbc = 1,
  213. .has_bsd_ring = 1,
  214. };
  215. static const struct intel_device_info intel_sandybridge_d_info = {
  216. .gen = 6, .num_pipes = 2,
  217. .need_gfx_hws = 1, .has_hotplug = 1,
  218. .has_bsd_ring = 1,
  219. .has_blt_ring = 1,
  220. .has_llc = 1,
  221. .has_force_wake = 1,
  222. };
  223. static const struct intel_device_info intel_sandybridge_m_info = {
  224. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  225. .need_gfx_hws = 1, .has_hotplug = 1,
  226. .has_fbc = 1,
  227. .has_bsd_ring = 1,
  228. .has_blt_ring = 1,
  229. .has_llc = 1,
  230. .has_force_wake = 1,
  231. };
  232. #define GEN7_FEATURES \
  233. .gen = 7, .num_pipes = 3, \
  234. .need_gfx_hws = 1, .has_hotplug = 1, \
  235. .has_bsd_ring = 1, \
  236. .has_blt_ring = 1, \
  237. .has_llc = 1, \
  238. .has_force_wake = 1
  239. static const struct intel_device_info intel_ivybridge_d_info = {
  240. GEN7_FEATURES,
  241. .is_ivybridge = 1,
  242. };
  243. static const struct intel_device_info intel_ivybridge_m_info = {
  244. GEN7_FEATURES,
  245. .is_ivybridge = 1,
  246. .is_mobile = 1,
  247. .has_fbc = 1,
  248. };
  249. static const struct intel_device_info intel_ivybridge_q_info = {
  250. GEN7_FEATURES,
  251. .is_ivybridge = 1,
  252. .num_pipes = 0, /* legal, last one wins */
  253. };
  254. static const struct intel_device_info intel_valleyview_m_info = {
  255. GEN7_FEATURES,
  256. .is_mobile = 1,
  257. .num_pipes = 2,
  258. .is_valleyview = 1,
  259. .display_mmio_offset = VLV_DISPLAY_BASE,
  260. .has_llc = 0, /* legal, last one wins */
  261. };
  262. static const struct intel_device_info intel_valleyview_d_info = {
  263. GEN7_FEATURES,
  264. .num_pipes = 2,
  265. .is_valleyview = 1,
  266. .display_mmio_offset = VLV_DISPLAY_BASE,
  267. .has_llc = 0, /* legal, last one wins */
  268. };
  269. static const struct intel_device_info intel_haswell_d_info = {
  270. GEN7_FEATURES,
  271. .is_haswell = 1,
  272. .has_ddi = 1,
  273. .has_fpga_dbg = 1,
  274. .has_vebox_ring = 1,
  275. };
  276. static const struct intel_device_info intel_haswell_m_info = {
  277. GEN7_FEATURES,
  278. .is_haswell = 1,
  279. .is_mobile = 1,
  280. .has_ddi = 1,
  281. .has_fpga_dbg = 1,
  282. .has_fbc = 1,
  283. .has_vebox_ring = 1,
  284. };
  285. /*
  286. * Make sure any device matches here are from most specific to most
  287. * general. For example, since the Quanta match is based on the subsystem
  288. * and subvendor IDs, we need it to come before the more general IVB
  289. * PCI ID matches, otherwise we'll use the wrong info struct above.
  290. */
  291. #define INTEL_PCI_IDS \
  292. INTEL_I830_IDS(&intel_i830_info), \
  293. INTEL_I845G_IDS(&intel_845g_info), \
  294. INTEL_I85X_IDS(&intel_i85x_info), \
  295. INTEL_I865G_IDS(&intel_i865g_info), \
  296. INTEL_I915G_IDS(&intel_i915g_info), \
  297. INTEL_I915GM_IDS(&intel_i915gm_info), \
  298. INTEL_I945G_IDS(&intel_i945g_info), \
  299. INTEL_I945GM_IDS(&intel_i945gm_info), \
  300. INTEL_I965G_IDS(&intel_i965g_info), \
  301. INTEL_G33_IDS(&intel_g33_info), \
  302. INTEL_I965GM_IDS(&intel_i965gm_info), \
  303. INTEL_GM45_IDS(&intel_gm45_info), \
  304. INTEL_G45_IDS(&intel_g45_info), \
  305. INTEL_PINEVIEW_IDS(&intel_pineview_info), \
  306. INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
  307. INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
  308. INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
  309. INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
  310. INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
  311. INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
  312. INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
  313. INTEL_HSW_D_IDS(&intel_haswell_d_info), \
  314. INTEL_HSW_M_IDS(&intel_haswell_m_info), \
  315. INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
  316. INTEL_VLV_D_IDS(&intel_valleyview_d_info)
  317. static const struct pci_device_id pciidlist[] = { /* aka */
  318. INTEL_PCI_IDS,
  319. {0, 0, 0}
  320. };
  321. #if defined(CONFIG_DRM_I915_KMS)
  322. MODULE_DEVICE_TABLE(pci, pciidlist);
  323. #endif
  324. void intel_detect_pch(struct drm_device *dev)
  325. {
  326. struct drm_i915_private *dev_priv = dev->dev_private;
  327. struct pci_dev *pch;
  328. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  329. * (which really amounts to a PCH but no South Display).
  330. */
  331. if (INTEL_INFO(dev)->num_pipes == 0) {
  332. dev_priv->pch_type = PCH_NOP;
  333. return;
  334. }
  335. /*
  336. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  337. * make graphics device passthrough work easy for VMM, that only
  338. * need to expose ISA bridge to let driver know the real hardware
  339. * underneath. This is a requirement from virtualization team.
  340. *
  341. * In some virtualized environments (e.g. XEN), there is irrelevant
  342. * ISA bridge in the system. To work reliably, we should scan trhough
  343. * all the ISA bridge devices and check for the first match, instead
  344. * of only checking the first one.
  345. */
  346. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  347. while (pch) {
  348. struct pci_dev *curr = pch;
  349. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  350. unsigned short id;
  351. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  352. dev_priv->pch_id = id;
  353. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  354. dev_priv->pch_type = PCH_IBX;
  355. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  356. WARN_ON(!IS_GEN5(dev));
  357. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  358. dev_priv->pch_type = PCH_CPT;
  359. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  360. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  361. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  362. /* PantherPoint is CPT compatible */
  363. dev_priv->pch_type = PCH_CPT;
  364. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  365. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  366. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  367. dev_priv->pch_type = PCH_LPT;
  368. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  369. WARN_ON(!IS_HASWELL(dev));
  370. WARN_ON(IS_ULT(dev));
  371. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  372. dev_priv->pch_type = PCH_LPT;
  373. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  374. WARN_ON(!IS_HASWELL(dev));
  375. WARN_ON(!IS_ULT(dev));
  376. } else {
  377. goto check_next;
  378. }
  379. pci_dev_put(pch);
  380. break;
  381. }
  382. check_next:
  383. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
  384. pci_dev_put(curr);
  385. }
  386. if (!pch)
  387. DRM_DEBUG_KMS("No PCH found?\n");
  388. }
  389. bool i915_semaphore_is_enabled(struct drm_device *dev)
  390. {
  391. if (INTEL_INFO(dev)->gen < 6)
  392. return 0;
  393. if (i915_semaphores >= 0)
  394. return i915_semaphores;
  395. #ifdef CONFIG_INTEL_IOMMU
  396. /* Enable semaphores on SNB when IO remapping is off */
  397. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  398. return false;
  399. #endif
  400. return 1;
  401. }
  402. static int i915_drm_freeze(struct drm_device *dev)
  403. {
  404. struct drm_i915_private *dev_priv = dev->dev_private;
  405. struct drm_crtc *crtc;
  406. /* ignore lid events during suspend */
  407. mutex_lock(&dev_priv->modeset_restore_lock);
  408. dev_priv->modeset_restore = MODESET_SUSPENDED;
  409. mutex_unlock(&dev_priv->modeset_restore_lock);
  410. /* We do a lot of poking in a lot of registers, make sure they work
  411. * properly. */
  412. hsw_disable_package_c8(dev_priv);
  413. intel_set_power_well(dev, true);
  414. drm_kms_helper_poll_disable(dev);
  415. pci_save_state(dev->pdev);
  416. /* If KMS is active, we do the leavevt stuff here */
  417. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  418. int error;
  419. mutex_lock(&dev->struct_mutex);
  420. error = i915_gem_idle(dev);
  421. mutex_unlock(&dev->struct_mutex);
  422. if (error) {
  423. dev_err(&dev->pdev->dev,
  424. "GEM idle failed, resume might fail\n");
  425. return error;
  426. }
  427. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  428. drm_irq_uninstall(dev);
  429. dev_priv->enable_hotplug_processing = false;
  430. /*
  431. * Disable CRTCs directly since we want to preserve sw state
  432. * for _thaw.
  433. */
  434. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  435. dev_priv->display.crtc_disable(crtc);
  436. intel_modeset_suspend_hw(dev);
  437. }
  438. i915_save_state(dev);
  439. intel_opregion_fini(dev);
  440. console_lock();
  441. intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
  442. console_unlock();
  443. return 0;
  444. }
  445. int i915_suspend(struct drm_device *dev, pm_message_t state)
  446. {
  447. int error;
  448. if (!dev || !dev->dev_private) {
  449. DRM_ERROR("dev: %p\n", dev);
  450. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  451. return -ENODEV;
  452. }
  453. if (state.event == PM_EVENT_PRETHAW)
  454. return 0;
  455. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  456. return 0;
  457. error = i915_drm_freeze(dev);
  458. if (error)
  459. return error;
  460. if (state.event == PM_EVENT_SUSPEND) {
  461. /* Shut down the device */
  462. pci_disable_device(dev->pdev);
  463. pci_set_power_state(dev->pdev, PCI_D3hot);
  464. }
  465. return 0;
  466. }
  467. void intel_console_resume(struct work_struct *work)
  468. {
  469. struct drm_i915_private *dev_priv =
  470. container_of(work, struct drm_i915_private,
  471. console_resume_work);
  472. struct drm_device *dev = dev_priv->dev;
  473. console_lock();
  474. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  475. console_unlock();
  476. }
  477. static void intel_resume_hotplug(struct drm_device *dev)
  478. {
  479. struct drm_mode_config *mode_config = &dev->mode_config;
  480. struct intel_encoder *encoder;
  481. mutex_lock(&mode_config->mutex);
  482. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  483. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  484. if (encoder->hot_plug)
  485. encoder->hot_plug(encoder);
  486. mutex_unlock(&mode_config->mutex);
  487. /* Just fire off a uevent and let userspace tell us what to do */
  488. drm_helper_hpd_irq_event(dev);
  489. }
  490. static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
  491. {
  492. struct drm_i915_private *dev_priv = dev->dev_private;
  493. int error = 0;
  494. intel_uncore_sanitize(dev);
  495. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  496. restore_gtt_mappings) {
  497. mutex_lock(&dev->struct_mutex);
  498. i915_gem_restore_gtt_mappings(dev);
  499. mutex_unlock(&dev->struct_mutex);
  500. }
  501. intel_init_power_well(dev);
  502. i915_restore_state(dev);
  503. intel_opregion_setup(dev);
  504. /* KMS EnterVT equivalent */
  505. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  506. intel_init_pch_refclk(dev);
  507. mutex_lock(&dev->struct_mutex);
  508. error = i915_gem_init_hw(dev);
  509. mutex_unlock(&dev->struct_mutex);
  510. /* We need working interrupts for modeset enabling ... */
  511. drm_irq_install(dev);
  512. intel_modeset_init_hw(dev);
  513. drm_modeset_lock_all(dev);
  514. intel_modeset_setup_hw_state(dev, true);
  515. drm_modeset_unlock_all(dev);
  516. /*
  517. * ... but also need to make sure that hotplug processing
  518. * doesn't cause havoc. Like in the driver load code we don't
  519. * bother with the tiny race here where we might loose hotplug
  520. * notifications.
  521. * */
  522. intel_hpd_init(dev);
  523. dev_priv->enable_hotplug_processing = true;
  524. /* Config may have changed between suspend and resume */
  525. intel_resume_hotplug(dev);
  526. }
  527. intel_opregion_init(dev);
  528. /*
  529. * The console lock can be pretty contented on resume due
  530. * to all the printk activity. Try to keep it out of the hot
  531. * path of resume if possible.
  532. */
  533. if (console_trylock()) {
  534. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  535. console_unlock();
  536. } else {
  537. schedule_work(&dev_priv->console_resume_work);
  538. }
  539. /* Undo what we did at i915_drm_freeze so the refcount goes back to the
  540. * expected level. */
  541. hsw_enable_package_c8(dev_priv);
  542. mutex_lock(&dev_priv->modeset_restore_lock);
  543. dev_priv->modeset_restore = MODESET_DONE;
  544. mutex_unlock(&dev_priv->modeset_restore_lock);
  545. return error;
  546. }
  547. static int i915_drm_thaw(struct drm_device *dev)
  548. {
  549. return __i915_drm_thaw(dev, true);
  550. }
  551. int i915_resume(struct drm_device *dev)
  552. {
  553. struct drm_i915_private *dev_priv = dev->dev_private;
  554. int ret;
  555. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  556. return 0;
  557. if (pci_enable_device(dev->pdev))
  558. return -EIO;
  559. pci_set_master(dev->pdev);
  560. /*
  561. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  562. * earlier) need to restore the GTT mappings since the BIOS might clear
  563. * all our scratch PTEs.
  564. */
  565. ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
  566. if (ret)
  567. return ret;
  568. drm_kms_helper_poll_enable(dev);
  569. return 0;
  570. }
  571. /**
  572. * i915_reset - reset chip after a hang
  573. * @dev: drm device to reset
  574. *
  575. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  576. * reset or otherwise an error code.
  577. *
  578. * Procedure is fairly simple:
  579. * - reset the chip using the reset reg
  580. * - re-init context state
  581. * - re-init hardware status page
  582. * - re-init ring buffer
  583. * - re-init interrupt state
  584. * - re-init display
  585. */
  586. int i915_reset(struct drm_device *dev)
  587. {
  588. drm_i915_private_t *dev_priv = dev->dev_private;
  589. bool simulated;
  590. int ret;
  591. if (!i915_try_reset)
  592. return 0;
  593. mutex_lock(&dev->struct_mutex);
  594. i915_gem_reset(dev);
  595. simulated = dev_priv->gpu_error.stop_rings != 0;
  596. ret = intel_gpu_reset(dev);
  597. /* Also reset the gpu hangman. */
  598. if (simulated) {
  599. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  600. dev_priv->gpu_error.stop_rings = 0;
  601. if (ret == -ENODEV) {
  602. DRM_ERROR("Reset not implemented, but ignoring "
  603. "error for simulated gpu hangs\n");
  604. ret = 0;
  605. }
  606. }
  607. if (ret) {
  608. DRM_ERROR("Failed to reset chip.\n");
  609. mutex_unlock(&dev->struct_mutex);
  610. return ret;
  611. }
  612. /* Ok, now get things going again... */
  613. /*
  614. * Everything depends on having the GTT running, so we need to start
  615. * there. Fortunately we don't need to do this unless we reset the
  616. * chip at a PCI level.
  617. *
  618. * Next we need to restore the context, but we don't use those
  619. * yet either...
  620. *
  621. * Ring buffer needs to be re-initialized in the KMS case, or if X
  622. * was running at the time of the reset (i.e. we weren't VT
  623. * switched away).
  624. */
  625. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  626. !dev_priv->ums.mm_suspended) {
  627. struct intel_ring_buffer *ring;
  628. int i;
  629. dev_priv->ums.mm_suspended = 0;
  630. i915_gem_init_swizzling(dev);
  631. for_each_ring(ring, dev_priv, i)
  632. ring->init(ring);
  633. i915_gem_context_init(dev);
  634. if (dev_priv->mm.aliasing_ppgtt) {
  635. ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
  636. if (ret)
  637. i915_gem_cleanup_aliasing_ppgtt(dev);
  638. }
  639. /*
  640. * It would make sense to re-init all the other hw state, at
  641. * least the rps/rc6/emon init done within modeset_init_hw. For
  642. * some unknown reason, this blows up my ilk, so don't.
  643. */
  644. mutex_unlock(&dev->struct_mutex);
  645. drm_irq_uninstall(dev);
  646. drm_irq_install(dev);
  647. intel_hpd_init(dev);
  648. } else {
  649. mutex_unlock(&dev->struct_mutex);
  650. }
  651. return 0;
  652. }
  653. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  654. {
  655. struct intel_device_info *intel_info =
  656. (struct intel_device_info *) ent->driver_data;
  657. if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) {
  658. DRM_INFO("This hardware requires preliminary hardware support.\n"
  659. "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
  660. return -ENODEV;
  661. }
  662. /* Only bind to function 0 of the device. Early generations
  663. * used function 1 as a placeholder for multi-head. This causes
  664. * us confusion instead, especially on the systems where both
  665. * functions have the same PCI-ID!
  666. */
  667. if (PCI_FUNC(pdev->devfn))
  668. return -ENODEV;
  669. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  670. * implementation for gen3 (and only gen3) that used legacy drm maps
  671. * (gasp!) to share buffers between X and the client. Hence we need to
  672. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  673. if (intel_info->gen != 3) {
  674. driver.driver_features &=
  675. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  676. } else if (!intel_agp_enabled) {
  677. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  678. return -ENODEV;
  679. }
  680. return drm_get_pci_dev(pdev, ent, &driver);
  681. }
  682. static void
  683. i915_pci_remove(struct pci_dev *pdev)
  684. {
  685. struct drm_device *dev = pci_get_drvdata(pdev);
  686. drm_put_dev(dev);
  687. }
  688. static int i915_pm_suspend(struct device *dev)
  689. {
  690. struct pci_dev *pdev = to_pci_dev(dev);
  691. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  692. int error;
  693. if (!drm_dev || !drm_dev->dev_private) {
  694. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  695. return -ENODEV;
  696. }
  697. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  698. return 0;
  699. error = i915_drm_freeze(drm_dev);
  700. if (error)
  701. return error;
  702. pci_disable_device(pdev);
  703. pci_set_power_state(pdev, PCI_D3hot);
  704. return 0;
  705. }
  706. static int i915_pm_resume(struct device *dev)
  707. {
  708. struct pci_dev *pdev = to_pci_dev(dev);
  709. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  710. return i915_resume(drm_dev);
  711. }
  712. static int i915_pm_freeze(struct device *dev)
  713. {
  714. struct pci_dev *pdev = to_pci_dev(dev);
  715. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  716. if (!drm_dev || !drm_dev->dev_private) {
  717. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  718. return -ENODEV;
  719. }
  720. return i915_drm_freeze(drm_dev);
  721. }
  722. static int i915_pm_thaw(struct device *dev)
  723. {
  724. struct pci_dev *pdev = to_pci_dev(dev);
  725. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  726. return i915_drm_thaw(drm_dev);
  727. }
  728. static int i915_pm_poweroff(struct device *dev)
  729. {
  730. struct pci_dev *pdev = to_pci_dev(dev);
  731. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  732. return i915_drm_freeze(drm_dev);
  733. }
  734. static const struct dev_pm_ops i915_pm_ops = {
  735. .suspend = i915_pm_suspend,
  736. .resume = i915_pm_resume,
  737. .freeze = i915_pm_freeze,
  738. .thaw = i915_pm_thaw,
  739. .poweroff = i915_pm_poweroff,
  740. .restore = i915_pm_resume,
  741. };
  742. static const struct vm_operations_struct i915_gem_vm_ops = {
  743. .fault = i915_gem_fault,
  744. .open = drm_gem_vm_open,
  745. .close = drm_gem_vm_close,
  746. };
  747. static const struct file_operations i915_driver_fops = {
  748. .owner = THIS_MODULE,
  749. .open = drm_open,
  750. .release = drm_release,
  751. .unlocked_ioctl = drm_ioctl,
  752. .mmap = drm_gem_mmap,
  753. .poll = drm_poll,
  754. .read = drm_read,
  755. #ifdef CONFIG_COMPAT
  756. .compat_ioctl = i915_compat_ioctl,
  757. #endif
  758. .llseek = noop_llseek,
  759. };
  760. static struct drm_driver driver = {
  761. /* Don't use MTRRs here; the Xserver or userspace app should
  762. * deal with them for Intel hardware.
  763. */
  764. .driver_features =
  765. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP |
  766. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
  767. DRIVER_RENDER,
  768. .load = i915_driver_load,
  769. .unload = i915_driver_unload,
  770. .open = i915_driver_open,
  771. .lastclose = i915_driver_lastclose,
  772. .preclose = i915_driver_preclose,
  773. .postclose = i915_driver_postclose,
  774. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  775. .suspend = i915_suspend,
  776. .resume = i915_resume,
  777. .device_is_agp = i915_driver_device_is_agp,
  778. .master_create = i915_master_create,
  779. .master_destroy = i915_master_destroy,
  780. #if defined(CONFIG_DEBUG_FS)
  781. .debugfs_init = i915_debugfs_init,
  782. .debugfs_cleanup = i915_debugfs_cleanup,
  783. #endif
  784. .gem_init_object = i915_gem_init_object,
  785. .gem_free_object = i915_gem_free_object,
  786. .gem_vm_ops = &i915_gem_vm_ops,
  787. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  788. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  789. .gem_prime_export = i915_gem_prime_export,
  790. .gem_prime_import = i915_gem_prime_import,
  791. .dumb_create = i915_gem_dumb_create,
  792. .dumb_map_offset = i915_gem_mmap_gtt,
  793. .dumb_destroy = drm_gem_dumb_destroy,
  794. .ioctls = i915_ioctls,
  795. .fops = &i915_driver_fops,
  796. .name = DRIVER_NAME,
  797. .desc = DRIVER_DESC,
  798. .date = DRIVER_DATE,
  799. .major = DRIVER_MAJOR,
  800. .minor = DRIVER_MINOR,
  801. .patchlevel = DRIVER_PATCHLEVEL,
  802. };
  803. static struct pci_driver i915_pci_driver = {
  804. .name = DRIVER_NAME,
  805. .id_table = pciidlist,
  806. .probe = i915_pci_probe,
  807. .remove = i915_pci_remove,
  808. .driver.pm = &i915_pm_ops,
  809. };
  810. static int __init i915_init(void)
  811. {
  812. driver.num_ioctls = i915_max_ioctl;
  813. /*
  814. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  815. * explicitly disabled with the module pararmeter.
  816. *
  817. * Otherwise, just follow the parameter (defaulting to off).
  818. *
  819. * Allow optional vga_text_mode_force boot option to override
  820. * the default behavior.
  821. */
  822. #if defined(CONFIG_DRM_I915_KMS)
  823. if (i915_modeset != 0)
  824. driver.driver_features |= DRIVER_MODESET;
  825. #endif
  826. if (i915_modeset == 1)
  827. driver.driver_features |= DRIVER_MODESET;
  828. #ifdef CONFIG_VGA_CONSOLE
  829. if (vgacon_text_force() && i915_modeset == -1)
  830. driver.driver_features &= ~DRIVER_MODESET;
  831. #endif
  832. if (!(driver.driver_features & DRIVER_MODESET))
  833. driver.get_vblank_timestamp = NULL;
  834. return drm_pci_init(&driver, &i915_pci_driver);
  835. }
  836. static void __exit i915_exit(void)
  837. {
  838. drm_pci_exit(&driver, &i915_pci_driver);
  839. }
  840. module_init(i915_init);
  841. module_exit(i915_exit);
  842. MODULE_AUTHOR(DRIVER_AUTHOR);
  843. MODULE_DESCRIPTION(DRIVER_DESC);
  844. MODULE_LICENSE("GPL and additional rights");