davinci-i2s.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include "davinci-pcm.h"
  23. /*
  24. * NOTE: terminology here is confusing.
  25. *
  26. * - This driver supports the "Audio Serial Port" (ASP),
  27. * found on dm6446, dm355, and other DaVinci chips.
  28. *
  29. * - But it labels it a "Multi-channel Buffered Serial Port"
  30. * (McBSP) as on older chips like the dm642 ... which was
  31. * backward-compatible, possibly explaining that confusion.
  32. *
  33. * - OMAP chips have a controller called McBSP, which is
  34. * incompatible with the DaVinci flavor of McBSP.
  35. *
  36. * - Newer DaVinci chips have a controller called McASP,
  37. * incompatible with ASP and with either McBSP.
  38. *
  39. * In short: this uses ASP to implement I2S, not McBSP.
  40. * And it won't be the only DaVinci implemention of I2S.
  41. */
  42. #define DAVINCI_MCBSP_DRR_REG 0x00
  43. #define DAVINCI_MCBSP_DXR_REG 0x04
  44. #define DAVINCI_MCBSP_SPCR_REG 0x08
  45. #define DAVINCI_MCBSP_RCR_REG 0x0c
  46. #define DAVINCI_MCBSP_XCR_REG 0x10
  47. #define DAVINCI_MCBSP_SRGR_REG 0x14
  48. #define DAVINCI_MCBSP_PCR_REG 0x24
  49. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  50. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  51. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  52. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  53. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  54. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  55. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  56. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  57. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  58. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  59. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  60. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  61. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  62. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  63. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  64. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  65. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  66. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  67. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  68. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  69. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  70. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  71. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  72. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  73. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  74. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  75. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  76. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  77. enum {
  78. DAVINCI_MCBSP_WORD_8 = 0,
  79. DAVINCI_MCBSP_WORD_12,
  80. DAVINCI_MCBSP_WORD_16,
  81. DAVINCI_MCBSP_WORD_20,
  82. DAVINCI_MCBSP_WORD_24,
  83. DAVINCI_MCBSP_WORD_32,
  84. };
  85. static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
  86. .name = "I2S PCM Stereo out",
  87. };
  88. static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
  89. .name = "I2S PCM Stereo in",
  90. };
  91. struct davinci_mcbsp_dev {
  92. void __iomem *base;
  93. u32 pcr;
  94. struct clk *clk;
  95. struct davinci_pcm_dma_params *dma_params[2];
  96. };
  97. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  98. int reg, u32 val)
  99. {
  100. __raw_writel(val, dev->base + reg);
  101. }
  102. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  103. {
  104. return __raw_readl(dev->base + reg);
  105. }
  106. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  107. {
  108. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  109. /* The clock needs to toggle to complete reset.
  110. * So, fake it by toggling the clk polarity.
  111. */
  112. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  113. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  114. }
  115. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  116. struct snd_pcm_substream *substream)
  117. {
  118. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  119. struct snd_soc_device *socdev = rtd->socdev;
  120. struct snd_soc_platform *platform = socdev->card->platform;
  121. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  122. u32 spcr;
  123. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  124. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  125. if (spcr & mask) {
  126. /* start off disabled */
  127. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  128. spcr & ~mask);
  129. toggle_clock(dev, playback);
  130. }
  131. /* Start the sample generator and enable transmitter/receiver */
  132. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  133. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  134. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  135. /* Stop the DMA to avoid data loss */
  136. /* while the transmitter is out of reset to handle XSYNCERR */
  137. if (platform->pcm_ops->trigger) {
  138. int ret = platform->pcm_ops->trigger(substream,
  139. SNDRV_PCM_TRIGGER_STOP);
  140. if (ret < 0)
  141. printk(KERN_DEBUG "Playback DMA stop failed\n");
  142. }
  143. /* Enable the transmitter */
  144. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  145. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  146. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  147. /* wait for any unexpected frame sync error to occur */
  148. udelay(100);
  149. /* Disable the transmitter to clear any outstanding XSYNCERR */
  150. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  151. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  152. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  153. toggle_clock(dev, playback);
  154. /* Restart the DMA */
  155. if (platform->pcm_ops->trigger) {
  156. int ret = platform->pcm_ops->trigger(substream,
  157. SNDRV_PCM_TRIGGER_START);
  158. if (ret < 0)
  159. printk(KERN_DEBUG "Playback DMA start failed\n");
  160. }
  161. /* Enable the transmitter */
  162. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  163. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  164. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  165. } else {
  166. /* Enable the reciever */
  167. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  168. spcr |= DAVINCI_MCBSP_SPCR_RRST;
  169. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  170. }
  171. /* Start frame sync */
  172. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  173. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  174. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  175. }
  176. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  177. {
  178. u32 spcr;
  179. /* Reset transmitter/receiver and sample rate/frame sync generators */
  180. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  181. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  182. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  183. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  184. toggle_clock(dev, playback);
  185. }
  186. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  187. struct snd_soc_dai *dai)
  188. {
  189. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  190. struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
  191. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  192. cpu_dai->dma_data = dev->dma_params[substream->stream];
  193. return 0;
  194. }
  195. #define DEFAULT_BITPERSAMPLE 16
  196. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  197. unsigned int fmt)
  198. {
  199. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  200. unsigned int pcr;
  201. unsigned int srgr;
  202. unsigned int rcr;
  203. unsigned int xcr;
  204. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  205. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  206. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  207. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  208. case SND_SOC_DAIFMT_CBS_CFS:
  209. /* cpu is master */
  210. pcr = DAVINCI_MCBSP_PCR_FSXM |
  211. DAVINCI_MCBSP_PCR_FSRM |
  212. DAVINCI_MCBSP_PCR_CLKXM |
  213. DAVINCI_MCBSP_PCR_CLKRM;
  214. break;
  215. case SND_SOC_DAIFMT_CBM_CFS:
  216. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  217. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  218. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  219. DAVINCI_MCBSP_PCR_FSXM |
  220. DAVINCI_MCBSP_PCR_FSRM;
  221. break;
  222. case SND_SOC_DAIFMT_CBM_CFM:
  223. /* codec is master */
  224. pcr = 0;
  225. break;
  226. default:
  227. printk(KERN_ERR "%s:bad master\n", __func__);
  228. return -EINVAL;
  229. }
  230. rcr = DAVINCI_MCBSP_RCR_RFRLEN1(1);
  231. xcr = DAVINCI_MCBSP_XCR_XFIG | DAVINCI_MCBSP_XCR_XFRLEN1(1);
  232. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  233. case SND_SOC_DAIFMT_DSP_B:
  234. break;
  235. case SND_SOC_DAIFMT_I2S:
  236. /* Davinci doesn't support TRUE I2S, but some codecs will have
  237. * the left and right channels contiguous. This allows
  238. * dsp_a mode to be used with an inverted normal frame clk.
  239. * If your codec is master and does not have contiguous
  240. * channels, then you will have sound on only one channel.
  241. * Try using a different mode, or codec as slave.
  242. *
  243. * The TLV320AIC33 is an example of a codec where this works.
  244. * It has a variable bit clock frequency allowing it to have
  245. * valid data on every bit clock.
  246. *
  247. * The TLV320AIC23 is an example of a codec where this does not
  248. * work. It has a fixed bit clock frequency with progressively
  249. * more empty bit clock slots between channels as the sample
  250. * rate is lowered.
  251. */
  252. fmt ^= SND_SOC_DAIFMT_NB_IF;
  253. case SND_SOC_DAIFMT_DSP_A:
  254. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  255. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  256. break;
  257. default:
  258. printk(KERN_ERR "%s:bad format\n", __func__);
  259. return -EINVAL;
  260. }
  261. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  262. case SND_SOC_DAIFMT_NB_NF:
  263. /* CLKRP Receive clock polarity,
  264. * 1 - sampled on rising edge of CLKR
  265. * valid on rising edge
  266. * CLKXP Transmit clock polarity,
  267. * 1 - clocked on falling edge of CLKX
  268. * valid on rising edge
  269. * FSRP Receive frame sync pol, 0 - active high
  270. * FSXP Transmit frame sync pol, 0 - active high
  271. */
  272. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  273. break;
  274. case SND_SOC_DAIFMT_IB_IF:
  275. /* CLKRP Receive clock polarity,
  276. * 0 - sampled on falling edge of CLKR
  277. * valid on falling edge
  278. * CLKXP Transmit clock polarity,
  279. * 0 - clocked on rising edge of CLKX
  280. * valid on falling edge
  281. * FSRP Receive frame sync pol, 1 - active low
  282. * FSXP Transmit frame sync pol, 1 - active low
  283. */
  284. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  285. break;
  286. case SND_SOC_DAIFMT_NB_IF:
  287. /* CLKRP Receive clock polarity,
  288. * 1 - sampled on rising edge of CLKR
  289. * valid on rising edge
  290. * CLKXP Transmit clock polarity,
  291. * 1 - clocked on falling edge of CLKX
  292. * valid on rising edge
  293. * FSRP Receive frame sync pol, 1 - active low
  294. * FSXP Transmit frame sync pol, 1 - active low
  295. */
  296. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  297. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  298. break;
  299. case SND_SOC_DAIFMT_IB_NF:
  300. /* CLKRP Receive clock polarity,
  301. * 0 - sampled on falling edge of CLKR
  302. * valid on falling edge
  303. * CLKXP Transmit clock polarity,
  304. * 0 - clocked on rising edge of CLKX
  305. * valid on falling edge
  306. * FSRP Receive frame sync pol, 0 - active high
  307. * FSXP Transmit frame sync pol, 0 - active high
  308. */
  309. break;
  310. default:
  311. return -EINVAL;
  312. }
  313. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  314. dev->pcr = pcr;
  315. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  316. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  317. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  318. return 0;
  319. }
  320. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  321. struct snd_pcm_hw_params *params,
  322. struct snd_soc_dai *dai)
  323. {
  324. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  325. struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
  326. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  327. struct snd_interval *i = NULL;
  328. int mcbsp_word_length;
  329. unsigned int rcr, xcr, srgr;
  330. u32 spcr;
  331. /* general line settings */
  332. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  333. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  334. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  335. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  336. } else {
  337. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  338. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  339. }
  340. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  341. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  342. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  343. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  344. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  345. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  346. /* Determine xfer data type */
  347. switch (params_format(params)) {
  348. case SNDRV_PCM_FORMAT_S8:
  349. dma_params->data_type = 1;
  350. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  351. break;
  352. case SNDRV_PCM_FORMAT_S16_LE:
  353. dma_params->data_type = 2;
  354. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  355. break;
  356. case SNDRV_PCM_FORMAT_S32_LE:
  357. dma_params->data_type = 4;
  358. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  359. break;
  360. default:
  361. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  362. return -EINVAL;
  363. }
  364. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  365. rcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_RCR_REG);
  366. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  367. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  368. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  369. } else {
  370. xcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_XCR_REG);
  371. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  372. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  373. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  374. }
  375. return 0;
  376. }
  377. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  378. struct snd_soc_dai *dai)
  379. {
  380. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  381. struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
  382. int ret = 0;
  383. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  384. switch (cmd) {
  385. case SNDRV_PCM_TRIGGER_START:
  386. case SNDRV_PCM_TRIGGER_RESUME:
  387. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  388. davinci_mcbsp_start(dev, substream);
  389. break;
  390. case SNDRV_PCM_TRIGGER_STOP:
  391. case SNDRV_PCM_TRIGGER_SUSPEND:
  392. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  393. davinci_mcbsp_stop(dev, playback);
  394. break;
  395. default:
  396. ret = -EINVAL;
  397. }
  398. return ret;
  399. }
  400. static int davinci_i2s_probe(struct platform_device *pdev,
  401. struct snd_soc_dai *dai)
  402. {
  403. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  404. struct snd_soc_card *card = socdev->card;
  405. struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
  406. struct davinci_mcbsp_dev *dev;
  407. struct resource *mem, *ioarea;
  408. struct evm_snd_platform_data *pdata;
  409. int ret;
  410. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  411. if (!mem) {
  412. dev_err(&pdev->dev, "no mem resource?\n");
  413. return -ENODEV;
  414. }
  415. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  416. pdev->name);
  417. if (!ioarea) {
  418. dev_err(&pdev->dev, "McBSP region already claimed\n");
  419. return -EBUSY;
  420. }
  421. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  422. if (!dev) {
  423. ret = -ENOMEM;
  424. goto err_release_region;
  425. }
  426. cpu_dai->private_data = dev;
  427. dev->clk = clk_get(&pdev->dev, NULL);
  428. if (IS_ERR(dev->clk)) {
  429. ret = -ENODEV;
  430. goto err_free_mem;
  431. }
  432. clk_enable(dev->clk);
  433. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  434. pdata = pdev->dev.platform_data;
  435. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
  436. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = pdata->tx_dma_ch;
  437. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
  438. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  439. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
  440. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = pdata->rx_dma_ch;
  441. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
  442. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  443. return 0;
  444. err_free_mem:
  445. kfree(dev);
  446. err_release_region:
  447. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  448. return ret;
  449. }
  450. static void davinci_i2s_remove(struct platform_device *pdev,
  451. struct snd_soc_dai *dai)
  452. {
  453. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  454. struct snd_soc_card *card = socdev->card;
  455. struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
  456. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  457. struct resource *mem;
  458. clk_disable(dev->clk);
  459. clk_put(dev->clk);
  460. dev->clk = NULL;
  461. kfree(dev);
  462. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  463. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  464. }
  465. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  466. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  467. .startup = davinci_i2s_startup,
  468. .trigger = davinci_i2s_trigger,
  469. .hw_params = davinci_i2s_hw_params,
  470. .set_fmt = davinci_i2s_set_dai_fmt,
  471. };
  472. struct snd_soc_dai davinci_i2s_dai = {
  473. .name = "davinci-i2s",
  474. .id = 0,
  475. .probe = davinci_i2s_probe,
  476. .remove = davinci_i2s_remove,
  477. .playback = {
  478. .channels_min = 2,
  479. .channels_max = 2,
  480. .rates = DAVINCI_I2S_RATES,
  481. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  482. .capture = {
  483. .channels_min = 2,
  484. .channels_max = 2,
  485. .rates = DAVINCI_I2S_RATES,
  486. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  487. .ops = &davinci_i2s_dai_ops,
  488. };
  489. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  490. static int __init davinci_i2s_init(void)
  491. {
  492. return snd_soc_register_dai(&davinci_i2s_dai);
  493. }
  494. module_init(davinci_i2s_init);
  495. static void __exit davinci_i2s_exit(void)
  496. {
  497. snd_soc_unregister_dai(&davinci_i2s_dai);
  498. }
  499. module_exit(davinci_i2s_exit);
  500. MODULE_AUTHOR("Vladimir Barinov");
  501. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  502. MODULE_LICENSE("GPL");