main.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include <linux/firmware.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/io.h"
  32. #include "../wlcore/boot.h"
  33. #include "reg.h"
  34. #include "conf.h"
  35. #include "acx.h"
  36. #include "tx.h"
  37. #include "wl18xx.h"
  38. #include "io.h"
  39. #include "debugfs.h"
  40. #define WL18XX_RX_CHECKSUM_MASK 0x40
  41. static char *ht_mode_param = "default";
  42. static char *board_type_param = "hdk";
  43. static bool checksum_param = false;
  44. static bool enable_11a_param = true;
  45. static int num_rx_desc_param = -1;
  46. /* phy paramters */
  47. static int dc2dc_param = -1;
  48. static int n_antennas_2_param = -1;
  49. static int n_antennas_5_param = -1;
  50. static int low_band_component_param = -1;
  51. static int low_band_component_type_param = -1;
  52. static int high_band_component_param = -1;
  53. static int high_band_component_type_param = -1;
  54. static int pwr_limit_reference_11_abg_param = -1;
  55. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  56. /* MCS rates are used only with 11n */
  57. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  58. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  59. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  60. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  61. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  62. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  63. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  64. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  65. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  66. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  67. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  68. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  69. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  70. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  71. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  72. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  73. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  74. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  75. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  76. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  77. /* TI-specific rate */
  78. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  79. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  80. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  81. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  82. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  83. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  84. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  85. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  86. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  87. };
  88. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  89. /* MCS rates are used only with 11n */
  90. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  91. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  92. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  93. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  94. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  95. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  96. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  97. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  98. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  99. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  100. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  101. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  102. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  103. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  104. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  105. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  106. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  107. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  108. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  109. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  110. /* TI-specific rate */
  111. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  112. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  113. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  114. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  115. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  116. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  117. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  118. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  119. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  120. };
  121. static const u8 *wl18xx_band_rate_to_idx[] = {
  122. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  123. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  124. };
  125. enum wl18xx_hw_rates {
  126. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  127. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  128. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  129. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  130. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  131. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  132. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  133. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  134. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  135. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  136. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  137. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  138. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  139. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  140. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  141. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  142. WL18XX_CONF_HW_RXTX_RATE_54,
  143. WL18XX_CONF_HW_RXTX_RATE_48,
  144. WL18XX_CONF_HW_RXTX_RATE_36,
  145. WL18XX_CONF_HW_RXTX_RATE_24,
  146. WL18XX_CONF_HW_RXTX_RATE_22,
  147. WL18XX_CONF_HW_RXTX_RATE_18,
  148. WL18XX_CONF_HW_RXTX_RATE_12,
  149. WL18XX_CONF_HW_RXTX_RATE_11,
  150. WL18XX_CONF_HW_RXTX_RATE_9,
  151. WL18XX_CONF_HW_RXTX_RATE_6,
  152. WL18XX_CONF_HW_RXTX_RATE_5_5,
  153. WL18XX_CONF_HW_RXTX_RATE_2,
  154. WL18XX_CONF_HW_RXTX_RATE_1,
  155. WL18XX_CONF_HW_RXTX_RATE_MAX,
  156. };
  157. static struct wlcore_conf wl18xx_conf = {
  158. .sg = {
  159. .params = {
  160. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  161. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  162. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  163. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  164. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  165. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  166. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  167. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  168. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  169. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  170. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  171. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  172. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  173. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  174. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  175. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  176. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  177. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  178. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  179. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  180. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  181. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  182. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  183. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  184. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  185. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  186. /* active scan params */
  187. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  188. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  189. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  190. /* passive scan params */
  191. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  192. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  193. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  194. /* passive scan in dual antenna params */
  195. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  196. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  197. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  198. /* general params */
  199. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  200. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  201. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  202. [CONF_SG_DHCP_TIME] = 5000,
  203. [CONF_SG_RXT] = 1200,
  204. [CONF_SG_TXT] = 1000,
  205. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  206. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  207. [CONF_SG_HV3_MAX_SERVED] = 6,
  208. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  209. [CONF_SG_UPSD_TIMEOUT] = 10,
  210. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  211. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  212. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  213. /* AP params */
  214. [CONF_AP_BEACON_MISS_TX] = 3,
  215. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  216. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  217. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  218. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  219. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  220. /* CTS Diluting params */
  221. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  222. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  223. },
  224. .state = CONF_SG_PROTECTIVE,
  225. },
  226. .rx = {
  227. .rx_msdu_life_time = 512000,
  228. .packet_detection_threshold = 0,
  229. .ps_poll_timeout = 15,
  230. .upsd_timeout = 15,
  231. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  232. .rx_cca_threshold = 0,
  233. .irq_blk_threshold = 0xFFFF,
  234. .irq_pkt_threshold = 0,
  235. .irq_timeout = 600,
  236. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  237. },
  238. .tx = {
  239. .tx_energy_detection = 0,
  240. .sta_rc_conf = {
  241. .enabled_rates = 0,
  242. .short_retry_limit = 10,
  243. .long_retry_limit = 10,
  244. .aflags = 0,
  245. },
  246. .ac_conf_count = 4,
  247. .ac_conf = {
  248. [CONF_TX_AC_BE] = {
  249. .ac = CONF_TX_AC_BE,
  250. .cw_min = 15,
  251. .cw_max = 63,
  252. .aifsn = 3,
  253. .tx_op_limit = 0,
  254. },
  255. [CONF_TX_AC_BK] = {
  256. .ac = CONF_TX_AC_BK,
  257. .cw_min = 15,
  258. .cw_max = 63,
  259. .aifsn = 7,
  260. .tx_op_limit = 0,
  261. },
  262. [CONF_TX_AC_VI] = {
  263. .ac = CONF_TX_AC_VI,
  264. .cw_min = 15,
  265. .cw_max = 63,
  266. .aifsn = CONF_TX_AIFS_PIFS,
  267. .tx_op_limit = 3008,
  268. },
  269. [CONF_TX_AC_VO] = {
  270. .ac = CONF_TX_AC_VO,
  271. .cw_min = 15,
  272. .cw_max = 63,
  273. .aifsn = CONF_TX_AIFS_PIFS,
  274. .tx_op_limit = 1504,
  275. },
  276. },
  277. .max_tx_retries = 100,
  278. .ap_aging_period = 300,
  279. .tid_conf_count = 4,
  280. .tid_conf = {
  281. [CONF_TX_AC_BE] = {
  282. .queue_id = CONF_TX_AC_BE,
  283. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  284. .tsid = CONF_TX_AC_BE,
  285. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  286. .ack_policy = CONF_ACK_POLICY_LEGACY,
  287. .apsd_conf = {0, 0},
  288. },
  289. [CONF_TX_AC_BK] = {
  290. .queue_id = CONF_TX_AC_BK,
  291. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  292. .tsid = CONF_TX_AC_BK,
  293. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  294. .ack_policy = CONF_ACK_POLICY_LEGACY,
  295. .apsd_conf = {0, 0},
  296. },
  297. [CONF_TX_AC_VI] = {
  298. .queue_id = CONF_TX_AC_VI,
  299. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  300. .tsid = CONF_TX_AC_VI,
  301. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  302. .ack_policy = CONF_ACK_POLICY_LEGACY,
  303. .apsd_conf = {0, 0},
  304. },
  305. [CONF_TX_AC_VO] = {
  306. .queue_id = CONF_TX_AC_VO,
  307. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  308. .tsid = CONF_TX_AC_VO,
  309. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  310. .ack_policy = CONF_ACK_POLICY_LEGACY,
  311. .apsd_conf = {0, 0},
  312. },
  313. },
  314. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  315. .tx_compl_timeout = 350,
  316. .tx_compl_threshold = 10,
  317. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  318. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  319. .tmpl_short_retry_limit = 10,
  320. .tmpl_long_retry_limit = 10,
  321. .tx_watchdog_timeout = 5000,
  322. },
  323. .conn = {
  324. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  325. .listen_interval = 1,
  326. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  327. .suspend_listen_interval = 3,
  328. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  329. .bcn_filt_ie_count = 3,
  330. .bcn_filt_ie = {
  331. [0] = {
  332. .ie = WLAN_EID_CHANNEL_SWITCH,
  333. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  334. },
  335. [1] = {
  336. .ie = WLAN_EID_HT_OPERATION,
  337. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  338. },
  339. [2] = {
  340. .ie = WLAN_EID_ERP_INFO,
  341. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  342. },
  343. },
  344. .synch_fail_thold = 12,
  345. .bss_lose_timeout = 400,
  346. .beacon_rx_timeout = 10000,
  347. .broadcast_timeout = 20000,
  348. .rx_broadcast_in_ps = 1,
  349. .ps_poll_threshold = 10,
  350. .bet_enable = CONF_BET_MODE_ENABLE,
  351. .bet_max_consecutive = 50,
  352. .psm_entry_retries = 8,
  353. .psm_exit_retries = 16,
  354. .psm_entry_nullfunc_retries = 3,
  355. .dynamic_ps_timeout = 200,
  356. .forced_ps = false,
  357. .keep_alive_interval = 55000,
  358. .max_listen_interval = 20,
  359. .sta_sleep_auth = WL1271_PSM_ILLEGAL,
  360. },
  361. .itrim = {
  362. .enable = false,
  363. .timeout = 50000,
  364. },
  365. .pm_config = {
  366. .host_clk_settling_time = 5000,
  367. .host_fast_wakeup_support = CONF_FAST_WAKEUP_DISABLE,
  368. },
  369. .roam_trigger = {
  370. .trigger_pacing = 1,
  371. .avg_weight_rssi_beacon = 20,
  372. .avg_weight_rssi_data = 10,
  373. .avg_weight_snr_beacon = 20,
  374. .avg_weight_snr_data = 10,
  375. },
  376. .scan = {
  377. .min_dwell_time_active = 7500,
  378. .max_dwell_time_active = 30000,
  379. .min_dwell_time_passive = 100000,
  380. .max_dwell_time_passive = 100000,
  381. .num_probe_reqs = 2,
  382. .split_scan_timeout = 50000,
  383. },
  384. .sched_scan = {
  385. /*
  386. * Values are in TU/1000 but since sched scan FW command
  387. * params are in TUs rounding up may occur.
  388. */
  389. .base_dwell_time = 7500,
  390. .max_dwell_time_delta = 22500,
  391. /* based on 250bits per probe @1Mbps */
  392. .dwell_time_delta_per_probe = 2000,
  393. /* based on 250bits per probe @6Mbps (plus a bit more) */
  394. .dwell_time_delta_per_probe_5 = 350,
  395. .dwell_time_passive = 100000,
  396. .dwell_time_dfs = 150000,
  397. .num_probe_reqs = 2,
  398. .rssi_threshold = -90,
  399. .snr_threshold = 0,
  400. },
  401. .ht = {
  402. .rx_ba_win_size = 10,
  403. .tx_ba_win_size = 64,
  404. .inactivity_timeout = 10000,
  405. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  406. },
  407. .mem = {
  408. .num_stations = 1,
  409. .ssid_profiles = 1,
  410. .rx_block_num = 40,
  411. .tx_min_block_num = 40,
  412. .dynamic_memory = 1,
  413. .min_req_tx_blocks = 45,
  414. .min_req_rx_blocks = 22,
  415. .tx_min = 27,
  416. },
  417. .fm_coex = {
  418. .enable = true,
  419. .swallow_period = 5,
  420. .n_divider_fref_set_1 = 0xff, /* default */
  421. .n_divider_fref_set_2 = 12,
  422. .m_divider_fref_set_1 = 0xffff,
  423. .m_divider_fref_set_2 = 148, /* default */
  424. .coex_pll_stabilization_time = 0xffffffff, /* default */
  425. .ldo_stabilization_time = 0xffff, /* default */
  426. .fm_disturbed_band_margin = 0xff, /* default */
  427. .swallow_clk_diff = 0xff, /* default */
  428. },
  429. .rx_streaming = {
  430. .duration = 150,
  431. .queues = 0x1,
  432. .interval = 20,
  433. .always = 0,
  434. },
  435. .fwlog = {
  436. .mode = WL12XX_FWLOG_ON_DEMAND,
  437. .mem_blocks = 2,
  438. .severity = 0,
  439. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  440. .output = WL12XX_FWLOG_OUTPUT_HOST,
  441. .threshold = 0,
  442. },
  443. .rate = {
  444. .rate_retry_score = 32000,
  445. .per_add = 8192,
  446. .per_th1 = 2048,
  447. .per_th2 = 4096,
  448. .max_per = 8100,
  449. .inverse_curiosity_factor = 5,
  450. .tx_fail_low_th = 4,
  451. .tx_fail_high_th = 10,
  452. .per_alpha_shift = 4,
  453. .per_add_shift = 13,
  454. .per_beta1_shift = 10,
  455. .per_beta2_shift = 8,
  456. .rate_check_up = 2,
  457. .rate_check_down = 12,
  458. .rate_retry_policy = {
  459. 0x00, 0x00, 0x00, 0x00, 0x00,
  460. 0x00, 0x00, 0x00, 0x00, 0x00,
  461. 0x00, 0x00, 0x00,
  462. },
  463. },
  464. .hangover = {
  465. .recover_time = 0,
  466. .hangover_period = 20,
  467. .dynamic_mode = 1,
  468. .early_termination_mode = 1,
  469. .max_period = 20,
  470. .min_period = 1,
  471. .increase_delta = 1,
  472. .decrease_delta = 2,
  473. .quiet_time = 4,
  474. .increase_time = 1,
  475. .window_size = 16,
  476. },
  477. };
  478. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  479. .phy = {
  480. .phy_standalone = 0x00,
  481. .primary_clock_setting_time = 0x05,
  482. .clock_valid_on_wake_up = 0x00,
  483. .secondary_clock_setting_time = 0x05,
  484. .rdl = 0x01,
  485. .auto_detect = 0x00,
  486. .dedicated_fem = FEM_NONE,
  487. .low_band_component = COMPONENT_2_WAY_SWITCH,
  488. .low_band_component_type = 0x05,
  489. .high_band_component = COMPONENT_2_WAY_SWITCH,
  490. .high_band_component_type = 0x09,
  491. .tcxo_ldo_voltage = 0x00,
  492. .xtal_itrim_val = 0x04,
  493. .srf_state = 0x00,
  494. .io_configuration = 0x01,
  495. .sdio_configuration = 0x00,
  496. .settings = 0x00,
  497. .enable_clpc = 0x00,
  498. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  499. .rx_profile = 0x00,
  500. .pwr_limit_reference_11_abg = 0xc8,
  501. .psat = 0,
  502. .low_power_val = 0x00,
  503. .med_power_val = 0x0a,
  504. .high_power_val = 0x1e,
  505. .external_pa_dc2dc = 0,
  506. .number_of_assembled_ant2_4 = 1,
  507. .number_of_assembled_ant5 = 1,
  508. },
  509. };
  510. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  511. [PART_TOP_PRCM_ELP_SOC] = {
  512. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  513. .reg = { .start = 0x00807000, .size = 0x00005000 },
  514. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  515. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  516. },
  517. [PART_DOWN] = {
  518. .mem = { .start = 0x00000000, .size = 0x00014000 },
  519. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  520. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  521. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  522. },
  523. [PART_BOOT] = {
  524. .mem = { .start = 0x00700000, .size = 0x0000030c },
  525. .reg = { .start = 0x00802000, .size = 0x00014578 },
  526. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  527. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  528. },
  529. [PART_WORK] = {
  530. .mem = { .start = 0x00800000, .size = 0x000050FC },
  531. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  532. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  533. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  534. },
  535. [PART_PHY_INIT] = {
  536. .mem = { .start = 0x80926000,
  537. .size = sizeof(struct wl18xx_mac_and_phy_params) },
  538. .reg = { .start = 0x00000000, .size = 0x00000000 },
  539. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  540. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  541. },
  542. };
  543. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  544. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  545. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  546. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  547. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  548. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  549. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  550. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  551. [REG_PC_ON_RECOVERY] = WL18XX_SCR_PAD4,
  552. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  553. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  554. /* data access memory addresses, used with partition translation */
  555. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  556. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  557. /* raw data access memory addresses */
  558. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  559. };
  560. static const struct wl18xx_clk_cfg wl18xx_clk_table[NUM_CLOCK_CONFIGS] = {
  561. [CLOCK_CONFIG_16_2_M] = { 7, 104, 801, 4, true },
  562. [CLOCK_CONFIG_16_368_M] = { 9, 132, 3751, 4, true },
  563. [CLOCK_CONFIG_16_8_M] = { 7, 100, 0, 0, false },
  564. [CLOCK_CONFIG_19_2_M] = { 8, 100, 0, 0, false },
  565. [CLOCK_CONFIG_26_M] = { 13, 120, 0, 0, false },
  566. [CLOCK_CONFIG_32_736_M] = { 9, 132, 3751, 4, true },
  567. [CLOCK_CONFIG_33_6_M] = { 7, 100, 0, 0, false },
  568. [CLOCK_CONFIG_38_468_M] = { 8, 100, 0, 0, false },
  569. [CLOCK_CONFIG_52_M] = { 13, 120, 0, 0, false },
  570. };
  571. /* TODO: maybe move to a new header file? */
  572. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  573. static int wl18xx_identify_chip(struct wl1271 *wl)
  574. {
  575. int ret = 0;
  576. switch (wl->chip.id) {
  577. case CHIP_ID_185x_PG20:
  578. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG20)",
  579. wl->chip.id);
  580. wl->sr_fw_name = WL18XX_FW_NAME;
  581. /* wl18xx uses the same firmware for PLT */
  582. wl->plt_fw_name = WL18XX_FW_NAME;
  583. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  584. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  585. WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN |
  586. WLCORE_QUIRK_TX_PAD_LAST_FRAME;
  587. break;
  588. case CHIP_ID_185x_PG10:
  589. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  590. wl->chip.id);
  591. wl->sr_fw_name = WL18XX_FW_NAME;
  592. /* wl18xx uses the same firmware for PLT */
  593. wl->plt_fw_name = WL18XX_FW_NAME;
  594. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  595. WLCORE_QUIRK_FWLOG_NOT_IMPLEMENTED |
  596. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  597. WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN;
  598. /* PG 1.0 has some problems with MCS_13, so disable it */
  599. wl->ht_cap[IEEE80211_BAND_2GHZ].mcs.rx_mask[1] &= ~BIT(5);
  600. break;
  601. default:
  602. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  603. ret = -ENODEV;
  604. goto out;
  605. }
  606. out:
  607. return ret;
  608. }
  609. static void wl18xx_set_clk(struct wl1271 *wl)
  610. {
  611. u32 clk_freq;
  612. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  613. /* TODO: PG2: apparently we need to read the clk type */
  614. clk_freq = wl18xx_top_reg_read(wl, PRIMARY_CLK_DETECT);
  615. wl1271_debug(DEBUG_BOOT, "clock freq %d (%d, %d, %d, %d, %s)", clk_freq,
  616. wl18xx_clk_table[clk_freq].n, wl18xx_clk_table[clk_freq].m,
  617. wl18xx_clk_table[clk_freq].p, wl18xx_clk_table[clk_freq].q,
  618. wl18xx_clk_table[clk_freq].swallow ? "swallow" : "spit");
  619. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_N, wl18xx_clk_table[clk_freq].n);
  620. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_M, wl18xx_clk_table[clk_freq].m);
  621. if (wl18xx_clk_table[clk_freq].swallow) {
  622. /* first the 16 lower bits */
  623. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_1,
  624. wl18xx_clk_table[clk_freq].q &
  625. PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK);
  626. /* then the 16 higher bits, masked out */
  627. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_2,
  628. (wl18xx_clk_table[clk_freq].q >> 16) &
  629. PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK);
  630. /* first the 16 lower bits */
  631. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_1,
  632. wl18xx_clk_table[clk_freq].p &
  633. PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK);
  634. /* then the 16 higher bits, masked out */
  635. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_2,
  636. (wl18xx_clk_table[clk_freq].p >> 16) &
  637. PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK);
  638. } else {
  639. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_SWALLOW_EN,
  640. PLLSH_WCS_PLL_SWALLOW_EN_VAL2);
  641. }
  642. }
  643. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  644. {
  645. /* disable Rx/Tx */
  646. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  647. /* disable auto calibration on start*/
  648. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  649. }
  650. static int wl18xx_pre_boot(struct wl1271 *wl)
  651. {
  652. wl18xx_set_clk(wl);
  653. /* Continue the ELP wake up sequence */
  654. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  655. udelay(500);
  656. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  657. /* Disable interrupts */
  658. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  659. wl18xx_boot_soft_reset(wl);
  660. return 0;
  661. }
  662. static void wl18xx_pre_upload(struct wl1271 *wl)
  663. {
  664. u32 tmp;
  665. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  666. /* TODO: check if this is all needed */
  667. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  668. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  669. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  670. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  671. }
  672. static int wl18xx_set_mac_and_phy(struct wl1271 *wl)
  673. {
  674. struct wl18xx_priv *priv = wl->priv;
  675. size_t len;
  676. int ret;
  677. /* the parameters struct is smaller for PG1 */
  678. if (wl->chip.id == CHIP_ID_185x_PG10)
  679. len = offsetof(struct wl18xx_mac_and_phy_params, psat) + 1;
  680. else
  681. len = sizeof(struct wl18xx_mac_and_phy_params);
  682. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  683. ret = wlcore_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&priv->conf.phy,
  684. len, false);
  685. return ret;
  686. }
  687. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  688. {
  689. u32 event_mask, intr_mask;
  690. if (wl->chip.id == CHIP_ID_185x_PG10) {
  691. event_mask = WL18XX_ACX_EVENTS_VECTOR_PG1;
  692. intr_mask = WL18XX_INTR_MASK_PG1;
  693. } else {
  694. event_mask = WL18XX_ACX_EVENTS_VECTOR_PG2;
  695. intr_mask = WL18XX_INTR_MASK_PG2;
  696. }
  697. wlcore_write_reg(wl, REG_INTERRUPT_MASK, event_mask);
  698. wlcore_enable_interrupts(wl);
  699. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  700. WL1271_ACX_INTR_ALL & ~intr_mask);
  701. }
  702. static int wl18xx_boot(struct wl1271 *wl)
  703. {
  704. int ret;
  705. ret = wl18xx_pre_boot(wl);
  706. if (ret < 0)
  707. goto out;
  708. wl18xx_pre_upload(wl);
  709. ret = wlcore_boot_upload_firmware(wl);
  710. if (ret < 0)
  711. goto out;
  712. ret = wl18xx_set_mac_and_phy(wl);
  713. if (ret < 0)
  714. goto out;
  715. ret = wlcore_boot_run_firmware(wl);
  716. if (ret < 0)
  717. goto out;
  718. wl18xx_enable_interrupts(wl);
  719. out:
  720. return ret;
  721. }
  722. static int wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  723. void *buf, size_t len)
  724. {
  725. struct wl18xx_priv *priv = wl->priv;
  726. memcpy(priv->cmd_buf, buf, len);
  727. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  728. return wlcore_write(wl, cmd_box_addr, priv->cmd_buf,
  729. WL18XX_CMD_MAX_SIZE, false);
  730. }
  731. static void wl18xx_ack_event(struct wl1271 *wl)
  732. {
  733. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  734. }
  735. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  736. {
  737. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  738. return (len + blk_size - 1) / blk_size + spare_blks;
  739. }
  740. static void
  741. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  742. u32 blks, u32 spare_blks)
  743. {
  744. desc->wl18xx_mem.total_mem_blocks = blks;
  745. }
  746. static void
  747. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  748. struct sk_buff *skb)
  749. {
  750. desc->length = cpu_to_le16(skb->len);
  751. /* if only the last frame is to be padded, we unset this bit on Tx */
  752. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME)
  753. desc->wl18xx_mem.ctrl = WL18XX_TX_CTRL_NOT_PADDED;
  754. else
  755. desc->wl18xx_mem.ctrl = 0;
  756. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  757. "len: %d life: %d mem: %d", desc->hlid,
  758. le16_to_cpu(desc->length),
  759. le16_to_cpu(desc->life_time),
  760. desc->wl18xx_mem.total_mem_blocks);
  761. }
  762. static enum wl_rx_buf_align
  763. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  764. {
  765. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  766. return WLCORE_RX_BUF_PADDED;
  767. return WLCORE_RX_BUF_ALIGNED;
  768. }
  769. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  770. u32 data_len)
  771. {
  772. struct wl1271_rx_descriptor *desc = rx_data;
  773. /* invalid packet */
  774. if (data_len < sizeof(*desc))
  775. return 0;
  776. return data_len - sizeof(*desc);
  777. }
  778. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  779. {
  780. wl18xx_tx_immediate_complete(wl);
  781. }
  782. static int wl18xx_set_host_cfg_bitmap(struct wl1271 *wl, u32 extra_mem_blk)
  783. {
  784. int ret;
  785. u32 sdio_align_size = 0;
  786. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  787. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  788. /* Enable Tx SDIO padding */
  789. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  790. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  791. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  792. }
  793. /* Enable Rx SDIO padding */
  794. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  795. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  796. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  797. }
  798. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  799. sdio_align_size, extra_mem_blk,
  800. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  801. if (ret < 0)
  802. return ret;
  803. return 0;
  804. }
  805. static int wl18xx_hw_init(struct wl1271 *wl)
  806. {
  807. int ret;
  808. struct wl18xx_priv *priv = wl->priv;
  809. /* (re)init private structures. Relevant on recovery as well. */
  810. priv->last_fw_rls_idx = 0;
  811. priv->extra_spare_vif_count = 0;
  812. /* set the default amount of spare blocks in the bitmap */
  813. ret = wl18xx_set_host_cfg_bitmap(wl, WL18XX_TX_HW_BLOCK_SPARE);
  814. if (ret < 0)
  815. return ret;
  816. if (checksum_param) {
  817. ret = wl18xx_acx_set_checksum_state(wl);
  818. if (ret != 0)
  819. return ret;
  820. }
  821. return ret;
  822. }
  823. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  824. struct wl1271_tx_hw_descr *desc,
  825. struct sk_buff *skb)
  826. {
  827. u32 ip_hdr_offset;
  828. struct iphdr *ip_hdr;
  829. if (!checksum_param) {
  830. desc->wl18xx_checksum_data = 0;
  831. return;
  832. }
  833. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  834. desc->wl18xx_checksum_data = 0;
  835. return;
  836. }
  837. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  838. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  839. desc->wl18xx_checksum_data = 0;
  840. return;
  841. }
  842. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  843. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  844. ip_hdr = (void *)skb_network_header(skb);
  845. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  846. }
  847. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  848. struct wl1271_rx_descriptor *desc,
  849. struct sk_buff *skb)
  850. {
  851. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  852. skb->ip_summed = CHECKSUM_UNNECESSARY;
  853. }
  854. /*
  855. * TODO: instead of having these two functions to get the rate mask,
  856. * we should modify the wlvif->rate_set instead
  857. */
  858. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  859. struct wl12xx_vif *wlvif)
  860. {
  861. u32 hw_rate_set = wlvif->rate_set;
  862. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  863. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  864. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  865. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  866. /* we don't support MIMO in wide-channel mode */
  867. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  868. }
  869. return hw_rate_set;
  870. }
  871. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  872. struct wl12xx_vif *wlvif)
  873. {
  874. if ((wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  875. wlvif->channel_type == NL80211_CHAN_HT40PLUS) &&
  876. !strcmp(ht_mode_param, "wide")) {
  877. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  878. return CONF_TX_RATE_USE_WIDE_CHAN;
  879. } else if (!strcmp(ht_mode_param, "mimo")) {
  880. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  881. /*
  882. * PG 1.0 has some problems with MCS_13, so disable it
  883. *
  884. * TODO: instead of hacking this in here, we should
  885. * make it more general and change a bit in the
  886. * wlvif->rate_set instead.
  887. */
  888. if (wl->chip.id == CHIP_ID_185x_PG10)
  889. return CONF_TX_MIMO_RATES & ~CONF_HW_BIT_RATE_MCS_13;
  890. return CONF_TX_MIMO_RATES;
  891. } else {
  892. return 0;
  893. }
  894. }
  895. static s8 wl18xx_get_pg_ver(struct wl1271 *wl)
  896. {
  897. u32 fuse;
  898. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  899. fuse = wl1271_read32(wl, WL18XX_REG_FUSE_DATA_1_3);
  900. fuse = (fuse & WL18XX_PG_VER_MASK) >> WL18XX_PG_VER_OFFSET;
  901. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  902. return (s8)fuse;
  903. }
  904. #define WL18XX_CONF_FILE_NAME "ti-connectivity/wl18xx-conf.bin"
  905. static int wl18xx_conf_init(struct wl1271 *wl, struct device *dev)
  906. {
  907. struct wl18xx_priv *priv = wl->priv;
  908. struct wlcore_conf_file *conf_file;
  909. const struct firmware *fw;
  910. int ret;
  911. ret = request_firmware(&fw, WL18XX_CONF_FILE_NAME, dev);
  912. if (ret < 0) {
  913. wl1271_error("could not get configuration binary %s: %d",
  914. WL18XX_CONF_FILE_NAME, ret);
  915. goto out_fallback;
  916. }
  917. if (fw->size != WL18XX_CONF_SIZE) {
  918. wl1271_error("configuration binary file size is wrong, expected %zu got %zu",
  919. WL18XX_CONF_SIZE, fw->size);
  920. ret = -EINVAL;
  921. goto out;
  922. }
  923. conf_file = (struct wlcore_conf_file *) fw->data;
  924. if (conf_file->header.magic != cpu_to_le32(WL18XX_CONF_MAGIC)) {
  925. wl1271_error("configuration binary file magic number mismatch, "
  926. "expected 0x%0x got 0x%0x", WL18XX_CONF_MAGIC,
  927. conf_file->header.magic);
  928. ret = -EINVAL;
  929. goto out;
  930. }
  931. if (conf_file->header.version != cpu_to_le32(WL18XX_CONF_VERSION)) {
  932. wl1271_error("configuration binary file version not supported, "
  933. "expected 0x%08x got 0x%08x",
  934. WL18XX_CONF_VERSION, conf_file->header.version);
  935. ret = -EINVAL;
  936. goto out;
  937. }
  938. memcpy(&wl->conf, &conf_file->core, sizeof(wl18xx_conf));
  939. memcpy(&priv->conf, &conf_file->priv, sizeof(priv->conf));
  940. goto out;
  941. out_fallback:
  942. wl1271_warning("falling back to default config");
  943. /* apply driver default configuration */
  944. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  945. /* apply default private configuration */
  946. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  947. /* For now we just fallback */
  948. return 0;
  949. out:
  950. release_firmware(fw);
  951. return ret;
  952. }
  953. static int wl18xx_plt_init(struct wl1271 *wl)
  954. {
  955. wl1271_write32(wl, WL18XX_SCR_PAD8, WL18XX_SCR_PAD8_PLT);
  956. return wl->ops->boot(wl);
  957. }
  958. static void wl18xx_get_mac(struct wl1271 *wl)
  959. {
  960. u32 mac1, mac2;
  961. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  962. mac1 = wl1271_read32(wl, WL18XX_REG_FUSE_BD_ADDR_1);
  963. mac2 = wl1271_read32(wl, WL18XX_REG_FUSE_BD_ADDR_2);
  964. /* these are the two parts of the BD_ADDR */
  965. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  966. ((mac1 & 0xff000000) >> 24);
  967. wl->fuse_nic_addr = (mac1 & 0xffffff);
  968. wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  969. }
  970. static int wl18xx_handle_static_data(struct wl1271 *wl,
  971. struct wl1271_static_data *static_data)
  972. {
  973. struct wl18xx_static_data_priv *static_data_priv =
  974. (struct wl18xx_static_data_priv *) static_data->priv;
  975. wl1271_info("PHY firmware version: %s", static_data_priv->phy_version);
  976. return 0;
  977. }
  978. static int wl18xx_get_spare_blocks(struct wl1271 *wl, bool is_gem)
  979. {
  980. struct wl18xx_priv *priv = wl->priv;
  981. /* If we have VIFs requiring extra spare, indulge them */
  982. if (priv->extra_spare_vif_count)
  983. return WL18XX_TX_HW_EXTRA_BLOCK_SPARE;
  984. return WL18XX_TX_HW_BLOCK_SPARE;
  985. }
  986. static int wl18xx_set_key(struct wl1271 *wl, enum set_key_cmd cmd,
  987. struct ieee80211_vif *vif,
  988. struct ieee80211_sta *sta,
  989. struct ieee80211_key_conf *key_conf)
  990. {
  991. struct wl18xx_priv *priv = wl->priv;
  992. bool change_spare = false;
  993. int ret;
  994. /*
  995. * when adding the first or removing the last GEM/TKIP interface,
  996. * we have to adjust the number of spare blocks.
  997. */
  998. change_spare = (key_conf->cipher == WL1271_CIPHER_SUITE_GEM ||
  999. key_conf->cipher == WLAN_CIPHER_SUITE_TKIP) &&
  1000. ((priv->extra_spare_vif_count == 0 && cmd == SET_KEY) ||
  1001. (priv->extra_spare_vif_count == 1 && cmd == DISABLE_KEY));
  1002. /* no need to change spare - just regular set_key */
  1003. if (!change_spare)
  1004. return wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1005. /*
  1006. * stop the queues and flush to ensure the next packets are
  1007. * in sync with FW spare block accounting
  1008. */
  1009. wlcore_stop_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1010. wl1271_tx_flush(wl);
  1011. ret = wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1012. if (ret < 0)
  1013. goto out;
  1014. /* key is now set, change the spare blocks */
  1015. if (cmd == SET_KEY) {
  1016. ret = wl18xx_set_host_cfg_bitmap(wl,
  1017. WL18XX_TX_HW_EXTRA_BLOCK_SPARE);
  1018. if (ret < 0)
  1019. goto out;
  1020. priv->extra_spare_vif_count++;
  1021. } else {
  1022. ret = wl18xx_set_host_cfg_bitmap(wl,
  1023. WL18XX_TX_HW_BLOCK_SPARE);
  1024. if (ret < 0)
  1025. goto out;
  1026. priv->extra_spare_vif_count--;
  1027. }
  1028. out:
  1029. wlcore_wake_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1030. return ret;
  1031. }
  1032. static u32 wl18xx_pre_pkt_send(struct wl1271 *wl,
  1033. u32 buf_offset, u32 last_len)
  1034. {
  1035. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME) {
  1036. struct wl1271_tx_hw_descr *last_desc;
  1037. /* get the last TX HW descriptor written to the aggr buf */
  1038. last_desc = (struct wl1271_tx_hw_descr *)(wl->aggr_buf +
  1039. buf_offset - last_len);
  1040. /* the last frame is padded up to an SDIO block */
  1041. last_desc->wl18xx_mem.ctrl &= ~WL18XX_TX_CTRL_NOT_PADDED;
  1042. return ALIGN(buf_offset, WL12XX_BUS_BLOCK_SIZE);
  1043. }
  1044. /* no modifications */
  1045. return buf_offset;
  1046. }
  1047. static struct wlcore_ops wl18xx_ops = {
  1048. .identify_chip = wl18xx_identify_chip,
  1049. .boot = wl18xx_boot,
  1050. .plt_init = wl18xx_plt_init,
  1051. .trigger_cmd = wl18xx_trigger_cmd,
  1052. .ack_event = wl18xx_ack_event,
  1053. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  1054. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  1055. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  1056. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  1057. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  1058. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  1059. .tx_delayed_compl = NULL,
  1060. .hw_init = wl18xx_hw_init,
  1061. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  1062. .get_pg_ver = wl18xx_get_pg_ver,
  1063. .set_rx_csum = wl18xx_set_rx_csum,
  1064. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  1065. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  1066. .get_mac = wl18xx_get_mac,
  1067. .debugfs_init = wl18xx_debugfs_add_files,
  1068. .handle_static_data = wl18xx_handle_static_data,
  1069. .get_spare_blocks = wl18xx_get_spare_blocks,
  1070. .set_key = wl18xx_set_key,
  1071. .pre_pkt_send = wl18xx_pre_pkt_send,
  1072. };
  1073. /* HT cap appropriate for wide channels in 2Ghz */
  1074. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap_2ghz = {
  1075. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1076. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40,
  1077. .ht_supported = true,
  1078. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1079. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1080. .mcs = {
  1081. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1082. .rx_highest = cpu_to_le16(150),
  1083. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1084. },
  1085. };
  1086. /* HT cap appropriate for wide channels in 5Ghz */
  1087. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap_5ghz = {
  1088. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1089. IEEE80211_HT_CAP_SUP_WIDTH_20_40,
  1090. .ht_supported = true,
  1091. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1092. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1093. .mcs = {
  1094. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1095. .rx_highest = cpu_to_le16(150),
  1096. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1097. },
  1098. };
  1099. /* HT cap appropriate for SISO 20 */
  1100. static struct ieee80211_sta_ht_cap wl18xx_siso20_ht_cap = {
  1101. .cap = IEEE80211_HT_CAP_SGI_20,
  1102. .ht_supported = true,
  1103. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1104. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1105. .mcs = {
  1106. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1107. .rx_highest = cpu_to_le16(72),
  1108. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1109. },
  1110. };
  1111. /* HT cap appropriate for MIMO rates in 20mhz channel */
  1112. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap_2ghz = {
  1113. .cap = IEEE80211_HT_CAP_SGI_20,
  1114. .ht_supported = true,
  1115. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1116. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1117. .mcs = {
  1118. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  1119. .rx_highest = cpu_to_le16(144),
  1120. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1121. },
  1122. };
  1123. static int __devinit wl18xx_probe(struct platform_device *pdev)
  1124. {
  1125. struct wl1271 *wl;
  1126. struct ieee80211_hw *hw;
  1127. struct wl18xx_priv *priv;
  1128. int ret;
  1129. hw = wlcore_alloc_hw(sizeof(*priv));
  1130. if (IS_ERR(hw)) {
  1131. wl1271_error("can't allocate hw");
  1132. ret = PTR_ERR(hw);
  1133. goto out;
  1134. }
  1135. wl = hw->priv;
  1136. priv = wl->priv;
  1137. wl->ops = &wl18xx_ops;
  1138. wl->ptable = wl18xx_ptable;
  1139. wl->rtable = wl18xx_rtable;
  1140. wl->num_tx_desc = 32;
  1141. wl->num_rx_desc = 32;
  1142. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  1143. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  1144. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  1145. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  1146. wl->stats.fw_stats_len = sizeof(struct wl18xx_acx_statistics);
  1147. wl->static_data_priv_len = sizeof(struct wl18xx_static_data_priv);
  1148. if (num_rx_desc_param != -1)
  1149. wl->num_rx_desc = num_rx_desc_param;
  1150. ret = wl18xx_conf_init(wl, &pdev->dev);
  1151. if (ret < 0)
  1152. goto out_free;
  1153. if (!strcmp(board_type_param, "fpga")) {
  1154. priv->conf.phy.board_type = BOARD_TYPE_FPGA_18XX;
  1155. } else if (!strcmp(board_type_param, "hdk")) {
  1156. priv->conf.phy.board_type = BOARD_TYPE_HDK_18XX;
  1157. /* HACK! Just for now we hardcode HDK to 0x06 */
  1158. priv->conf.phy.low_band_component_type = 0x06;
  1159. } else if (!strcmp(board_type_param, "dvp")) {
  1160. priv->conf.phy.board_type = BOARD_TYPE_DVP_18XX;
  1161. } else if (!strcmp(board_type_param, "evb")) {
  1162. priv->conf.phy.board_type = BOARD_TYPE_EVB_18XX;
  1163. } else if (!strcmp(board_type_param, "com8")) {
  1164. priv->conf.phy.board_type = BOARD_TYPE_COM8_18XX;
  1165. /* HACK! Just for now we hardcode COM8 to 0x06 */
  1166. priv->conf.phy.low_band_component_type = 0x06;
  1167. } else {
  1168. wl1271_error("invalid board type '%s'", board_type_param);
  1169. ret = -EINVAL;
  1170. goto out_free;
  1171. }
  1172. /* If the module param is set, update it in conf */
  1173. if (low_band_component_param != -1)
  1174. priv->conf.phy.low_band_component = low_band_component_param;
  1175. if (low_band_component_type_param != -1)
  1176. priv->conf.phy.low_band_component_type =
  1177. low_band_component_type_param;
  1178. if (high_band_component_param != -1)
  1179. priv->conf.phy.high_band_component = high_band_component_param;
  1180. if (high_band_component_type_param != -1)
  1181. priv->conf.phy.high_band_component_type =
  1182. high_band_component_type_param;
  1183. if (pwr_limit_reference_11_abg_param != -1)
  1184. priv->conf.phy.pwr_limit_reference_11_abg =
  1185. pwr_limit_reference_11_abg_param;
  1186. if (n_antennas_2_param != -1)
  1187. priv->conf.phy.number_of_assembled_ant2_4 = n_antennas_2_param;
  1188. if (n_antennas_5_param != -1)
  1189. priv->conf.phy.number_of_assembled_ant5 = n_antennas_5_param;
  1190. if (dc2dc_param != -1)
  1191. priv->conf.phy.external_pa_dc2dc = dc2dc_param;
  1192. if (!strcmp(ht_mode_param, "default")) {
  1193. /*
  1194. * Only support mimo with multiple antennas. Fall back to
  1195. * siso20.
  1196. */
  1197. if (priv->conf.phy.number_of_assembled_ant2_4 >= 2)
  1198. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1199. &wl18xx_mimo_ht_cap_2ghz);
  1200. else
  1201. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1202. &wl18xx_siso20_ht_cap);
  1203. /* 5Ghz is always wide */
  1204. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1205. &wl18xx_siso40_ht_cap_5ghz);
  1206. } else if (!strcmp(ht_mode_param, "wide")) {
  1207. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1208. &wl18xx_siso40_ht_cap_2ghz);
  1209. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1210. &wl18xx_siso40_ht_cap_5ghz);
  1211. } else if (!strcmp(ht_mode_param, "siso20")) {
  1212. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1213. &wl18xx_siso20_ht_cap);
  1214. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1215. &wl18xx_siso20_ht_cap);
  1216. } else {
  1217. wl1271_error("invalid ht_mode '%s'", ht_mode_param);
  1218. ret = -EINVAL;
  1219. goto out_free;
  1220. }
  1221. if (!checksum_param) {
  1222. wl18xx_ops.set_rx_csum = NULL;
  1223. wl18xx_ops.init_vif = NULL;
  1224. }
  1225. wl->enable_11a = enable_11a_param;
  1226. return wlcore_probe(wl, pdev);
  1227. out_free:
  1228. wlcore_free_hw(wl);
  1229. out:
  1230. return ret;
  1231. }
  1232. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  1233. { "wl18xx", 0 },
  1234. { } /* Terminating Entry */
  1235. };
  1236. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  1237. static struct platform_driver wl18xx_driver = {
  1238. .probe = wl18xx_probe,
  1239. .remove = __devexit_p(wlcore_remove),
  1240. .id_table = wl18xx_id_table,
  1241. .driver = {
  1242. .name = "wl18xx_driver",
  1243. .owner = THIS_MODULE,
  1244. }
  1245. };
  1246. static int __init wl18xx_init(void)
  1247. {
  1248. return platform_driver_register(&wl18xx_driver);
  1249. }
  1250. module_init(wl18xx_init);
  1251. static void __exit wl18xx_exit(void)
  1252. {
  1253. platform_driver_unregister(&wl18xx_driver);
  1254. }
  1255. module_exit(wl18xx_exit);
  1256. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  1257. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide or siso20");
  1258. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  1259. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk (default), evb, com8 or "
  1260. "dvp");
  1261. module_param_named(checksum, checksum_param, bool, S_IRUSR);
  1262. MODULE_PARM_DESC(checksum, "Enable TCP checksum: boolean (defaults to false)");
  1263. module_param_named(enable_11a, enable_11a_param, bool, S_IRUSR);
  1264. MODULE_PARM_DESC(enable_11a, "Enable 11a (5GHz): boolean (defaults to true)");
  1265. module_param_named(dc2dc, dc2dc_param, int, S_IRUSR);
  1266. MODULE_PARM_DESC(dc2dc, "External DC2DC: u8 (defaults to 0)");
  1267. module_param_named(n_antennas_2, n_antennas_2_param, int, S_IRUSR);
  1268. MODULE_PARM_DESC(n_antennas_2,
  1269. "Number of installed 2.4GHz antennas: 1 (default) or 2");
  1270. module_param_named(n_antennas_5, n_antennas_5_param, int, S_IRUSR);
  1271. MODULE_PARM_DESC(n_antennas_5,
  1272. "Number of installed 5GHz antennas: 1 (default) or 2");
  1273. module_param_named(low_band_component, low_band_component_param, int,
  1274. S_IRUSR);
  1275. MODULE_PARM_DESC(low_band_component, "Low band component: u8 "
  1276. "(default is 0x01)");
  1277. module_param_named(low_band_component_type, low_band_component_type_param,
  1278. int, S_IRUSR);
  1279. MODULE_PARM_DESC(low_band_component_type, "Low band component type: u8 "
  1280. "(default is 0x05 or 0x06 depending on the board_type)");
  1281. module_param_named(high_band_component, high_band_component_param, int,
  1282. S_IRUSR);
  1283. MODULE_PARM_DESC(high_band_component, "High band component: u8, "
  1284. "(default is 0x01)");
  1285. module_param_named(high_band_component_type, high_band_component_type_param,
  1286. int, S_IRUSR);
  1287. MODULE_PARM_DESC(high_band_component_type, "High band component type: u8 "
  1288. "(default is 0x09)");
  1289. module_param_named(pwr_limit_reference_11_abg,
  1290. pwr_limit_reference_11_abg_param, int, S_IRUSR);
  1291. MODULE_PARM_DESC(pwr_limit_reference_11_abg, "Power limit reference: u8 "
  1292. "(default is 0xc8)");
  1293. module_param_named(num_rx_desc,
  1294. num_rx_desc_param, int, S_IRUSR);
  1295. MODULE_PARM_DESC(num_rx_desc_param,
  1296. "Number of Rx descriptors: u8 (default is 32)");
  1297. MODULE_LICENSE("GPL v2");
  1298. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  1299. MODULE_FIRMWARE(WL18XX_FW_NAME);