radeon_encoders.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct drm_connector *
  214. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  221. radeon_connector = to_radeon_connector(connector);
  222. if (radeon_encoder->devices & radeon_connector->devices)
  223. return connector;
  224. }
  225. return NULL;
  226. }
  227. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  228. {
  229. struct drm_device *dev = encoder->dev;
  230. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  231. struct drm_encoder *other_encoder;
  232. struct radeon_encoder *other_radeon_encoder;
  233. if (radeon_encoder->is_ext_encoder)
  234. return NULL;
  235. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  236. if (other_encoder == encoder)
  237. continue;
  238. other_radeon_encoder = to_radeon_encoder(other_encoder);
  239. if (other_radeon_encoder->is_ext_encoder &&
  240. (radeon_encoder->devices & other_radeon_encoder->devices))
  241. return other_encoder;
  242. }
  243. return NULL;
  244. }
  245. bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder)
  246. {
  247. struct drm_encoder *other_encoder = radeon_atom_get_external_encoder(encoder);
  248. if (other_encoder) {
  249. struct radeon_encoder *radeon_encoder = to_radeon_encoder(other_encoder);
  250. switch (radeon_encoder->encoder_id) {
  251. case ENCODER_OBJECT_ID_TRAVIS:
  252. case ENCODER_OBJECT_ID_NUTMEG:
  253. return true;
  254. default:
  255. return false;
  256. }
  257. }
  258. return false;
  259. }
  260. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  261. struct drm_display_mode *adjusted_mode)
  262. {
  263. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  264. struct drm_device *dev = encoder->dev;
  265. struct radeon_device *rdev = dev->dev_private;
  266. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  267. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  268. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  269. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  270. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  271. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  272. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  273. adjusted_mode->clock = native_mode->clock;
  274. adjusted_mode->flags = native_mode->flags;
  275. if (ASIC_IS_AVIVO(rdev)) {
  276. adjusted_mode->hdisplay = native_mode->hdisplay;
  277. adjusted_mode->vdisplay = native_mode->vdisplay;
  278. }
  279. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  280. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  281. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  282. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  283. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  284. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  285. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  286. if (ASIC_IS_AVIVO(rdev)) {
  287. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  288. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  289. }
  290. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  291. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  292. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  293. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  294. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  295. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  296. }
  297. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  298. struct drm_display_mode *mode,
  299. struct drm_display_mode *adjusted_mode)
  300. {
  301. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  302. struct drm_device *dev = encoder->dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. /* set the active encoder to connector routing */
  305. radeon_encoder_set_active_device(encoder);
  306. drm_mode_set_crtcinfo(adjusted_mode, 0);
  307. /* hw bug */
  308. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  310. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  311. /* get the native mode for LVDS */
  312. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  313. radeon_panel_mode_fixup(encoder, adjusted_mode);
  314. /* get the native mode for TV */
  315. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  316. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  317. if (tv_dac) {
  318. if (tv_dac->tv_std == TV_STD_NTSC ||
  319. tv_dac->tv_std == TV_STD_NTSC_J ||
  320. tv_dac->tv_std == TV_STD_PAL_M)
  321. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  322. else
  323. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  324. }
  325. }
  326. if (ASIC_IS_DCE3(rdev) &&
  327. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  328. radeon_encoder_is_dp_bridge(encoder))) {
  329. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  330. radeon_dp_set_link_config(connector, mode);
  331. }
  332. return true;
  333. }
  334. static void
  335. atombios_dac_setup(struct drm_encoder *encoder, int action)
  336. {
  337. struct drm_device *dev = encoder->dev;
  338. struct radeon_device *rdev = dev->dev_private;
  339. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  340. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  341. int index = 0;
  342. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  343. memset(&args, 0, sizeof(args));
  344. switch (radeon_encoder->encoder_id) {
  345. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  346. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  347. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  348. break;
  349. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  350. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  351. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  352. break;
  353. }
  354. args.ucAction = action;
  355. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  356. args.ucDacStandard = ATOM_DAC1_PS2;
  357. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  358. args.ucDacStandard = ATOM_DAC1_CV;
  359. else {
  360. switch (dac_info->tv_std) {
  361. case TV_STD_PAL:
  362. case TV_STD_PAL_M:
  363. case TV_STD_SCART_PAL:
  364. case TV_STD_SECAM:
  365. case TV_STD_PAL_CN:
  366. args.ucDacStandard = ATOM_DAC1_PAL;
  367. break;
  368. case TV_STD_NTSC:
  369. case TV_STD_NTSC_J:
  370. case TV_STD_PAL_60:
  371. default:
  372. args.ucDacStandard = ATOM_DAC1_NTSC;
  373. break;
  374. }
  375. }
  376. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  377. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  378. }
  379. static void
  380. atombios_tv_setup(struct drm_encoder *encoder, int action)
  381. {
  382. struct drm_device *dev = encoder->dev;
  383. struct radeon_device *rdev = dev->dev_private;
  384. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  385. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  386. int index = 0;
  387. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  388. memset(&args, 0, sizeof(args));
  389. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  390. args.sTVEncoder.ucAction = action;
  391. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  392. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  393. else {
  394. switch (dac_info->tv_std) {
  395. case TV_STD_NTSC:
  396. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  397. break;
  398. case TV_STD_PAL:
  399. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  400. break;
  401. case TV_STD_PAL_M:
  402. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  403. break;
  404. case TV_STD_PAL_60:
  405. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  406. break;
  407. case TV_STD_NTSC_J:
  408. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  409. break;
  410. case TV_STD_SCART_PAL:
  411. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  412. break;
  413. case TV_STD_SECAM:
  414. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  415. break;
  416. case TV_STD_PAL_CN:
  417. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  418. break;
  419. default:
  420. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  421. break;
  422. }
  423. }
  424. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  425. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  426. }
  427. union dvo_encoder_control {
  428. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  429. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  430. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  431. };
  432. void
  433. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  434. {
  435. struct drm_device *dev = encoder->dev;
  436. struct radeon_device *rdev = dev->dev_private;
  437. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  438. union dvo_encoder_control args;
  439. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  440. memset(&args, 0, sizeof(args));
  441. if (ASIC_IS_DCE3(rdev)) {
  442. /* DCE3+ */
  443. args.dvo_v3.ucAction = action;
  444. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  445. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  446. } else if (ASIC_IS_DCE2(rdev)) {
  447. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  448. args.dvo.sDVOEncoder.ucAction = action;
  449. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  450. /* DFP1, CRT1, TV1 depending on the type of port */
  451. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  452. if (radeon_encoder->pixel_clock > 165000)
  453. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  454. } else {
  455. /* R4xx, R5xx */
  456. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  457. if (radeon_encoder->pixel_clock > 165000)
  458. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  459. /*if (pScrn->rgbBits == 8)*/
  460. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  461. }
  462. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  463. }
  464. union lvds_encoder_control {
  465. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  466. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  467. };
  468. void
  469. atombios_digital_setup(struct drm_encoder *encoder, int action)
  470. {
  471. struct drm_device *dev = encoder->dev;
  472. struct radeon_device *rdev = dev->dev_private;
  473. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  474. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  475. union lvds_encoder_control args;
  476. int index = 0;
  477. int hdmi_detected = 0;
  478. uint8_t frev, crev;
  479. if (!dig)
  480. return;
  481. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  482. hdmi_detected = 1;
  483. memset(&args, 0, sizeof(args));
  484. switch (radeon_encoder->encoder_id) {
  485. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  486. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  487. break;
  488. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  489. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  490. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  491. break;
  492. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  493. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  494. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  495. else
  496. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  497. break;
  498. }
  499. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  500. return;
  501. switch (frev) {
  502. case 1:
  503. case 2:
  504. switch (crev) {
  505. case 1:
  506. args.v1.ucMisc = 0;
  507. args.v1.ucAction = action;
  508. if (hdmi_detected)
  509. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  510. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  511. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  512. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  513. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  514. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  515. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  516. } else {
  517. if (dig->linkb)
  518. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  519. if (radeon_encoder->pixel_clock > 165000)
  520. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  521. /*if (pScrn->rgbBits == 8) */
  522. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  523. }
  524. break;
  525. case 2:
  526. case 3:
  527. args.v2.ucMisc = 0;
  528. args.v2.ucAction = action;
  529. if (crev == 3) {
  530. if (dig->coherent_mode)
  531. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  532. }
  533. if (hdmi_detected)
  534. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  535. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  536. args.v2.ucTruncate = 0;
  537. args.v2.ucSpatial = 0;
  538. args.v2.ucTemporal = 0;
  539. args.v2.ucFRC = 0;
  540. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  541. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  542. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  543. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  544. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  545. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  546. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  547. }
  548. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  549. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  550. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  551. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  552. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  553. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  554. }
  555. } else {
  556. if (dig->linkb)
  557. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  558. if (radeon_encoder->pixel_clock > 165000)
  559. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  560. }
  561. break;
  562. default:
  563. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  564. break;
  565. }
  566. break;
  567. default:
  568. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  569. break;
  570. }
  571. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  572. }
  573. int
  574. atombios_get_encoder_mode(struct drm_encoder *encoder)
  575. {
  576. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  577. struct drm_device *dev = encoder->dev;
  578. struct radeon_device *rdev = dev->dev_private;
  579. struct drm_connector *connector;
  580. struct radeon_connector *radeon_connector;
  581. struct radeon_connector_atom_dig *dig_connector;
  582. /* dp bridges are always DP */
  583. if (radeon_encoder_is_dp_bridge(encoder))
  584. return ATOM_ENCODER_MODE_DP;
  585. /* DVO is always DVO */
  586. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  587. return ATOM_ENCODER_MODE_DVO;
  588. connector = radeon_get_connector_for_encoder(encoder);
  589. /* if we don't have an active device yet, just use one of
  590. * the connectors tied to the encoder.
  591. */
  592. if (!connector)
  593. connector = radeon_get_connector_for_encoder_init(encoder);
  594. radeon_connector = to_radeon_connector(connector);
  595. switch (connector->connector_type) {
  596. case DRM_MODE_CONNECTOR_DVII:
  597. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  598. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  599. /* fix me */
  600. if (ASIC_IS_DCE4(rdev))
  601. return ATOM_ENCODER_MODE_DVI;
  602. else
  603. return ATOM_ENCODER_MODE_HDMI;
  604. } else if (radeon_connector->use_digital)
  605. return ATOM_ENCODER_MODE_DVI;
  606. else
  607. return ATOM_ENCODER_MODE_CRT;
  608. break;
  609. case DRM_MODE_CONNECTOR_DVID:
  610. case DRM_MODE_CONNECTOR_HDMIA:
  611. default:
  612. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  613. /* fix me */
  614. if (ASIC_IS_DCE4(rdev))
  615. return ATOM_ENCODER_MODE_DVI;
  616. else
  617. return ATOM_ENCODER_MODE_HDMI;
  618. } else
  619. return ATOM_ENCODER_MODE_DVI;
  620. break;
  621. case DRM_MODE_CONNECTOR_LVDS:
  622. return ATOM_ENCODER_MODE_LVDS;
  623. break;
  624. case DRM_MODE_CONNECTOR_DisplayPort:
  625. dig_connector = radeon_connector->con_priv;
  626. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  627. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  628. return ATOM_ENCODER_MODE_DP;
  629. else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  630. /* fix me */
  631. if (ASIC_IS_DCE4(rdev))
  632. return ATOM_ENCODER_MODE_DVI;
  633. else
  634. return ATOM_ENCODER_MODE_HDMI;
  635. } else
  636. return ATOM_ENCODER_MODE_DVI;
  637. break;
  638. case DRM_MODE_CONNECTOR_eDP:
  639. return ATOM_ENCODER_MODE_DP;
  640. case DRM_MODE_CONNECTOR_DVIA:
  641. case DRM_MODE_CONNECTOR_VGA:
  642. return ATOM_ENCODER_MODE_CRT;
  643. break;
  644. case DRM_MODE_CONNECTOR_Composite:
  645. case DRM_MODE_CONNECTOR_SVIDEO:
  646. case DRM_MODE_CONNECTOR_9PinDIN:
  647. /* fix me */
  648. return ATOM_ENCODER_MODE_TV;
  649. /*return ATOM_ENCODER_MODE_CV;*/
  650. break;
  651. }
  652. }
  653. /*
  654. * DIG Encoder/Transmitter Setup
  655. *
  656. * DCE 3.0/3.1
  657. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  658. * Supports up to 3 digital outputs
  659. * - 2 DIG encoder blocks.
  660. * DIG1 can drive UNIPHY link A or link B
  661. * DIG2 can drive UNIPHY link B or LVTMA
  662. *
  663. * DCE 3.2
  664. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  665. * Supports up to 5 digital outputs
  666. * - 2 DIG encoder blocks.
  667. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  668. *
  669. * DCE 4.0/5.0
  670. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  671. * Supports up to 6 digital outputs
  672. * - 6 DIG encoder blocks.
  673. * - DIG to PHY mapping is hardcoded
  674. * DIG1 drives UNIPHY0 link A, A+B
  675. * DIG2 drives UNIPHY0 link B
  676. * DIG3 drives UNIPHY1 link A, A+B
  677. * DIG4 drives UNIPHY1 link B
  678. * DIG5 drives UNIPHY2 link A, A+B
  679. * DIG6 drives UNIPHY2 link B
  680. *
  681. * DCE 4.1
  682. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  683. * Supports up to 6 digital outputs
  684. * - 2 DIG encoder blocks.
  685. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  686. *
  687. * Routing
  688. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  689. * Examples:
  690. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  691. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  692. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  693. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  694. */
  695. union dig_encoder_control {
  696. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  697. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  698. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  699. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  700. };
  701. void
  702. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  703. {
  704. struct drm_device *dev = encoder->dev;
  705. struct radeon_device *rdev = dev->dev_private;
  706. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  707. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  708. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  709. union dig_encoder_control args;
  710. int index = 0;
  711. uint8_t frev, crev;
  712. int dp_clock = 0;
  713. int dp_lane_count = 0;
  714. int hpd_id = RADEON_HPD_NONE;
  715. int bpc = 8;
  716. if (connector) {
  717. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  718. struct radeon_connector_atom_dig *dig_connector =
  719. radeon_connector->con_priv;
  720. dp_clock = dig_connector->dp_clock;
  721. dp_lane_count = dig_connector->dp_lane_count;
  722. hpd_id = radeon_connector->hpd.hpd;
  723. bpc = connector->display_info.bpc;
  724. }
  725. /* no dig encoder assigned */
  726. if (dig->dig_encoder == -1)
  727. return;
  728. memset(&args, 0, sizeof(args));
  729. if (ASIC_IS_DCE4(rdev))
  730. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  731. else {
  732. if (dig->dig_encoder)
  733. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  734. else
  735. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  736. }
  737. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  738. return;
  739. args.v1.ucAction = action;
  740. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  741. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  742. args.v3.ucPanelMode = panel_mode;
  743. else
  744. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  745. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  746. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
  747. args.v1.ucLaneNum = dp_lane_count;
  748. else if (radeon_encoder->pixel_clock > 165000)
  749. args.v1.ucLaneNum = 8;
  750. else
  751. args.v1.ucLaneNum = 4;
  752. if (ASIC_IS_DCE5(rdev)) {
  753. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  754. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
  755. if (dp_clock == 270000)
  756. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  757. else if (dp_clock == 540000)
  758. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  759. }
  760. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  761. switch (bpc) {
  762. case 0:
  763. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  764. break;
  765. case 6:
  766. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  767. break;
  768. case 8:
  769. default:
  770. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  771. break;
  772. case 10:
  773. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  774. break;
  775. case 12:
  776. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  777. break;
  778. case 16:
  779. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  780. break;
  781. }
  782. if (hpd_id == RADEON_HPD_NONE)
  783. args.v4.ucHPD_ID = 0;
  784. else
  785. args.v4.ucHPD_ID = hpd_id + 1;
  786. } else if (ASIC_IS_DCE4(rdev)) {
  787. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  788. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  789. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  790. switch (bpc) {
  791. case 0:
  792. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  793. break;
  794. case 6:
  795. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  796. break;
  797. case 8:
  798. default:
  799. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  800. break;
  801. case 10:
  802. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  803. break;
  804. case 12:
  805. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  806. break;
  807. case 16:
  808. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  809. break;
  810. }
  811. } else {
  812. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  813. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  814. switch (radeon_encoder->encoder_id) {
  815. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  816. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  817. break;
  818. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  819. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  820. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  821. break;
  822. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  823. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  824. break;
  825. }
  826. if (dig->linkb)
  827. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  828. else
  829. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  830. }
  831. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  832. }
  833. union dig_transmitter_control {
  834. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  835. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  836. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  837. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  838. };
  839. void
  840. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  841. {
  842. struct drm_device *dev = encoder->dev;
  843. struct radeon_device *rdev = dev->dev_private;
  844. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  845. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  846. struct drm_connector *connector;
  847. union dig_transmitter_control args;
  848. int index = 0;
  849. uint8_t frev, crev;
  850. bool is_dp = false;
  851. int pll_id = 0;
  852. int dp_clock = 0;
  853. int dp_lane_count = 0;
  854. int connector_object_id = 0;
  855. int igp_lane_info = 0;
  856. int dig_encoder = dig->dig_encoder;
  857. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  858. connector = radeon_get_connector_for_encoder_init(encoder);
  859. /* just needed to avoid bailing in the encoder check. the encoder
  860. * isn't used for init
  861. */
  862. dig_encoder = 0;
  863. } else
  864. connector = radeon_get_connector_for_encoder(encoder);
  865. if (connector) {
  866. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  867. struct radeon_connector_atom_dig *dig_connector =
  868. radeon_connector->con_priv;
  869. dp_clock = dig_connector->dp_clock;
  870. dp_lane_count = dig_connector->dp_lane_count;
  871. connector_object_id =
  872. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  873. igp_lane_info = dig_connector->igp_lane_info;
  874. }
  875. /* no dig encoder assigned */
  876. if (dig_encoder == -1)
  877. return;
  878. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  879. is_dp = true;
  880. memset(&args, 0, sizeof(args));
  881. switch (radeon_encoder->encoder_id) {
  882. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  883. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  884. break;
  885. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  886. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  887. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  888. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  889. break;
  890. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  891. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  892. break;
  893. }
  894. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  895. return;
  896. args.v1.ucAction = action;
  897. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  898. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  899. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  900. args.v1.asMode.ucLaneSel = lane_num;
  901. args.v1.asMode.ucLaneSet = lane_set;
  902. } else {
  903. if (is_dp)
  904. args.v1.usPixelClock =
  905. cpu_to_le16(dp_clock / 10);
  906. else if (radeon_encoder->pixel_clock > 165000)
  907. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  908. else
  909. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  910. }
  911. if (ASIC_IS_DCE4(rdev)) {
  912. if (is_dp)
  913. args.v3.ucLaneNum = dp_lane_count;
  914. else if (radeon_encoder->pixel_clock > 165000)
  915. args.v3.ucLaneNum = 8;
  916. else
  917. args.v3.ucLaneNum = 4;
  918. if (dig->linkb)
  919. args.v3.acConfig.ucLinkSel = 1;
  920. if (dig_encoder & 1)
  921. args.v3.acConfig.ucEncoderSel = 1;
  922. /* Select the PLL for the PHY
  923. * DP PHY should be clocked from external src if there is
  924. * one.
  925. */
  926. if (encoder->crtc) {
  927. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  928. pll_id = radeon_crtc->pll_id;
  929. }
  930. if (ASIC_IS_DCE5(rdev)) {
  931. /* On DCE5 DCPLL usually generates the DP ref clock */
  932. if (is_dp) {
  933. if (rdev->clock.dp_extclk)
  934. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  935. else
  936. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  937. } else
  938. args.v4.acConfig.ucRefClkSource = pll_id;
  939. } else {
  940. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  941. if (is_dp && rdev->clock.dp_extclk)
  942. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  943. else
  944. args.v3.acConfig.ucRefClkSource = pll_id;
  945. }
  946. switch (radeon_encoder->encoder_id) {
  947. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  948. args.v3.acConfig.ucTransmitterSel = 0;
  949. break;
  950. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  951. args.v3.acConfig.ucTransmitterSel = 1;
  952. break;
  953. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  954. args.v3.acConfig.ucTransmitterSel = 2;
  955. break;
  956. }
  957. if (is_dp)
  958. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  959. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  960. if (dig->coherent_mode)
  961. args.v3.acConfig.fCoherentMode = 1;
  962. if (radeon_encoder->pixel_clock > 165000)
  963. args.v3.acConfig.fDualLinkConnector = 1;
  964. }
  965. } else if (ASIC_IS_DCE32(rdev)) {
  966. args.v2.acConfig.ucEncoderSel = dig_encoder;
  967. if (dig->linkb)
  968. args.v2.acConfig.ucLinkSel = 1;
  969. switch (radeon_encoder->encoder_id) {
  970. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  971. args.v2.acConfig.ucTransmitterSel = 0;
  972. break;
  973. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  974. args.v2.acConfig.ucTransmitterSel = 1;
  975. break;
  976. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  977. args.v2.acConfig.ucTransmitterSel = 2;
  978. break;
  979. }
  980. if (is_dp)
  981. args.v2.acConfig.fCoherentMode = 1;
  982. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  983. if (dig->coherent_mode)
  984. args.v2.acConfig.fCoherentMode = 1;
  985. if (radeon_encoder->pixel_clock > 165000)
  986. args.v2.acConfig.fDualLinkConnector = 1;
  987. }
  988. } else {
  989. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  990. if (dig_encoder)
  991. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  992. else
  993. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  994. if ((rdev->flags & RADEON_IS_IGP) &&
  995. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  996. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  997. if (igp_lane_info & 0x1)
  998. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  999. else if (igp_lane_info & 0x2)
  1000. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  1001. else if (igp_lane_info & 0x4)
  1002. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  1003. else if (igp_lane_info & 0x8)
  1004. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  1005. } else {
  1006. if (igp_lane_info & 0x3)
  1007. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  1008. else if (igp_lane_info & 0xc)
  1009. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  1010. }
  1011. }
  1012. if (dig->linkb)
  1013. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  1014. else
  1015. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  1016. if (is_dp)
  1017. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1018. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1019. if (dig->coherent_mode)
  1020. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1021. if (radeon_encoder->pixel_clock > 165000)
  1022. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  1023. }
  1024. }
  1025. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1026. }
  1027. bool
  1028. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1029. {
  1030. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1031. struct drm_device *dev = radeon_connector->base.dev;
  1032. struct radeon_device *rdev = dev->dev_private;
  1033. union dig_transmitter_control args;
  1034. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1035. uint8_t frev, crev;
  1036. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1037. goto done;
  1038. if (!ASIC_IS_DCE4(rdev))
  1039. goto done;
  1040. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1041. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1042. goto done;
  1043. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1044. goto done;
  1045. memset(&args, 0, sizeof(args));
  1046. args.v1.ucAction = action;
  1047. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1048. /* wait for the panel to power up */
  1049. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1050. int i;
  1051. for (i = 0; i < 300; i++) {
  1052. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1053. return true;
  1054. mdelay(1);
  1055. }
  1056. return false;
  1057. }
  1058. done:
  1059. return true;
  1060. }
  1061. union external_encoder_control {
  1062. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1063. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1064. };
  1065. static void
  1066. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1067. struct drm_encoder *ext_encoder,
  1068. int action)
  1069. {
  1070. struct drm_device *dev = encoder->dev;
  1071. struct radeon_device *rdev = dev->dev_private;
  1072. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1073. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1074. union external_encoder_control args;
  1075. struct drm_connector *connector;
  1076. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1077. u8 frev, crev;
  1078. int dp_clock = 0;
  1079. int dp_lane_count = 0;
  1080. int connector_object_id = 0;
  1081. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1082. int bpc = 8;
  1083. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1084. connector = radeon_get_connector_for_encoder_init(encoder);
  1085. else
  1086. connector = radeon_get_connector_for_encoder(encoder);
  1087. if (connector) {
  1088. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1089. struct radeon_connector_atom_dig *dig_connector =
  1090. radeon_connector->con_priv;
  1091. dp_clock = dig_connector->dp_clock;
  1092. dp_lane_count = dig_connector->dp_lane_count;
  1093. connector_object_id =
  1094. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1095. bpc = connector->display_info.bpc;
  1096. }
  1097. memset(&args, 0, sizeof(args));
  1098. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1099. return;
  1100. switch (frev) {
  1101. case 1:
  1102. /* no params on frev 1 */
  1103. break;
  1104. case 2:
  1105. switch (crev) {
  1106. case 1:
  1107. case 2:
  1108. args.v1.sDigEncoder.ucAction = action;
  1109. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1110. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1111. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1112. if (dp_clock == 270000)
  1113. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1114. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1115. } else if (radeon_encoder->pixel_clock > 165000)
  1116. args.v1.sDigEncoder.ucLaneNum = 8;
  1117. else
  1118. args.v1.sDigEncoder.ucLaneNum = 4;
  1119. break;
  1120. case 3:
  1121. args.v3.sExtEncoder.ucAction = action;
  1122. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1123. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1124. else
  1125. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1126. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1127. if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1128. if (dp_clock == 270000)
  1129. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1130. else if (dp_clock == 540000)
  1131. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1132. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1133. } else if (radeon_encoder->pixel_clock > 165000)
  1134. args.v3.sExtEncoder.ucLaneNum = 8;
  1135. else
  1136. args.v3.sExtEncoder.ucLaneNum = 4;
  1137. switch (ext_enum) {
  1138. case GRAPH_OBJECT_ENUM_ID1:
  1139. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1140. break;
  1141. case GRAPH_OBJECT_ENUM_ID2:
  1142. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1143. break;
  1144. case GRAPH_OBJECT_ENUM_ID3:
  1145. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1146. break;
  1147. }
  1148. switch (bpc) {
  1149. case 0:
  1150. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1151. break;
  1152. case 6:
  1153. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1154. break;
  1155. case 8:
  1156. default:
  1157. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1158. break;
  1159. case 10:
  1160. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1161. break;
  1162. case 12:
  1163. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1164. break;
  1165. case 16:
  1166. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1167. break;
  1168. }
  1169. break;
  1170. default:
  1171. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1172. return;
  1173. }
  1174. break;
  1175. default:
  1176. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1177. return;
  1178. }
  1179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1180. }
  1181. static void
  1182. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1183. {
  1184. struct drm_device *dev = encoder->dev;
  1185. struct radeon_device *rdev = dev->dev_private;
  1186. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1187. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1188. ENABLE_YUV_PS_ALLOCATION args;
  1189. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1190. uint32_t temp, reg;
  1191. memset(&args, 0, sizeof(args));
  1192. if (rdev->family >= CHIP_R600)
  1193. reg = R600_BIOS_3_SCRATCH;
  1194. else
  1195. reg = RADEON_BIOS_3_SCRATCH;
  1196. /* XXX: fix up scratch reg handling */
  1197. temp = RREG32(reg);
  1198. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1199. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1200. (radeon_crtc->crtc_id << 18)));
  1201. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1202. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1203. else
  1204. WREG32(reg, 0);
  1205. if (enable)
  1206. args.ucEnable = ATOM_ENABLE;
  1207. args.ucCRTC = radeon_crtc->crtc_id;
  1208. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1209. WREG32(reg, temp);
  1210. }
  1211. static void
  1212. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1213. {
  1214. struct drm_device *dev = encoder->dev;
  1215. struct radeon_device *rdev = dev->dev_private;
  1216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1217. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1218. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1219. int index = 0;
  1220. bool is_dig = false;
  1221. bool is_dce5_dac = false;
  1222. bool is_dce5_dvo = false;
  1223. memset(&args, 0, sizeof(args));
  1224. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1225. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1226. radeon_encoder->active_device);
  1227. switch (radeon_encoder->encoder_id) {
  1228. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1229. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1230. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1231. break;
  1232. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1233. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1234. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1235. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1236. is_dig = true;
  1237. break;
  1238. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1239. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1240. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1241. break;
  1242. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1243. if (ASIC_IS_DCE5(rdev))
  1244. is_dce5_dvo = true;
  1245. else if (ASIC_IS_DCE3(rdev))
  1246. is_dig = true;
  1247. else
  1248. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1249. break;
  1250. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1251. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1252. break;
  1253. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1254. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1255. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1256. else
  1257. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1258. break;
  1259. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1260. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1261. if (ASIC_IS_DCE5(rdev))
  1262. is_dce5_dac = true;
  1263. else {
  1264. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1265. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1266. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1267. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1268. else
  1269. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1270. }
  1271. break;
  1272. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1273. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1274. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1275. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1276. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1277. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1278. else
  1279. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1280. break;
  1281. }
  1282. if (is_dig) {
  1283. switch (mode) {
  1284. case DRM_MODE_DPMS_ON:
  1285. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1286. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1287. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1288. if (connector &&
  1289. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1290. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1291. struct radeon_connector_atom_dig *radeon_dig_connector =
  1292. radeon_connector->con_priv;
  1293. atombios_set_edp_panel_power(connector,
  1294. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1295. radeon_dig_connector->edp_on = true;
  1296. }
  1297. if (ASIC_IS_DCE4(rdev))
  1298. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1299. radeon_dp_link_train(encoder, connector);
  1300. if (ASIC_IS_DCE4(rdev))
  1301. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1302. }
  1303. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1304. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1305. break;
  1306. case DRM_MODE_DPMS_STANDBY:
  1307. case DRM_MODE_DPMS_SUSPEND:
  1308. case DRM_MODE_DPMS_OFF:
  1309. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1310. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1311. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1312. if (ASIC_IS_DCE4(rdev))
  1313. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1314. if (connector &&
  1315. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1316. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1317. struct radeon_connector_atom_dig *radeon_dig_connector =
  1318. radeon_connector->con_priv;
  1319. atombios_set_edp_panel_power(connector,
  1320. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1321. radeon_dig_connector->edp_on = false;
  1322. }
  1323. }
  1324. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1325. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1326. break;
  1327. }
  1328. } else if (is_dce5_dac) {
  1329. switch (mode) {
  1330. case DRM_MODE_DPMS_ON:
  1331. atombios_dac_setup(encoder, ATOM_ENABLE);
  1332. break;
  1333. case DRM_MODE_DPMS_STANDBY:
  1334. case DRM_MODE_DPMS_SUSPEND:
  1335. case DRM_MODE_DPMS_OFF:
  1336. atombios_dac_setup(encoder, ATOM_DISABLE);
  1337. break;
  1338. }
  1339. } else if (is_dce5_dvo) {
  1340. switch (mode) {
  1341. case DRM_MODE_DPMS_ON:
  1342. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1343. break;
  1344. case DRM_MODE_DPMS_STANDBY:
  1345. case DRM_MODE_DPMS_SUSPEND:
  1346. case DRM_MODE_DPMS_OFF:
  1347. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1348. break;
  1349. }
  1350. } else {
  1351. switch (mode) {
  1352. case DRM_MODE_DPMS_ON:
  1353. args.ucAction = ATOM_ENABLE;
  1354. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1355. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1356. args.ucAction = ATOM_LCD_BLON;
  1357. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1358. }
  1359. break;
  1360. case DRM_MODE_DPMS_STANDBY:
  1361. case DRM_MODE_DPMS_SUSPEND:
  1362. case DRM_MODE_DPMS_OFF:
  1363. args.ucAction = ATOM_DISABLE;
  1364. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1365. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1366. args.ucAction = ATOM_LCD_BLOFF;
  1367. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1368. }
  1369. break;
  1370. }
  1371. }
  1372. if (ext_encoder) {
  1373. switch (mode) {
  1374. case DRM_MODE_DPMS_ON:
  1375. default:
  1376. if (ASIC_IS_DCE41(rdev)) {
  1377. atombios_external_encoder_setup(encoder, ext_encoder,
  1378. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1379. atombios_external_encoder_setup(encoder, ext_encoder,
  1380. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1381. } else
  1382. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1383. break;
  1384. case DRM_MODE_DPMS_STANDBY:
  1385. case DRM_MODE_DPMS_SUSPEND:
  1386. case DRM_MODE_DPMS_OFF:
  1387. if (ASIC_IS_DCE41(rdev)) {
  1388. atombios_external_encoder_setup(encoder, ext_encoder,
  1389. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1390. atombios_external_encoder_setup(encoder, ext_encoder,
  1391. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1392. } else
  1393. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1394. break;
  1395. }
  1396. }
  1397. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1398. }
  1399. union crtc_source_param {
  1400. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1401. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1402. };
  1403. static void
  1404. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1405. {
  1406. struct drm_device *dev = encoder->dev;
  1407. struct radeon_device *rdev = dev->dev_private;
  1408. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1409. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1410. union crtc_source_param args;
  1411. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1412. uint8_t frev, crev;
  1413. struct radeon_encoder_atom_dig *dig;
  1414. memset(&args, 0, sizeof(args));
  1415. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1416. return;
  1417. switch (frev) {
  1418. case 1:
  1419. switch (crev) {
  1420. case 1:
  1421. default:
  1422. if (ASIC_IS_AVIVO(rdev))
  1423. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1424. else {
  1425. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1426. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1427. } else {
  1428. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1429. }
  1430. }
  1431. switch (radeon_encoder->encoder_id) {
  1432. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1433. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1434. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1435. break;
  1436. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1437. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1438. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1439. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1440. else
  1441. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1442. break;
  1443. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1444. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1445. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1446. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1447. break;
  1448. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1449. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1450. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1451. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1452. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1453. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1454. else
  1455. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1456. break;
  1457. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1458. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1459. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1460. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1461. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1462. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1463. else
  1464. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1465. break;
  1466. }
  1467. break;
  1468. case 2:
  1469. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1470. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1471. switch (radeon_encoder->encoder_id) {
  1472. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1473. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1474. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1475. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1476. dig = radeon_encoder->enc_priv;
  1477. switch (dig->dig_encoder) {
  1478. case 0:
  1479. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1480. break;
  1481. case 1:
  1482. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1483. break;
  1484. case 2:
  1485. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1486. break;
  1487. case 3:
  1488. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1489. break;
  1490. case 4:
  1491. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1492. break;
  1493. case 5:
  1494. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1495. break;
  1496. }
  1497. break;
  1498. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1499. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1500. break;
  1501. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1502. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1503. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1504. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1505. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1506. else
  1507. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1508. break;
  1509. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1510. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1511. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1512. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1513. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1514. else
  1515. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1516. break;
  1517. }
  1518. break;
  1519. }
  1520. break;
  1521. default:
  1522. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1523. return;
  1524. }
  1525. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1526. /* update scratch regs with new routing */
  1527. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1528. }
  1529. static void
  1530. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1531. struct drm_display_mode *mode)
  1532. {
  1533. struct drm_device *dev = encoder->dev;
  1534. struct radeon_device *rdev = dev->dev_private;
  1535. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1536. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1537. /* Funky macbooks */
  1538. if ((dev->pdev->device == 0x71C5) &&
  1539. (dev->pdev->subsystem_vendor == 0x106b) &&
  1540. (dev->pdev->subsystem_device == 0x0080)) {
  1541. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1542. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1543. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1544. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1545. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1546. }
  1547. }
  1548. /* set scaler clears this on some chips */
  1549. if (ASIC_IS_AVIVO(rdev) &&
  1550. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1551. if (ASIC_IS_DCE4(rdev)) {
  1552. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1553. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1554. EVERGREEN_INTERLEAVE_EN);
  1555. else
  1556. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1557. } else {
  1558. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1559. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1560. AVIVO_D1MODE_INTERLEAVE_EN);
  1561. else
  1562. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1563. }
  1564. }
  1565. }
  1566. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1567. {
  1568. struct drm_device *dev = encoder->dev;
  1569. struct radeon_device *rdev = dev->dev_private;
  1570. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1571. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1572. struct drm_encoder *test_encoder;
  1573. struct radeon_encoder_atom_dig *dig;
  1574. uint32_t dig_enc_in_use = 0;
  1575. /* DCE4/5 */
  1576. if (ASIC_IS_DCE4(rdev)) {
  1577. dig = radeon_encoder->enc_priv;
  1578. if (ASIC_IS_DCE41(rdev))
  1579. return radeon_crtc->crtc_id;
  1580. else {
  1581. switch (radeon_encoder->encoder_id) {
  1582. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1583. if (dig->linkb)
  1584. return 1;
  1585. else
  1586. return 0;
  1587. break;
  1588. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1589. if (dig->linkb)
  1590. return 3;
  1591. else
  1592. return 2;
  1593. break;
  1594. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1595. if (dig->linkb)
  1596. return 5;
  1597. else
  1598. return 4;
  1599. break;
  1600. }
  1601. }
  1602. }
  1603. /* on DCE32 and encoder can driver any block so just crtc id */
  1604. if (ASIC_IS_DCE32(rdev)) {
  1605. return radeon_crtc->crtc_id;
  1606. }
  1607. /* on DCE3 - LVTMA can only be driven by DIGB */
  1608. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1609. struct radeon_encoder *radeon_test_encoder;
  1610. if (encoder == test_encoder)
  1611. continue;
  1612. if (!radeon_encoder_is_digital(test_encoder))
  1613. continue;
  1614. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1615. dig = radeon_test_encoder->enc_priv;
  1616. if (dig->dig_encoder >= 0)
  1617. dig_enc_in_use |= (1 << dig->dig_encoder);
  1618. }
  1619. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1620. if (dig_enc_in_use & 0x2)
  1621. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1622. return 1;
  1623. }
  1624. if (!(dig_enc_in_use & 1))
  1625. return 0;
  1626. return 1;
  1627. }
  1628. /* This only needs to be called once at startup */
  1629. void
  1630. radeon_atom_encoder_init(struct radeon_device *rdev)
  1631. {
  1632. struct drm_device *dev = rdev->ddev;
  1633. struct drm_encoder *encoder;
  1634. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1635. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1636. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1637. switch (radeon_encoder->encoder_id) {
  1638. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1639. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1640. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1641. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1642. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1643. break;
  1644. default:
  1645. break;
  1646. }
  1647. if (ext_encoder && ASIC_IS_DCE41(rdev))
  1648. atombios_external_encoder_setup(encoder, ext_encoder,
  1649. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1650. }
  1651. }
  1652. static void
  1653. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1654. struct drm_display_mode *mode,
  1655. struct drm_display_mode *adjusted_mode)
  1656. {
  1657. struct drm_device *dev = encoder->dev;
  1658. struct radeon_device *rdev = dev->dev_private;
  1659. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1660. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1661. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1662. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1663. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1664. atombios_yuv_setup(encoder, true);
  1665. else
  1666. atombios_yuv_setup(encoder, false);
  1667. }
  1668. switch (radeon_encoder->encoder_id) {
  1669. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1670. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1671. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1672. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1673. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1674. break;
  1675. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1676. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1677. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1678. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1679. if (ASIC_IS_DCE4(rdev)) {
  1680. /* disable the transmitter */
  1681. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1682. /* setup and enable the encoder */
  1683. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1684. /* enable the transmitter */
  1685. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1686. } else {
  1687. /* disable the encoder and transmitter */
  1688. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1689. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1690. /* setup and enable the encoder and transmitter */
  1691. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1692. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1693. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1694. }
  1695. break;
  1696. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1697. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1698. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1699. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1700. break;
  1701. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1702. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1703. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1704. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1705. atombios_dac_setup(encoder, ATOM_ENABLE);
  1706. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1707. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1708. atombios_tv_setup(encoder, ATOM_ENABLE);
  1709. else
  1710. atombios_tv_setup(encoder, ATOM_DISABLE);
  1711. }
  1712. break;
  1713. }
  1714. if (ext_encoder) {
  1715. if (ASIC_IS_DCE41(rdev))
  1716. atombios_external_encoder_setup(encoder, ext_encoder,
  1717. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1718. else
  1719. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1720. }
  1721. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1722. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1723. r600_hdmi_enable(encoder);
  1724. r600_hdmi_setmode(encoder, adjusted_mode);
  1725. }
  1726. }
  1727. static bool
  1728. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1729. {
  1730. struct drm_device *dev = encoder->dev;
  1731. struct radeon_device *rdev = dev->dev_private;
  1732. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1733. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1734. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1735. ATOM_DEVICE_CV_SUPPORT |
  1736. ATOM_DEVICE_CRT_SUPPORT)) {
  1737. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1738. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1739. uint8_t frev, crev;
  1740. memset(&args, 0, sizeof(args));
  1741. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1742. return false;
  1743. args.sDacload.ucMisc = 0;
  1744. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1745. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1746. args.sDacload.ucDacType = ATOM_DAC_A;
  1747. else
  1748. args.sDacload.ucDacType = ATOM_DAC_B;
  1749. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1750. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1751. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1752. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1753. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1754. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1755. if (crev >= 3)
  1756. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1757. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1758. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1759. if (crev >= 3)
  1760. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1761. }
  1762. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1763. return true;
  1764. } else
  1765. return false;
  1766. }
  1767. static enum drm_connector_status
  1768. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1769. {
  1770. struct drm_device *dev = encoder->dev;
  1771. struct radeon_device *rdev = dev->dev_private;
  1772. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1773. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1774. uint32_t bios_0_scratch;
  1775. if (!atombios_dac_load_detect(encoder, connector)) {
  1776. DRM_DEBUG_KMS("detect returned false \n");
  1777. return connector_status_unknown;
  1778. }
  1779. if (rdev->family >= CHIP_R600)
  1780. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1781. else
  1782. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1783. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1784. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1785. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1786. return connector_status_connected;
  1787. }
  1788. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1789. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1790. return connector_status_connected;
  1791. }
  1792. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1793. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1794. return connector_status_connected;
  1795. }
  1796. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1797. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1798. return connector_status_connected; /* CTV */
  1799. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1800. return connector_status_connected; /* STV */
  1801. }
  1802. return connector_status_disconnected;
  1803. }
  1804. static enum drm_connector_status
  1805. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1806. {
  1807. struct drm_device *dev = encoder->dev;
  1808. struct radeon_device *rdev = dev->dev_private;
  1809. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1810. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1811. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1812. u32 bios_0_scratch;
  1813. if (!ASIC_IS_DCE4(rdev))
  1814. return connector_status_unknown;
  1815. if (!ext_encoder)
  1816. return connector_status_unknown;
  1817. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1818. return connector_status_unknown;
  1819. /* load detect on the dp bridge */
  1820. atombios_external_encoder_setup(encoder, ext_encoder,
  1821. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1822. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1823. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1824. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1825. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1826. return connector_status_connected;
  1827. }
  1828. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1829. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1830. return connector_status_connected;
  1831. }
  1832. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1833. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1834. return connector_status_connected;
  1835. }
  1836. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1837. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1838. return connector_status_connected; /* CTV */
  1839. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1840. return connector_status_connected; /* STV */
  1841. }
  1842. return connector_status_disconnected;
  1843. }
  1844. void
  1845. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  1846. {
  1847. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1848. if (ext_encoder)
  1849. /* ddc_setup on the dp bridge */
  1850. atombios_external_encoder_setup(encoder, ext_encoder,
  1851. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  1852. }
  1853. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1854. {
  1855. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1856. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1857. if ((radeon_encoder->active_device &
  1858. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1859. radeon_encoder_is_dp_bridge(encoder)) {
  1860. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1861. if (dig)
  1862. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1863. }
  1864. radeon_atom_output_lock(encoder, true);
  1865. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1866. if (connector) {
  1867. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1868. /* select the clock/data port if it uses a router */
  1869. if (radeon_connector->router.cd_valid)
  1870. radeon_router_select_cd_port(radeon_connector);
  1871. /* turn eDP panel on for mode set */
  1872. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1873. atombios_set_edp_panel_power(connector,
  1874. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1875. }
  1876. /* this is needed for the pll/ss setup to work correctly in some cases */
  1877. atombios_set_encoder_crtc_source(encoder);
  1878. }
  1879. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1880. {
  1881. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1882. radeon_atom_output_lock(encoder, false);
  1883. }
  1884. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1885. {
  1886. struct drm_device *dev = encoder->dev;
  1887. struct radeon_device *rdev = dev->dev_private;
  1888. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1889. struct radeon_encoder_atom_dig *dig;
  1890. /* check for pre-DCE3 cards with shared encoders;
  1891. * can't really use the links individually, so don't disable
  1892. * the encoder if it's in use by another connector
  1893. */
  1894. if (!ASIC_IS_DCE3(rdev)) {
  1895. struct drm_encoder *other_encoder;
  1896. struct radeon_encoder *other_radeon_encoder;
  1897. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1898. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1899. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1900. drm_helper_encoder_in_use(other_encoder))
  1901. goto disable_done;
  1902. }
  1903. }
  1904. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1905. switch (radeon_encoder->encoder_id) {
  1906. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1907. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1908. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1909. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1910. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1911. break;
  1912. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1913. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1914. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1915. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1916. if (ASIC_IS_DCE4(rdev))
  1917. /* disable the transmitter */
  1918. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1919. else {
  1920. /* disable the encoder and transmitter */
  1921. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1922. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1923. }
  1924. break;
  1925. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1926. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1927. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1928. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1929. break;
  1930. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1931. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1932. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1933. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1934. atombios_dac_setup(encoder, ATOM_DISABLE);
  1935. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1936. atombios_tv_setup(encoder, ATOM_DISABLE);
  1937. break;
  1938. }
  1939. disable_done:
  1940. if (radeon_encoder_is_digital(encoder)) {
  1941. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1942. r600_hdmi_disable(encoder);
  1943. dig = radeon_encoder->enc_priv;
  1944. dig->dig_encoder = -1;
  1945. }
  1946. radeon_encoder->active_device = 0;
  1947. }
  1948. /* these are handled by the primary encoders */
  1949. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1950. {
  1951. }
  1952. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1953. {
  1954. }
  1955. static void
  1956. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1957. struct drm_display_mode *mode,
  1958. struct drm_display_mode *adjusted_mode)
  1959. {
  1960. }
  1961. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1962. {
  1963. }
  1964. static void
  1965. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1966. {
  1967. }
  1968. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1969. struct drm_display_mode *mode,
  1970. struct drm_display_mode *adjusted_mode)
  1971. {
  1972. return true;
  1973. }
  1974. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1975. .dpms = radeon_atom_ext_dpms,
  1976. .mode_fixup = radeon_atom_ext_mode_fixup,
  1977. .prepare = radeon_atom_ext_prepare,
  1978. .mode_set = radeon_atom_ext_mode_set,
  1979. .commit = radeon_atom_ext_commit,
  1980. .disable = radeon_atom_ext_disable,
  1981. /* no detect for TMDS/LVDS yet */
  1982. };
  1983. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1984. .dpms = radeon_atom_encoder_dpms,
  1985. .mode_fixup = radeon_atom_mode_fixup,
  1986. .prepare = radeon_atom_encoder_prepare,
  1987. .mode_set = radeon_atom_encoder_mode_set,
  1988. .commit = radeon_atom_encoder_commit,
  1989. .disable = radeon_atom_encoder_disable,
  1990. .detect = radeon_atom_dig_detect,
  1991. };
  1992. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1993. .dpms = radeon_atom_encoder_dpms,
  1994. .mode_fixup = radeon_atom_mode_fixup,
  1995. .prepare = radeon_atom_encoder_prepare,
  1996. .mode_set = radeon_atom_encoder_mode_set,
  1997. .commit = radeon_atom_encoder_commit,
  1998. .detect = radeon_atom_dac_detect,
  1999. };
  2000. void radeon_enc_destroy(struct drm_encoder *encoder)
  2001. {
  2002. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2003. kfree(radeon_encoder->enc_priv);
  2004. drm_encoder_cleanup(encoder);
  2005. kfree(radeon_encoder);
  2006. }
  2007. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2008. .destroy = radeon_enc_destroy,
  2009. };
  2010. struct radeon_encoder_atom_dac *
  2011. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2012. {
  2013. struct drm_device *dev = radeon_encoder->base.dev;
  2014. struct radeon_device *rdev = dev->dev_private;
  2015. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2016. if (!dac)
  2017. return NULL;
  2018. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2019. return dac;
  2020. }
  2021. struct radeon_encoder_atom_dig *
  2022. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2023. {
  2024. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2025. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2026. if (!dig)
  2027. return NULL;
  2028. /* coherent mode by default */
  2029. dig->coherent_mode = true;
  2030. dig->dig_encoder = -1;
  2031. if (encoder_enum == 2)
  2032. dig->linkb = true;
  2033. else
  2034. dig->linkb = false;
  2035. return dig;
  2036. }
  2037. void
  2038. radeon_add_atom_encoder(struct drm_device *dev,
  2039. uint32_t encoder_enum,
  2040. uint32_t supported_device,
  2041. u16 caps)
  2042. {
  2043. struct radeon_device *rdev = dev->dev_private;
  2044. struct drm_encoder *encoder;
  2045. struct radeon_encoder *radeon_encoder;
  2046. /* see if we already added it */
  2047. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2048. radeon_encoder = to_radeon_encoder(encoder);
  2049. if (radeon_encoder->encoder_enum == encoder_enum) {
  2050. radeon_encoder->devices |= supported_device;
  2051. return;
  2052. }
  2053. }
  2054. /* add a new one */
  2055. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2056. if (!radeon_encoder)
  2057. return;
  2058. encoder = &radeon_encoder->base;
  2059. switch (rdev->num_crtc) {
  2060. case 1:
  2061. encoder->possible_crtcs = 0x1;
  2062. break;
  2063. case 2:
  2064. default:
  2065. encoder->possible_crtcs = 0x3;
  2066. break;
  2067. case 6:
  2068. encoder->possible_crtcs = 0x3f;
  2069. break;
  2070. }
  2071. radeon_encoder->enc_priv = NULL;
  2072. radeon_encoder->encoder_enum = encoder_enum;
  2073. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2074. radeon_encoder->devices = supported_device;
  2075. radeon_encoder->rmx_type = RMX_OFF;
  2076. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2077. radeon_encoder->is_ext_encoder = false;
  2078. radeon_encoder->caps = caps;
  2079. switch (radeon_encoder->encoder_id) {
  2080. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2081. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2082. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2083. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2084. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2085. radeon_encoder->rmx_type = RMX_FULL;
  2086. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2087. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2088. } else {
  2089. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2090. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2091. }
  2092. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2093. break;
  2094. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2095. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2096. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2097. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2098. break;
  2099. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2100. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2101. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2102. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2103. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2104. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2105. break;
  2106. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2107. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2108. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2109. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2110. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2111. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2112. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2113. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2114. radeon_encoder->rmx_type = RMX_FULL;
  2115. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2116. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2117. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2118. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2119. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2120. } else {
  2121. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2122. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2123. }
  2124. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2125. break;
  2126. case ENCODER_OBJECT_ID_SI170B:
  2127. case ENCODER_OBJECT_ID_CH7303:
  2128. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2129. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2130. case ENCODER_OBJECT_ID_TITFP513:
  2131. case ENCODER_OBJECT_ID_VT1623:
  2132. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2133. case ENCODER_OBJECT_ID_TRAVIS:
  2134. case ENCODER_OBJECT_ID_NUTMEG:
  2135. /* these are handled by the primary encoders */
  2136. radeon_encoder->is_ext_encoder = true;
  2137. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2138. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2139. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2140. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2141. else
  2142. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2143. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2144. break;
  2145. }
  2146. }