wm8985.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * wm8985.c -- WM8985 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * TODO:
  13. * o Add OUT3/OUT4 mixer controls.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/moduleparam.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/slab.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "wm8985.h"
  31. #define WM8985_NUM_SUPPLIES 4
  32. static const char *wm8985_supply_names[WM8985_NUM_SUPPLIES] = {
  33. "DCVDD",
  34. "DBVDD",
  35. "AVDD1",
  36. "AVDD2"
  37. };
  38. static const u16 wm8985_reg_defs[] = {
  39. 0x0000, /* R0 - Software Reset */
  40. 0x0000, /* R1 - Power management 1 */
  41. 0x0000, /* R2 - Power management 2 */
  42. 0x0000, /* R3 - Power management 3 */
  43. 0x0050, /* R4 - Audio Interface */
  44. 0x0000, /* R5 - Companding control */
  45. 0x0140, /* R6 - Clock Gen control */
  46. 0x0000, /* R7 - Additional control */
  47. 0x0000, /* R8 - GPIO Control */
  48. 0x0000, /* R9 - Jack Detect Control 1 */
  49. 0x0000, /* R10 - DAC Control */
  50. 0x00FF, /* R11 - Left DAC digital Vol */
  51. 0x00FF, /* R12 - Right DAC digital vol */
  52. 0x0000, /* R13 - Jack Detect Control 2 */
  53. 0x0100, /* R14 - ADC Control */
  54. 0x00FF, /* R15 - Left ADC Digital Vol */
  55. 0x00FF, /* R16 - Right ADC Digital Vol */
  56. 0x0000, /* R17 */
  57. 0x012C, /* R18 - EQ1 - low shelf */
  58. 0x002C, /* R19 - EQ2 - peak 1 */
  59. 0x002C, /* R20 - EQ3 - peak 2 */
  60. 0x002C, /* R21 - EQ4 - peak 3 */
  61. 0x002C, /* R22 - EQ5 - high shelf */
  62. 0x0000, /* R23 */
  63. 0x0032, /* R24 - DAC Limiter 1 */
  64. 0x0000, /* R25 - DAC Limiter 2 */
  65. 0x0000, /* R26 */
  66. 0x0000, /* R27 - Notch Filter 1 */
  67. 0x0000, /* R28 - Notch Filter 2 */
  68. 0x0000, /* R29 - Notch Filter 3 */
  69. 0x0000, /* R30 - Notch Filter 4 */
  70. 0x0000, /* R31 */
  71. 0x0038, /* R32 - ALC control 1 */
  72. 0x000B, /* R33 - ALC control 2 */
  73. 0x0032, /* R34 - ALC control 3 */
  74. 0x0000, /* R35 - Noise Gate */
  75. 0x0008, /* R36 - PLL N */
  76. 0x000C, /* R37 - PLL K 1 */
  77. 0x0093, /* R38 - PLL K 2 */
  78. 0x00E9, /* R39 - PLL K 3 */
  79. 0x0000, /* R40 */
  80. 0x0000, /* R41 - 3D control */
  81. 0x0000, /* R42 - OUT4 to ADC */
  82. 0x0000, /* R43 - Beep control */
  83. 0x0033, /* R44 - Input ctrl */
  84. 0x0010, /* R45 - Left INP PGA gain ctrl */
  85. 0x0010, /* R46 - Right INP PGA gain ctrl */
  86. 0x0100, /* R47 - Left ADC BOOST ctrl */
  87. 0x0100, /* R48 - Right ADC BOOST ctrl */
  88. 0x0002, /* R49 - Output ctrl */
  89. 0x0001, /* R50 - Left mixer ctrl */
  90. 0x0001, /* R51 - Right mixer ctrl */
  91. 0x0039, /* R52 - LOUT1 (HP) volume ctrl */
  92. 0x0039, /* R53 - ROUT1 (HP) volume ctrl */
  93. 0x0039, /* R54 - LOUT2 (SPK) volume ctrl */
  94. 0x0039, /* R55 - ROUT2 (SPK) volume ctrl */
  95. 0x0001, /* R56 - OUT3 mixer ctrl */
  96. 0x0001, /* R57 - OUT4 (MONO) mix ctrl */
  97. 0x0001, /* R58 */
  98. 0x0000, /* R59 */
  99. 0x0004, /* R60 - OUTPUT ctrl */
  100. 0x0000, /* R61 - BIAS CTRL */
  101. 0x0180, /* R62 */
  102. 0x0000 /* R63 */
  103. };
  104. /*
  105. * latch bit 8 of these registers to ensure instant
  106. * volume updates
  107. */
  108. static const int volume_update_regs[] = {
  109. WM8985_LEFT_DAC_DIGITAL_VOL,
  110. WM8985_RIGHT_DAC_DIGITAL_VOL,
  111. WM8985_LEFT_ADC_DIGITAL_VOL,
  112. WM8985_RIGHT_ADC_DIGITAL_VOL,
  113. WM8985_LOUT2_SPK_VOLUME_CTRL,
  114. WM8985_ROUT2_SPK_VOLUME_CTRL,
  115. WM8985_LOUT1_HP_VOLUME_CTRL,
  116. WM8985_ROUT1_HP_VOLUME_CTRL,
  117. WM8985_LEFT_INP_PGA_GAIN_CTRL,
  118. WM8985_RIGHT_INP_PGA_GAIN_CTRL
  119. };
  120. struct wm8985_priv {
  121. enum snd_soc_control_type control_type;
  122. struct regulator_bulk_data supplies[WM8985_NUM_SUPPLIES];
  123. unsigned int sysclk;
  124. unsigned int bclk;
  125. };
  126. static const struct {
  127. int div;
  128. int ratio;
  129. } fs_ratios[] = {
  130. { 10, 128 },
  131. { 15, 192 },
  132. { 20, 256 },
  133. { 30, 384 },
  134. { 40, 512 },
  135. { 60, 768 },
  136. { 80, 1024 },
  137. { 120, 1536 }
  138. };
  139. static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
  140. static const int bclk_divs[] = {
  141. 1, 2, 4, 8, 16, 32
  142. };
  143. static int eqmode_get(struct snd_kcontrol *kcontrol,
  144. struct snd_ctl_elem_value *ucontrol);
  145. static int eqmode_put(struct snd_kcontrol *kcontrol,
  146. struct snd_ctl_elem_value *ucontrol);
  147. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
  148. static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
  149. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  150. static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
  151. static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
  152. static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
  153. static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
  154. static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
  155. static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
  156. static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
  157. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  158. static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
  159. static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
  160. static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
  161. static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
  162. static const SOC_ENUM_SINGLE_DECL(alc_sel, WM8985_ALC_CONTROL_1, 7,
  163. alc_sel_text);
  164. static const char *alc_mode_text[] = { "ALC", "Limiter" };
  165. static const SOC_ENUM_SINGLE_DECL(alc_mode, WM8985_ALC_CONTROL_3, 8,
  166. alc_mode_text);
  167. static const char *filter_mode_text[] = { "Audio", "Application" };
  168. static const SOC_ENUM_SINGLE_DECL(filter_mode, WM8985_ADC_CONTROL, 7,
  169. filter_mode_text);
  170. static const char *eq_bw_text[] = { "Narrow", "Wide" };
  171. static const char *eqmode_text[] = { "Capture", "Playback" };
  172. static const SOC_ENUM_SINGLE_EXT_DECL(eqmode, eqmode_text);
  173. static const char *eq1_cutoff_text[] = {
  174. "80Hz", "105Hz", "135Hz", "175Hz"
  175. };
  176. static const SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8985_EQ1_LOW_SHELF, 5,
  177. eq1_cutoff_text);
  178. static const char *eq2_cutoff_text[] = {
  179. "230Hz", "300Hz", "385Hz", "500Hz"
  180. };
  181. static const SOC_ENUM_SINGLE_DECL(eq2_bw, WM8985_EQ2_PEAK_1, 8, eq_bw_text);
  182. static const SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8985_EQ2_PEAK_1, 5,
  183. eq2_cutoff_text);
  184. static const char *eq3_cutoff_text[] = {
  185. "650Hz", "850Hz", "1.1kHz", "1.4kHz"
  186. };
  187. static const SOC_ENUM_SINGLE_DECL(eq3_bw, WM8985_EQ3_PEAK_2, 8, eq_bw_text);
  188. static const SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8985_EQ3_PEAK_2, 5,
  189. eq3_cutoff_text);
  190. static const char *eq4_cutoff_text[] = {
  191. "1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
  192. };
  193. static const SOC_ENUM_SINGLE_DECL(eq4_bw, WM8985_EQ4_PEAK_3, 8, eq_bw_text);
  194. static const SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8985_EQ4_PEAK_3, 5,
  195. eq4_cutoff_text);
  196. static const char *eq5_cutoff_text[] = {
  197. "5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
  198. };
  199. static const SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8985_EQ5_HIGH_SHELF, 5,
  200. eq5_cutoff_text);
  201. static const char *speaker_mode_text[] = { "Class A/B", "Class D" };
  202. static const SOC_ENUM_SINGLE_DECL(speaker_mode, 0x17, 8, speaker_mode_text);
  203. static const char *depth_3d_text[] = {
  204. "Off",
  205. "6.67%",
  206. "13.3%",
  207. "20%",
  208. "26.7%",
  209. "33.3%",
  210. "40%",
  211. "46.6%",
  212. "53.3%",
  213. "60%",
  214. "66.7%",
  215. "73.3%",
  216. "80%",
  217. "86.7%",
  218. "93.3%",
  219. "100%"
  220. };
  221. static const SOC_ENUM_SINGLE_DECL(depth_3d, WM8985_3D_CONTROL, 0,
  222. depth_3d_text);
  223. static const struct snd_kcontrol_new wm8985_snd_controls[] = {
  224. SOC_SINGLE("Digital Loopback Switch", WM8985_COMPANDING_CONTROL,
  225. 0, 1, 0),
  226. SOC_ENUM("ALC Capture Function", alc_sel),
  227. SOC_SINGLE_TLV("ALC Capture Max Volume", WM8985_ALC_CONTROL_1,
  228. 3, 7, 0, alc_max_tlv),
  229. SOC_SINGLE_TLV("ALC Capture Min Volume", WM8985_ALC_CONTROL_1,
  230. 0, 7, 0, alc_min_tlv),
  231. SOC_SINGLE_TLV("ALC Capture Target Volume", WM8985_ALC_CONTROL_2,
  232. 0, 15, 0, alc_tar_tlv),
  233. SOC_SINGLE("ALC Capture Attack", WM8985_ALC_CONTROL_3, 0, 10, 0),
  234. SOC_SINGLE("ALC Capture Hold", WM8985_ALC_CONTROL_2, 4, 10, 0),
  235. SOC_SINGLE("ALC Capture Decay", WM8985_ALC_CONTROL_3, 4, 10, 0),
  236. SOC_ENUM("ALC Mode", alc_mode),
  237. SOC_SINGLE("ALC Capture NG Switch", WM8985_NOISE_GATE,
  238. 3, 1, 0),
  239. SOC_SINGLE("ALC Capture NG Threshold", WM8985_NOISE_GATE,
  240. 0, 7, 1),
  241. SOC_DOUBLE_R_TLV("Capture Volume", WM8985_LEFT_ADC_DIGITAL_VOL,
  242. WM8985_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
  243. SOC_DOUBLE_R("Capture PGA ZC Switch", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  244. WM8985_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
  245. SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  246. WM8985_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
  247. SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
  248. WM8985_LEFT_ADC_BOOST_CTRL, WM8985_RIGHT_ADC_BOOST_CTRL,
  249. 8, 1, 0, pga_boost_tlv),
  250. SOC_DOUBLE("ADC Inversion Switch", WM8985_ADC_CONTROL, 0, 1, 1, 0),
  251. SOC_SINGLE("ADC 128x Oversampling Switch", WM8985_ADC_CONTROL, 8, 1, 0),
  252. SOC_DOUBLE_R_TLV("Playback Volume", WM8985_LEFT_DAC_DIGITAL_VOL,
  253. WM8985_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
  254. SOC_SINGLE("DAC Playback Limiter Switch", WM8985_DAC_LIMITER_1, 8, 1, 0),
  255. SOC_SINGLE("DAC Playback Limiter Decay", WM8985_DAC_LIMITER_1, 4, 10, 0),
  256. SOC_SINGLE("DAC Playback Limiter Attack", WM8985_DAC_LIMITER_1, 0, 11, 0),
  257. SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8985_DAC_LIMITER_2,
  258. 4, 7, 1, lim_thresh_tlv),
  259. SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8985_DAC_LIMITER_2,
  260. 0, 12, 0, lim_boost_tlv),
  261. SOC_DOUBLE("DAC Inversion Switch", WM8985_DAC_CONTROL, 0, 1, 1, 0),
  262. SOC_SINGLE("DAC Auto Mute Switch", WM8985_DAC_CONTROL, 2, 1, 0),
  263. SOC_SINGLE("DAC 128x Oversampling Switch", WM8985_DAC_CONTROL, 3, 1, 0),
  264. SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8985_LOUT1_HP_VOLUME_CTRL,
  265. WM8985_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
  266. SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
  267. WM8985_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
  268. SOC_DOUBLE_R("Headphone Switch", WM8985_LOUT1_HP_VOLUME_CTRL,
  269. WM8985_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
  270. SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8985_LOUT2_SPK_VOLUME_CTRL,
  271. WM8985_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
  272. SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
  273. WM8985_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
  274. SOC_DOUBLE_R("Speaker Switch", WM8985_LOUT2_SPK_VOLUME_CTRL,
  275. WM8985_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
  276. SOC_SINGLE("High Pass Filter Switch", WM8985_ADC_CONTROL, 8, 1, 0),
  277. SOC_ENUM("High Pass Filter Mode", filter_mode),
  278. SOC_SINGLE("High Pass Filter Cutoff", WM8985_ADC_CONTROL, 4, 7, 0),
  279. SOC_DOUBLE_R_TLV("Aux Bypass Volume",
  280. WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 6, 7, 0,
  281. aux_tlv),
  282. SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
  283. WM8985_LEFT_MIXER_CTRL, WM8985_RIGHT_MIXER_CTRL, 2, 7, 0,
  284. bypass_tlv),
  285. SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
  286. SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
  287. SOC_SINGLE_TLV("EQ1 Volume", WM8985_EQ1_LOW_SHELF, 0, 24, 1, eq_tlv),
  288. SOC_ENUM("EQ2 Bandwith", eq2_bw),
  289. SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
  290. SOC_SINGLE_TLV("EQ2 Volume", WM8985_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
  291. SOC_ENUM("EQ3 Bandwith", eq3_bw),
  292. SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
  293. SOC_SINGLE_TLV("EQ3 Volume", WM8985_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
  294. SOC_ENUM("EQ4 Bandwith", eq4_bw),
  295. SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
  296. SOC_SINGLE_TLV("EQ4 Volume", WM8985_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
  297. SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
  298. SOC_SINGLE_TLV("EQ5 Volume", WM8985_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
  299. SOC_ENUM("3D Depth", depth_3d),
  300. SOC_ENUM("Speaker Mode", speaker_mode)
  301. };
  302. static const struct snd_kcontrol_new left_out_mixer[] = {
  303. SOC_DAPM_SINGLE("Line Switch", WM8985_LEFT_MIXER_CTRL, 1, 1, 0),
  304. SOC_DAPM_SINGLE("Aux Switch", WM8985_LEFT_MIXER_CTRL, 5, 1, 0),
  305. SOC_DAPM_SINGLE("PCM Switch", WM8985_LEFT_MIXER_CTRL, 0, 1, 0),
  306. };
  307. static const struct snd_kcontrol_new right_out_mixer[] = {
  308. SOC_DAPM_SINGLE("Line Switch", WM8985_RIGHT_MIXER_CTRL, 1, 1, 0),
  309. SOC_DAPM_SINGLE("Aux Switch", WM8985_RIGHT_MIXER_CTRL, 5, 1, 0),
  310. SOC_DAPM_SINGLE("PCM Switch", WM8985_RIGHT_MIXER_CTRL, 0, 1, 0),
  311. };
  312. static const struct snd_kcontrol_new left_input_mixer[] = {
  313. SOC_DAPM_SINGLE("L2 Switch", WM8985_INPUT_CTRL, 2, 1, 0),
  314. SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 1, 1, 0),
  315. SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 0, 1, 0),
  316. };
  317. static const struct snd_kcontrol_new right_input_mixer[] = {
  318. SOC_DAPM_SINGLE("R2 Switch", WM8985_INPUT_CTRL, 6, 1, 0),
  319. SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL, 5, 1, 0),
  320. SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL, 4, 1, 0),
  321. };
  322. static const struct snd_kcontrol_new left_boost_mixer[] = {
  323. SOC_DAPM_SINGLE_TLV("L2 Volume", WM8985_LEFT_ADC_BOOST_CTRL,
  324. 4, 7, 0, boost_tlv),
  325. SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8985_LEFT_ADC_BOOST_CTRL,
  326. 0, 7, 0, boost_tlv)
  327. };
  328. static const struct snd_kcontrol_new right_boost_mixer[] = {
  329. SOC_DAPM_SINGLE_TLV("R2 Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
  330. 4, 7, 0, boost_tlv),
  331. SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8985_RIGHT_ADC_BOOST_CTRL,
  332. 0, 7, 0, boost_tlv)
  333. };
  334. static const struct snd_soc_dapm_widget wm8985_dapm_widgets[] = {
  335. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8985_POWER_MANAGEMENT_3,
  336. 0, 0),
  337. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8985_POWER_MANAGEMENT_3,
  338. 1, 0),
  339. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8985_POWER_MANAGEMENT_2,
  340. 0, 0),
  341. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8985_POWER_MANAGEMENT_2,
  342. 1, 0),
  343. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8985_POWER_MANAGEMENT_3,
  344. 2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
  345. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8985_POWER_MANAGEMENT_3,
  346. 3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
  347. SND_SOC_DAPM_MIXER("Left Input Mixer", WM8985_POWER_MANAGEMENT_2,
  348. 2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
  349. SND_SOC_DAPM_MIXER("Right Input Mixer", WM8985_POWER_MANAGEMENT_2,
  350. 3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
  351. SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8985_POWER_MANAGEMENT_2,
  352. 4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
  353. SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8985_POWER_MANAGEMENT_2,
  354. 5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
  355. SND_SOC_DAPM_PGA("Left Capture PGA", WM8985_LEFT_INP_PGA_GAIN_CTRL,
  356. 6, 1, NULL, 0),
  357. SND_SOC_DAPM_PGA("Right Capture PGA", WM8985_RIGHT_INP_PGA_GAIN_CTRL,
  358. 6, 1, NULL, 0),
  359. SND_SOC_DAPM_PGA("Left Headphone Out", WM8985_POWER_MANAGEMENT_2,
  360. 7, 0, NULL, 0),
  361. SND_SOC_DAPM_PGA("Right Headphone Out", WM8985_POWER_MANAGEMENT_2,
  362. 8, 0, NULL, 0),
  363. SND_SOC_DAPM_PGA("Left Speaker Out", WM8985_POWER_MANAGEMENT_3,
  364. 5, 0, NULL, 0),
  365. SND_SOC_DAPM_PGA("Right Speaker Out", WM8985_POWER_MANAGEMENT_3,
  366. 6, 0, NULL, 0),
  367. SND_SOC_DAPM_SUPPLY("Mic Bias", WM8985_POWER_MANAGEMENT_1, 4, 0,
  368. NULL, 0),
  369. SND_SOC_DAPM_INPUT("LIN"),
  370. SND_SOC_DAPM_INPUT("LIP"),
  371. SND_SOC_DAPM_INPUT("RIN"),
  372. SND_SOC_DAPM_INPUT("RIP"),
  373. SND_SOC_DAPM_INPUT("AUXL"),
  374. SND_SOC_DAPM_INPUT("AUXR"),
  375. SND_SOC_DAPM_INPUT("L2"),
  376. SND_SOC_DAPM_INPUT("R2"),
  377. SND_SOC_DAPM_OUTPUT("HPL"),
  378. SND_SOC_DAPM_OUTPUT("HPR"),
  379. SND_SOC_DAPM_OUTPUT("SPKL"),
  380. SND_SOC_DAPM_OUTPUT("SPKR")
  381. };
  382. static const struct snd_soc_dapm_route wm8985_dapm_routes[] = {
  383. { "Right Output Mixer", "PCM Switch", "Right DAC" },
  384. { "Right Output Mixer", "Aux Switch", "AUXR" },
  385. { "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
  386. { "Left Output Mixer", "PCM Switch", "Left DAC" },
  387. { "Left Output Mixer", "Aux Switch", "AUXL" },
  388. { "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
  389. { "Right Headphone Out", NULL, "Right Output Mixer" },
  390. { "HPR", NULL, "Right Headphone Out" },
  391. { "Left Headphone Out", NULL, "Left Output Mixer" },
  392. { "HPL", NULL, "Left Headphone Out" },
  393. { "Right Speaker Out", NULL, "Right Output Mixer" },
  394. { "SPKR", NULL, "Right Speaker Out" },
  395. { "Left Speaker Out", NULL, "Left Output Mixer" },
  396. { "SPKL", NULL, "Left Speaker Out" },
  397. { "Right ADC", NULL, "Right Boost Mixer" },
  398. { "Right Boost Mixer", "AUXR Volume", "AUXR" },
  399. { "Right Boost Mixer", NULL, "Right Capture PGA" },
  400. { "Right Boost Mixer", "R2 Volume", "R2" },
  401. { "Left ADC", NULL, "Left Boost Mixer" },
  402. { "Left Boost Mixer", "AUXL Volume", "AUXL" },
  403. { "Left Boost Mixer", NULL, "Left Capture PGA" },
  404. { "Left Boost Mixer", "L2 Volume", "L2" },
  405. { "Right Capture PGA", NULL, "Right Input Mixer" },
  406. { "Left Capture PGA", NULL, "Left Input Mixer" },
  407. { "Right Input Mixer", "R2 Switch", "R2" },
  408. { "Right Input Mixer", "MicN Switch", "RIN" },
  409. { "Right Input Mixer", "MicP Switch", "RIP" },
  410. { "Left Input Mixer", "L2 Switch", "L2" },
  411. { "Left Input Mixer", "MicN Switch", "LIN" },
  412. { "Left Input Mixer", "MicP Switch", "LIP" },
  413. };
  414. static int eqmode_get(struct snd_kcontrol *kcontrol,
  415. struct snd_ctl_elem_value *ucontrol)
  416. {
  417. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  418. unsigned int reg;
  419. reg = snd_soc_read(codec, WM8985_EQ1_LOW_SHELF);
  420. if (reg & WM8985_EQ3DMODE)
  421. ucontrol->value.integer.value[0] = 1;
  422. else
  423. ucontrol->value.integer.value[0] = 0;
  424. return 0;
  425. }
  426. static int eqmode_put(struct snd_kcontrol *kcontrol,
  427. struct snd_ctl_elem_value *ucontrol)
  428. {
  429. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  430. unsigned int regpwr2, regpwr3;
  431. unsigned int reg_eq;
  432. if (ucontrol->value.integer.value[0] != 0
  433. && ucontrol->value.integer.value[0] != 1)
  434. return -EINVAL;
  435. reg_eq = snd_soc_read(codec, WM8985_EQ1_LOW_SHELF);
  436. switch ((reg_eq & WM8985_EQ3DMODE) >> WM8985_EQ3DMODE_SHIFT) {
  437. case 0:
  438. if (!ucontrol->value.integer.value[0])
  439. return 0;
  440. break;
  441. case 1:
  442. if (ucontrol->value.integer.value[0])
  443. return 0;
  444. break;
  445. }
  446. regpwr2 = snd_soc_read(codec, WM8985_POWER_MANAGEMENT_2);
  447. regpwr3 = snd_soc_read(codec, WM8985_POWER_MANAGEMENT_3);
  448. /* disable the DACs and ADCs */
  449. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_2,
  450. WM8985_ADCENR_MASK | WM8985_ADCENL_MASK, 0);
  451. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_3,
  452. WM8985_DACENR_MASK | WM8985_DACENL_MASK, 0);
  453. snd_soc_update_bits(codec, WM8985_ADDITIONAL_CONTROL,
  454. WM8985_M128ENB_MASK, WM8985_M128ENB);
  455. /* set the desired eqmode */
  456. snd_soc_update_bits(codec, WM8985_EQ1_LOW_SHELF,
  457. WM8985_EQ3DMODE_MASK,
  458. ucontrol->value.integer.value[0]
  459. << WM8985_EQ3DMODE_SHIFT);
  460. /* restore DAC/ADC configuration */
  461. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_2, regpwr2);
  462. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_3, regpwr3);
  463. return 0;
  464. }
  465. static int wm8985_reset(struct snd_soc_codec *codec)
  466. {
  467. return snd_soc_write(codec, WM8985_SOFTWARE_RESET, 0x0);
  468. }
  469. static int wm8985_dac_mute(struct snd_soc_dai *dai, int mute)
  470. {
  471. struct snd_soc_codec *codec = dai->codec;
  472. return snd_soc_update_bits(codec, WM8985_DAC_CONTROL,
  473. WM8985_SOFTMUTE_MASK,
  474. !!mute << WM8985_SOFTMUTE_SHIFT);
  475. }
  476. static int wm8985_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  477. {
  478. struct snd_soc_codec *codec;
  479. u16 format, master, bcp, lrp;
  480. codec = dai->codec;
  481. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  482. case SND_SOC_DAIFMT_I2S:
  483. format = 0x2;
  484. break;
  485. case SND_SOC_DAIFMT_RIGHT_J:
  486. format = 0x0;
  487. break;
  488. case SND_SOC_DAIFMT_LEFT_J:
  489. format = 0x1;
  490. break;
  491. case SND_SOC_DAIFMT_DSP_A:
  492. case SND_SOC_DAIFMT_DSP_B:
  493. format = 0x3;
  494. break;
  495. default:
  496. dev_err(dai->dev, "Unknown dai format\n");
  497. return -EINVAL;
  498. }
  499. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  500. WM8985_FMT_MASK, format << WM8985_FMT_SHIFT);
  501. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  502. case SND_SOC_DAIFMT_CBM_CFM:
  503. master = 1;
  504. break;
  505. case SND_SOC_DAIFMT_CBS_CFS:
  506. master = 0;
  507. break;
  508. default:
  509. dev_err(dai->dev, "Unknown master/slave configuration\n");
  510. return -EINVAL;
  511. }
  512. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  513. WM8985_MS_MASK, master << WM8985_MS_SHIFT);
  514. /* frame inversion is not valid for dsp modes */
  515. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  516. case SND_SOC_DAIFMT_DSP_A:
  517. case SND_SOC_DAIFMT_DSP_B:
  518. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  519. case SND_SOC_DAIFMT_IB_IF:
  520. case SND_SOC_DAIFMT_NB_IF:
  521. return -EINVAL;
  522. default:
  523. break;
  524. }
  525. break;
  526. default:
  527. break;
  528. }
  529. bcp = lrp = 0;
  530. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  531. case SND_SOC_DAIFMT_NB_NF:
  532. break;
  533. case SND_SOC_DAIFMT_IB_IF:
  534. bcp = lrp = 1;
  535. break;
  536. case SND_SOC_DAIFMT_IB_NF:
  537. bcp = 1;
  538. break;
  539. case SND_SOC_DAIFMT_NB_IF:
  540. lrp = 1;
  541. break;
  542. default:
  543. dev_err(dai->dev, "Unknown polarity configuration\n");
  544. return -EINVAL;
  545. }
  546. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  547. WM8985_LRP_MASK, lrp << WM8985_LRP_SHIFT);
  548. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  549. WM8985_BCP_MASK, bcp << WM8985_BCP_SHIFT);
  550. return 0;
  551. }
  552. static int wm8985_hw_params(struct snd_pcm_substream *substream,
  553. struct snd_pcm_hw_params *params,
  554. struct snd_soc_dai *dai)
  555. {
  556. int i;
  557. struct snd_soc_codec *codec;
  558. struct wm8985_priv *wm8985;
  559. u16 blen, srate_idx;
  560. unsigned int tmp;
  561. int srate_best;
  562. codec = dai->codec;
  563. wm8985 = snd_soc_codec_get_drvdata(codec);
  564. wm8985->bclk = snd_soc_params_to_bclk(params);
  565. if ((int)wm8985->bclk < 0)
  566. return wm8985->bclk;
  567. switch (params_format(params)) {
  568. case SNDRV_PCM_FORMAT_S16_LE:
  569. blen = 0x0;
  570. break;
  571. case SNDRV_PCM_FORMAT_S20_3LE:
  572. blen = 0x1;
  573. break;
  574. case SNDRV_PCM_FORMAT_S24_LE:
  575. blen = 0x2;
  576. break;
  577. case SNDRV_PCM_FORMAT_S32_LE:
  578. blen = 0x3;
  579. break;
  580. default:
  581. dev_err(dai->dev, "Unsupported word length %u\n",
  582. params_format(params));
  583. return -EINVAL;
  584. }
  585. snd_soc_update_bits(codec, WM8985_AUDIO_INTERFACE,
  586. WM8985_WL_MASK, blen << WM8985_WL_SHIFT);
  587. /*
  588. * match to the nearest possible sample rate and rely
  589. * on the array index to configure the SR register
  590. */
  591. srate_idx = 0;
  592. srate_best = abs(srates[0] - params_rate(params));
  593. for (i = 1; i < ARRAY_SIZE(srates); ++i) {
  594. if (abs(srates[i] - params_rate(params)) >= srate_best)
  595. continue;
  596. srate_idx = i;
  597. srate_best = abs(srates[i] - params_rate(params));
  598. }
  599. dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
  600. snd_soc_update_bits(codec, WM8985_ADDITIONAL_CONTROL,
  601. WM8985_SR_MASK, srate_idx << WM8985_SR_SHIFT);
  602. dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8985->bclk);
  603. dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8985->sysclk);
  604. for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
  605. if (wm8985->sysclk / params_rate(params)
  606. == fs_ratios[i].ratio)
  607. break;
  608. }
  609. if (i == ARRAY_SIZE(fs_ratios)) {
  610. dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
  611. wm8985->sysclk, params_rate(params));
  612. return -EINVAL;
  613. }
  614. dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
  615. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  616. WM8985_MCLKDIV_MASK, i << WM8985_MCLKDIV_SHIFT);
  617. /* select the appropriate bclk divider */
  618. tmp = (wm8985->sysclk / fs_ratios[i].div) * 10;
  619. for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
  620. if (wm8985->bclk == tmp / bclk_divs[i])
  621. break;
  622. }
  623. if (i == ARRAY_SIZE(bclk_divs)) {
  624. dev_err(dai->dev, "No matching BCLK divider found\n");
  625. return -EINVAL;
  626. }
  627. dev_dbg(dai->dev, "BCLK div = %d\n", i);
  628. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  629. WM8985_BCLKDIV_MASK, i << WM8985_BCLKDIV_SHIFT);
  630. return 0;
  631. }
  632. struct pll_div {
  633. u32 div2:1;
  634. u32 n:4;
  635. u32 k:24;
  636. };
  637. #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
  638. static int pll_factors(struct pll_div *pll_div, unsigned int target,
  639. unsigned int source)
  640. {
  641. u64 Kpart;
  642. unsigned long int K, Ndiv, Nmod;
  643. pll_div->div2 = 0;
  644. Ndiv = target / source;
  645. if (Ndiv < 6) {
  646. source >>= 1;
  647. pll_div->div2 = 1;
  648. Ndiv = target / source;
  649. }
  650. if (Ndiv < 6 || Ndiv > 12) {
  651. printk(KERN_ERR "%s: WM8985 N value is not within"
  652. " the recommended range: %lu\n", __func__, Ndiv);
  653. return -EINVAL;
  654. }
  655. pll_div->n = Ndiv;
  656. Nmod = target % source;
  657. Kpart = FIXED_PLL_SIZE * (u64)Nmod;
  658. do_div(Kpart, source);
  659. K = Kpart & 0xffffffff;
  660. if ((K % 10) >= 5)
  661. K += 5;
  662. K /= 10;
  663. pll_div->k = K;
  664. return 0;
  665. }
  666. static int wm8985_set_pll(struct snd_soc_dai *dai, int pll_id,
  667. int source, unsigned int freq_in,
  668. unsigned int freq_out)
  669. {
  670. int ret;
  671. struct snd_soc_codec *codec;
  672. struct pll_div pll_div;
  673. codec = dai->codec;
  674. if (freq_in && freq_out) {
  675. ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
  676. if (ret)
  677. return ret;
  678. }
  679. /* disable the PLL before reprogramming it */
  680. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  681. WM8985_PLLEN_MASK, 0);
  682. if (!freq_in || !freq_out)
  683. return 0;
  684. /* set PLLN and PRESCALE */
  685. snd_soc_write(codec, WM8985_PLL_N,
  686. (pll_div.div2 << WM8985_PLL_PRESCALE_SHIFT)
  687. | pll_div.n);
  688. /* set PLLK */
  689. snd_soc_write(codec, WM8985_PLL_K_3, pll_div.k & 0x1ff);
  690. snd_soc_write(codec, WM8985_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
  691. snd_soc_write(codec, WM8985_PLL_K_1, (pll_div.k >> 18));
  692. /* set the source of the clock to be the PLL */
  693. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  694. WM8985_CLKSEL_MASK, WM8985_CLKSEL);
  695. /* enable the PLL */
  696. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  697. WM8985_PLLEN_MASK, WM8985_PLLEN);
  698. return 0;
  699. }
  700. static int wm8985_set_sysclk(struct snd_soc_dai *dai,
  701. int clk_id, unsigned int freq, int dir)
  702. {
  703. struct snd_soc_codec *codec;
  704. struct wm8985_priv *wm8985;
  705. codec = dai->codec;
  706. wm8985 = snd_soc_codec_get_drvdata(codec);
  707. switch (clk_id) {
  708. case WM8985_CLKSRC_MCLK:
  709. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  710. WM8985_CLKSEL_MASK, 0);
  711. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  712. WM8985_PLLEN_MASK, 0);
  713. break;
  714. case WM8985_CLKSRC_PLL:
  715. snd_soc_update_bits(codec, WM8985_CLOCK_GEN_CONTROL,
  716. WM8985_CLKSEL_MASK, WM8985_CLKSEL);
  717. break;
  718. default:
  719. dev_err(dai->dev, "Unknown clock source %d\n", clk_id);
  720. return -EINVAL;
  721. }
  722. wm8985->sysclk = freq;
  723. return 0;
  724. }
  725. static void wm8985_sync_cache(struct snd_soc_codec *codec)
  726. {
  727. short i;
  728. u16 *cache;
  729. if (!codec->cache_sync)
  730. return;
  731. codec->cache_only = 0;
  732. /* restore cache */
  733. cache = codec->reg_cache;
  734. for (i = 0; i < codec->driver->reg_cache_size; i++) {
  735. if (i == WM8985_SOFTWARE_RESET
  736. || cache[i] == wm8985_reg_defs[i])
  737. continue;
  738. snd_soc_write(codec, i, cache[i]);
  739. }
  740. codec->cache_sync = 0;
  741. }
  742. static int wm8985_set_bias_level(struct snd_soc_codec *codec,
  743. enum snd_soc_bias_level level)
  744. {
  745. int ret;
  746. struct wm8985_priv *wm8985;
  747. wm8985 = snd_soc_codec_get_drvdata(codec);
  748. switch (level) {
  749. case SND_SOC_BIAS_ON:
  750. case SND_SOC_BIAS_PREPARE:
  751. /* VMID at 75k */
  752. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  753. WM8985_VMIDSEL_MASK,
  754. 1 << WM8985_VMIDSEL_SHIFT);
  755. break;
  756. case SND_SOC_BIAS_STANDBY:
  757. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  758. ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
  759. wm8985->supplies);
  760. if (ret) {
  761. dev_err(codec->dev,
  762. "Failed to enable supplies: %d\n",
  763. ret);
  764. return ret;
  765. }
  766. wm8985_sync_cache(codec);
  767. /* enable anti-pop features */
  768. snd_soc_update_bits(codec, WM8985_OUT4_TO_ADC,
  769. WM8985_POBCTRL_MASK,
  770. WM8985_POBCTRL);
  771. /* enable thermal shutdown */
  772. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  773. WM8985_TSDEN_MASK, WM8985_TSDEN);
  774. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  775. WM8985_TSOPCTRL_MASK,
  776. WM8985_TSOPCTRL);
  777. /* enable BIASEN */
  778. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  779. WM8985_BIASEN_MASK, WM8985_BIASEN);
  780. /* VMID at 75k */
  781. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  782. WM8985_VMIDSEL_MASK,
  783. 1 << WM8985_VMIDSEL_SHIFT);
  784. msleep(500);
  785. /* disable anti-pop features */
  786. snd_soc_update_bits(codec, WM8985_OUT4_TO_ADC,
  787. WM8985_POBCTRL_MASK, 0);
  788. }
  789. /* VMID at 300k */
  790. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  791. WM8985_VMIDSEL_MASK,
  792. 2 << WM8985_VMIDSEL_SHIFT);
  793. break;
  794. case SND_SOC_BIAS_OFF:
  795. /* disable thermal shutdown */
  796. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  797. WM8985_TSOPCTRL_MASK, 0);
  798. snd_soc_update_bits(codec, WM8985_OUTPUT_CTRL0,
  799. WM8985_TSDEN_MASK, 0);
  800. /* disable VMIDSEL and BIASEN */
  801. snd_soc_update_bits(codec, WM8985_POWER_MANAGEMENT_1,
  802. WM8985_VMIDSEL_MASK | WM8985_BIASEN_MASK,
  803. 0);
  804. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_1, 0);
  805. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_2, 0);
  806. snd_soc_write(codec, WM8985_POWER_MANAGEMENT_3, 0);
  807. codec->cache_sync = 1;
  808. regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies),
  809. wm8985->supplies);
  810. break;
  811. }
  812. codec->dapm.bias_level = level;
  813. return 0;
  814. }
  815. #ifdef CONFIG_PM
  816. static int wm8985_suspend(struct snd_soc_codec *codec)
  817. {
  818. wm8985_set_bias_level(codec, SND_SOC_BIAS_OFF);
  819. return 0;
  820. }
  821. static int wm8985_resume(struct snd_soc_codec *codec)
  822. {
  823. wm8985_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  824. return 0;
  825. }
  826. #else
  827. #define wm8985_suspend NULL
  828. #define wm8985_resume NULL
  829. #endif
  830. static int wm8985_remove(struct snd_soc_codec *codec)
  831. {
  832. struct wm8985_priv *wm8985;
  833. wm8985 = snd_soc_codec_get_drvdata(codec);
  834. wm8985_set_bias_level(codec, SND_SOC_BIAS_OFF);
  835. regulator_bulk_free(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  836. return 0;
  837. }
  838. static int wm8985_probe(struct snd_soc_codec *codec)
  839. {
  840. size_t i;
  841. struct wm8985_priv *wm8985;
  842. int ret;
  843. u16 *cache;
  844. wm8985 = snd_soc_codec_get_drvdata(codec);
  845. ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8985->control_type);
  846. if (ret < 0) {
  847. dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
  848. return ret;
  849. }
  850. for (i = 0; i < ARRAY_SIZE(wm8985->supplies); i++)
  851. wm8985->supplies[i].supply = wm8985_supply_names[i];
  852. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8985->supplies),
  853. wm8985->supplies);
  854. if (ret) {
  855. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  856. return ret;
  857. }
  858. ret = regulator_bulk_enable(ARRAY_SIZE(wm8985->supplies),
  859. wm8985->supplies);
  860. if (ret) {
  861. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  862. goto err_reg_get;
  863. }
  864. ret = wm8985_reset(codec);
  865. if (ret < 0) {
  866. dev_err(codec->dev, "Failed to issue reset: %d\n", ret);
  867. goto err_reg_enable;
  868. }
  869. cache = codec->reg_cache;
  870. /* latch volume update bits */
  871. for (i = 0; i < ARRAY_SIZE(volume_update_regs); ++i)
  872. cache[volume_update_regs[i]] |= 0x100;
  873. /* enable BIASCUT */
  874. cache[WM8985_BIAS_CTRL] |= WM8985_BIASCUT;
  875. codec->cache_sync = 1;
  876. wm8985_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  877. return 0;
  878. err_reg_enable:
  879. regulator_bulk_disable(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  880. err_reg_get:
  881. regulator_bulk_free(ARRAY_SIZE(wm8985->supplies), wm8985->supplies);
  882. return ret;
  883. }
  884. static const struct snd_soc_dai_ops wm8985_dai_ops = {
  885. .digital_mute = wm8985_dac_mute,
  886. .hw_params = wm8985_hw_params,
  887. .set_fmt = wm8985_set_fmt,
  888. .set_sysclk = wm8985_set_sysclk,
  889. .set_pll = wm8985_set_pll
  890. };
  891. #define WM8985_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  892. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  893. static struct snd_soc_dai_driver wm8985_dai = {
  894. .name = "wm8985-hifi",
  895. .playback = {
  896. .stream_name = "Playback",
  897. .channels_min = 2,
  898. .channels_max = 2,
  899. .rates = SNDRV_PCM_RATE_8000_48000,
  900. .formats = WM8985_FORMATS,
  901. },
  902. .capture = {
  903. .stream_name = "Capture",
  904. .channels_min = 2,
  905. .channels_max = 2,
  906. .rates = SNDRV_PCM_RATE_8000_48000,
  907. .formats = WM8985_FORMATS,
  908. },
  909. .ops = &wm8985_dai_ops,
  910. .symmetric_rates = 1
  911. };
  912. static struct snd_soc_codec_driver soc_codec_dev_wm8985 = {
  913. .probe = wm8985_probe,
  914. .remove = wm8985_remove,
  915. .suspend = wm8985_suspend,
  916. .resume = wm8985_resume,
  917. .set_bias_level = wm8985_set_bias_level,
  918. .controls = wm8985_snd_controls,
  919. .num_controls = ARRAY_SIZE(wm8985_snd_controls),
  920. .dapm_widgets = wm8985_dapm_widgets,
  921. .reg_cache_size = ARRAY_SIZE(wm8985_reg_defs),
  922. .reg_word_size = sizeof(u16),
  923. .reg_cache_default = wm8985_reg_defs
  924. .num_dapm_widgets = ARRAY_SIZE(wm8985_dapm_widgets),
  925. .dapm_routes = wm8985_dapm_routes,
  926. .num_dapm_routes = ARRAY_SIZE(wm8985_dapm_routes),
  927. };
  928. #if defined(CONFIG_SPI_MASTER)
  929. static int __devinit wm8985_spi_probe(struct spi_device *spi)
  930. {
  931. struct wm8985_priv *wm8985;
  932. int ret;
  933. wm8985 = devm_kzalloc(&spi->dev, sizeof *wm8985, GFP_KERNEL);
  934. if (!wm8985)
  935. return -ENOMEM;
  936. wm8985->control_type = SND_SOC_SPI;
  937. spi_set_drvdata(spi, wm8985);
  938. ret = snd_soc_register_codec(&spi->dev,
  939. &soc_codec_dev_wm8985, &wm8985_dai, 1);
  940. return ret;
  941. }
  942. static int __devexit wm8985_spi_remove(struct spi_device *spi)
  943. {
  944. snd_soc_unregister_codec(&spi->dev);
  945. return 0;
  946. }
  947. static struct spi_driver wm8985_spi_driver = {
  948. .driver = {
  949. .name = "wm8985",
  950. .owner = THIS_MODULE,
  951. },
  952. .probe = wm8985_spi_probe,
  953. .remove = __devexit_p(wm8985_spi_remove)
  954. };
  955. #endif
  956. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  957. static __devinit int wm8985_i2c_probe(struct i2c_client *i2c,
  958. const struct i2c_device_id *id)
  959. {
  960. struct wm8985_priv *wm8985;
  961. int ret;
  962. wm8985 = devm_kzalloc(&i2c->dev, sizeof *wm8985, GFP_KERNEL);
  963. if (!wm8985)
  964. return -ENOMEM;
  965. wm8985->control_type = SND_SOC_I2C;
  966. i2c_set_clientdata(i2c, wm8985);
  967. ret = snd_soc_register_codec(&i2c->dev,
  968. &soc_codec_dev_wm8985, &wm8985_dai, 1);
  969. return ret;
  970. }
  971. static __devexit int wm8985_i2c_remove(struct i2c_client *client)
  972. {
  973. snd_soc_unregister_codec(&client->dev);
  974. return 0;
  975. }
  976. static const struct i2c_device_id wm8985_i2c_id[] = {
  977. { "wm8985", 0 },
  978. { }
  979. };
  980. MODULE_DEVICE_TABLE(i2c, wm8985_i2c_id);
  981. static struct i2c_driver wm8985_i2c_driver = {
  982. .driver = {
  983. .name = "wm8985",
  984. .owner = THIS_MODULE,
  985. },
  986. .probe = wm8985_i2c_probe,
  987. .remove = __devexit_p(wm8985_i2c_remove),
  988. .id_table = wm8985_i2c_id
  989. };
  990. #endif
  991. static int __init wm8985_modinit(void)
  992. {
  993. int ret = 0;
  994. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  995. ret = i2c_add_driver(&wm8985_i2c_driver);
  996. if (ret) {
  997. printk(KERN_ERR "Failed to register wm8985 I2C driver: %d\n",
  998. ret);
  999. }
  1000. #endif
  1001. #if defined(CONFIG_SPI_MASTER)
  1002. ret = spi_register_driver(&wm8985_spi_driver);
  1003. if (ret != 0) {
  1004. printk(KERN_ERR "Failed to register wm8985 SPI driver: %d\n",
  1005. ret);
  1006. }
  1007. #endif
  1008. return ret;
  1009. }
  1010. module_init(wm8985_modinit);
  1011. static void __exit wm8985_exit(void)
  1012. {
  1013. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1014. i2c_del_driver(&wm8985_i2c_driver);
  1015. #endif
  1016. #if defined(CONFIG_SPI_MASTER)
  1017. spi_unregister_driver(&wm8985_spi_driver);
  1018. #endif
  1019. }
  1020. module_exit(wm8985_exit);
  1021. MODULE_DESCRIPTION("ASoC WM8985 driver");
  1022. MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
  1023. MODULE_LICENSE("GPL");