max77693-private.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * max77693-private.h - Voltage regulator driver for the Maxim 77693
  3. *
  4. * Copyright (C) 2012 Samsung Electrnoics
  5. * SangYoung Son <hello.son@samsung.com>
  6. *
  7. * This program is not provided / owned by Maxim Integrated Products.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #ifndef __LINUX_MFD_MAX77693_PRIV_H
  24. #define __LINUX_MFD_MAX77693_PRIV_H
  25. #include <linux/i2c.h>
  26. #define MAX77693_NUM_IRQ_MUIC_REGS 3
  27. #define MAX77693_REG_INVALID (0xff)
  28. /* Slave addr = 0xCC: PMIC, Charger, Flash LED */
  29. enum max77693_pmic_reg {
  30. MAX77693_LED_REG_IFLASH1 = 0x00,
  31. MAX77693_LED_REG_IFLASH2 = 0x01,
  32. MAX77693_LED_REG_ITORCH = 0x02,
  33. MAX77693_LED_REG_ITORCHTIMER = 0x03,
  34. MAX77693_LED_REG_FLASH_TIMER = 0x04,
  35. MAX77693_LED_REG_FLASH_EN = 0x05,
  36. MAX77693_LED_REG_MAX_FLASH1 = 0x06,
  37. MAX77693_LED_REG_MAX_FLASH2 = 0x07,
  38. MAX77693_LED_REG_MAX_FLASH3 = 0x08,
  39. MAX77693_LED_REG_MAX_FLASH4 = 0x09,
  40. MAX77693_LED_REG_VOUT_CNTL = 0x0A,
  41. MAX77693_LED_REG_VOUT_FLASH1 = 0x0B,
  42. MAX77693_LED_REG_VOUT_FLASH2 = 0x0C,
  43. MAX77693_LED_REG_FLASH_INT = 0x0E,
  44. MAX77693_LED_REG_FLASH_INT_MASK = 0x0F,
  45. MAX77693_LED_REG_FLASH_INT_STATUS = 0x10,
  46. MAX77693_PMIC_REG_PMIC_ID1 = 0x20,
  47. MAX77693_PMIC_REG_PMIC_ID2 = 0x21,
  48. MAX77693_PMIC_REG_INTSRC = 0x22,
  49. MAX77693_PMIC_REG_INTSRC_MASK = 0x23,
  50. MAX77693_PMIC_REG_TOPSYS_INT = 0x24,
  51. MAX77693_PMIC_REG_TOPSYS_INT_MASK = 0x26,
  52. MAX77693_PMIC_REG_TOPSYS_STAT = 0x28,
  53. MAX77693_PMIC_REG_MAINCTRL1 = 0x2A,
  54. MAX77693_PMIC_REG_LSCNFG = 0x2B,
  55. MAX77693_CHG_REG_CHG_INT = 0xB0,
  56. MAX77693_CHG_REG_CHG_INT_MASK = 0xB1,
  57. MAX77693_CHG_REG_CHG_INT_OK = 0xB2,
  58. MAX77693_CHG_REG_CHG_DETAILS_00 = 0xB3,
  59. MAX77693_CHG_REG_CHG_DETAILS_01 = 0xB4,
  60. MAX77693_CHG_REG_CHG_DETAILS_02 = 0xB5,
  61. MAX77693_CHG_REG_CHG_DETAILS_03 = 0xB6,
  62. MAX77693_CHG_REG_CHG_CNFG_00 = 0xB7,
  63. MAX77693_CHG_REG_CHG_CNFG_01 = 0xB8,
  64. MAX77693_CHG_REG_CHG_CNFG_02 = 0xB9,
  65. MAX77693_CHG_REG_CHG_CNFG_03 = 0xBA,
  66. MAX77693_CHG_REG_CHG_CNFG_04 = 0xBB,
  67. MAX77693_CHG_REG_CHG_CNFG_05 = 0xBC,
  68. MAX77693_CHG_REG_CHG_CNFG_06 = 0xBD,
  69. MAX77693_CHG_REG_CHG_CNFG_07 = 0xBE,
  70. MAX77693_CHG_REG_CHG_CNFG_08 = 0xBF,
  71. MAX77693_CHG_REG_CHG_CNFG_09 = 0xC0,
  72. MAX77693_CHG_REG_CHG_CNFG_10 = 0xC1,
  73. MAX77693_CHG_REG_CHG_CNFG_11 = 0xC2,
  74. MAX77693_CHG_REG_CHG_CNFG_12 = 0xC3,
  75. MAX77693_CHG_REG_CHG_CNFG_13 = 0xC4,
  76. MAX77693_CHG_REG_CHG_CNFG_14 = 0xC5,
  77. MAX77693_CHG_REG_SAFEOUT_CTRL = 0xC6,
  78. MAX77693_PMIC_REG_END,
  79. };
  80. /* MAX77693 CHG_CNFG_00 register */
  81. #define CHG_CNFG_00_CHG_MASK 0x1
  82. #define CHG_CNFG_00_BUCK_MASK 0x4
  83. /* MAX77693 CHG_CNFG_09 Register */
  84. #define CHG_CNFG_09_CHGIN_ILIM_MASK 0x7F
  85. /* MAX77693 CHG_CTRL Register */
  86. #define SAFEOUT_CTRL_SAFEOUT1_MASK 0x3
  87. #define SAFEOUT_CTRL_SAFEOUT2_MASK 0xC
  88. #define SAFEOUT_CTRL_ENSAFEOUT1_MASK 0x40
  89. #define SAFEOUT_CTRL_ENSAFEOUT2_MASK 0x80
  90. /* Slave addr = 0x4A: MUIC */
  91. enum max77693_muic_reg {
  92. MAX77693_MUIC_REG_ID = 0x00,
  93. MAX77693_MUIC_REG_INT1 = 0x01,
  94. MAX77693_MUIC_REG_INT2 = 0x02,
  95. MAX77693_MUIC_REG_INT3 = 0x03,
  96. MAX77693_MUIC_REG_STATUS1 = 0x04,
  97. MAX77693_MUIC_REG_STATUS2 = 0x05,
  98. MAX77693_MUIC_REG_STATUS3 = 0x06,
  99. MAX77693_MUIC_REG_INTMASK1 = 0x07,
  100. MAX77693_MUIC_REG_INTMASK2 = 0x08,
  101. MAX77693_MUIC_REG_INTMASK3 = 0x09,
  102. MAX77693_MUIC_REG_CDETCTRL1 = 0x0A,
  103. MAX77693_MUIC_REG_CDETCTRL2 = 0x0B,
  104. MAX77693_MUIC_REG_CTRL1 = 0x0C,
  105. MAX77693_MUIC_REG_CTRL2 = 0x0D,
  106. MAX77693_MUIC_REG_CTRL3 = 0x0E,
  107. MAX77693_MUIC_REG_END,
  108. };
  109. /* MAX77693 INTMASK1~2 Register */
  110. #define INTMASK1_ADC1K_SHIFT 3
  111. #define INTMASK1_ADCERR_SHIFT 2
  112. #define INTMASK1_ADCLOW_SHIFT 1
  113. #define INTMASK1_ADC_SHIFT 0
  114. #define INTMASK1_ADC1K_MASK (1 << INTMASK1_ADC1K_SHIFT)
  115. #define INTMASK1_ADCERR_MASK (1 << INTMASK1_ADCERR_SHIFT)
  116. #define INTMASK1_ADCLOW_MASK (1 << INTMASK1_ADCLOW_SHIFT)
  117. #define INTMASK1_ADC_MASK (1 << INTMASK1_ADC_SHIFT)
  118. #define INTMASK2_VIDRM_SHIFT 5
  119. #define INTMASK2_VBVOLT_SHIFT 4
  120. #define INTMASK2_DXOVP_SHIFT 3
  121. #define INTMASK2_DCDTMR_SHIFT 2
  122. #define INTMASK2_CHGDETRUN_SHIFT 1
  123. #define INTMASK2_CHGTYP_SHIFT 0
  124. #define INTMASK2_VIDRM_MASK (1 << INTMASK2_VIDRM_SHIFT)
  125. #define INTMASK2_VBVOLT_MASK (1 << INTMASK2_VBVOLT_SHIFT)
  126. #define INTMASK2_DXOVP_MASK (1 << INTMASK2_DXOVP_SHIFT)
  127. #define INTMASK2_DCDTMR_MASK (1 << INTMASK2_DCDTMR_SHIFT)
  128. #define INTMASK2_CHGDETRUN_MASK (1 << INTMASK2_CHGDETRUN_SHIFT)
  129. #define INTMASK2_CHGTYP_MASK (1 << INTMASK2_CHGTYP_SHIFT)
  130. /* MAX77693 MUIC - STATUS1~3 Register */
  131. #define STATUS1_ADC_SHIFT (0)
  132. #define STATUS1_ADCLOW_SHIFT (5)
  133. #define STATUS1_ADCERR_SHIFT (6)
  134. #define STATUS1_ADC1K_SHIFT (7)
  135. #define STATUS1_ADC_MASK (0x1f << STATUS1_ADC_SHIFT)
  136. #define STATUS1_ADCLOW_MASK (0x1 << STATUS1_ADCLOW_SHIFT)
  137. #define STATUS1_ADCERR_MASK (0x1 << STATUS1_ADCERR_SHIFT)
  138. #define STATUS1_ADC1K_MASK (0x1 << STATUS1_ADC1K_SHIFT)
  139. #define STATUS2_CHGTYP_SHIFT (0)
  140. #define STATUS2_CHGDETRUN_SHIFT (3)
  141. #define STATUS2_DCDTMR_SHIFT (4)
  142. #define STATUS2_DXOVP_SHIFT (5)
  143. #define STATUS2_VBVOLT_SHIFT (6)
  144. #define STATUS2_VIDRM_SHIFT (7)
  145. #define STATUS2_CHGTYP_MASK (0x7 << STATUS2_CHGTYP_SHIFT)
  146. #define STATUS2_CHGDETRUN_MASK (0x1 << STATUS2_CHGDETRUN_SHIFT)
  147. #define STATUS2_DCDTMR_MASK (0x1 << STATUS2_DCDTMR_SHIFT)
  148. #define STATUS2_DXOVP_MASK (0x1 << STATUS2_DXOVP_SHIFT)
  149. #define STATUS2_VBVOLT_MASK (0x1 << STATUS2_VBVOLT_SHIFT)
  150. #define STATUS2_VIDRM_MASK (0x1 << STATUS2_VIDRM_SHIFT)
  151. #define STATUS3_OVP_SHIFT (2)
  152. #define STATUS3_OVP_MASK (0x1 << STATUS3_OVP_SHIFT)
  153. /* MAX77693 CDETCTRL1~2 register */
  154. #define CDETCTRL1_CHGDETEN_SHIFT (0)
  155. #define CDETCTRL1_CHGTYPMAN_SHIFT (1)
  156. #define CDETCTRL1_DCDEN_SHIFT (2)
  157. #define CDETCTRL1_DCD2SCT_SHIFT (3)
  158. #define CDETCTRL1_CDDELAY_SHIFT (4)
  159. #define CDETCTRL1_DCDCPL_SHIFT (5)
  160. #define CDETCTRL1_CDPDET_SHIFT (7)
  161. #define CDETCTRL1_CHGDETEN_MASK (0x1 << CDETCTRL1_CHGDETEN_SHIFT)
  162. #define CDETCTRL1_CHGTYPMAN_MASK (0x1 << CDETCTRL1_CHGTYPMAN_SHIFT)
  163. #define CDETCTRL1_DCDEN_MASK (0x1 << CDETCTRL1_DCDEN_SHIFT)
  164. #define CDETCTRL1_DCD2SCT_MASK (0x1 << CDETCTRL1_DCD2SCT_SHIFT)
  165. #define CDETCTRL1_CDDELAY_MASK (0x1 << CDETCTRL1_CDDELAY_SHIFT)
  166. #define CDETCTRL1_DCDCPL_MASK (0x1 << CDETCTRL1_DCDCPL_SHIFT)
  167. #define CDETCTRL1_CDPDET_MASK (0x1 << CDETCTRL1_CDPDET_SHIFT)
  168. #define CDETCTRL2_VIDRMEN_SHIFT (1)
  169. #define CDETCTRL2_DXOVPEN_SHIFT (3)
  170. #define CDETCTRL2_VIDRMEN_MASK (0x1 << CDETCTRL2_VIDRMEN_SHIFT)
  171. #define CDETCTRL2_DXOVPEN_MASK (0x1 << CDETCTRL2_DXOVPEN_SHIFT)
  172. /* MAX77693 MUIC - CONTROL1~3 register */
  173. #define COMN1SW_SHIFT (0)
  174. #define COMP2SW_SHIFT (3)
  175. #define COMN1SW_MASK (0x7 << COMN1SW_SHIFT)
  176. #define COMP2SW_MASK (0x7 << COMP2SW_SHIFT)
  177. #define COMP_SW_MASK (COMP2SW_MASK | COMN1SW_MASK)
  178. #define CONTROL1_SW_USB ((1 << COMP2SW_SHIFT) \
  179. | (1 << COMN1SW_SHIFT))
  180. #define CONTROL1_SW_AUDIO ((2 << COMP2SW_SHIFT) \
  181. | (2 << COMN1SW_SHIFT))
  182. #define CONTROL1_SW_UART ((3 << COMP2SW_SHIFT) \
  183. | (3 << COMN1SW_SHIFT))
  184. #define CONTROL1_SW_OPEN ((0 << COMP2SW_SHIFT) \
  185. | (0 << COMN1SW_SHIFT))
  186. #define CONTROL2_LOWPWR_SHIFT (0)
  187. #define CONTROL2_ADCEN_SHIFT (1)
  188. #define CONTROL2_CPEN_SHIFT (2)
  189. #define CONTROL2_SFOUTASRT_SHIFT (3)
  190. #define CONTROL2_SFOUTORD_SHIFT (4)
  191. #define CONTROL2_ACCDET_SHIFT (5)
  192. #define CONTROL2_USBCPINT_SHIFT (6)
  193. #define CONTROL2_RCPS_SHIFT (7)
  194. #define CONTROL2_LOWPWR_MASK (0x1 << CONTROL2_LOWPWR_SHIFT)
  195. #define CONTROL2_ADCEN_MASK (0x1 << CONTROL2_ADCEN_SHIFT)
  196. #define CONTROL2_CPEN_MASK (0x1 << CONTROL2_CPEN_SHIFT)
  197. #define CONTROL2_SFOUTASRT_MASK (0x1 << CONTROL2_SFOUTASRT_SHIFT)
  198. #define CONTROL2_SFOUTORD_MASK (0x1 << CONTROL2_SFOUTORD_SHIFT)
  199. #define CONTROL2_ACCDET_MASK (0x1 << CONTROL2_ACCDET_SHIFT)
  200. #define CONTROL2_USBCPINT_MASK (0x1 << CONTROL2_USBCPINT_SHIFT)
  201. #define CONTROL2_RCPS_MASK (0x1 << CONTROL2_RCPS_SHIFT)
  202. #define CONTROL3_JIGSET_SHIFT (0)
  203. #define CONTROL3_BTLDSET_SHIFT (2)
  204. #define CONTROL3_ADCDBSET_SHIFT (4)
  205. #define CONTROL3_JIGSET_MASK (0x3 << CONTROL3_JIGSET_SHIFT)
  206. #define CONTROL3_BTLDSET_MASK (0x3 << CONTROL3_BTLDSET_SHIFT)
  207. #define CONTROL3_ADCDBSET_MASK (0x3 << CONTROL3_ADCDBSET_SHIFT)
  208. /* Slave addr = 0x90: Haptic */
  209. enum max77693_haptic_reg {
  210. MAX77693_HAPTIC_REG_STATUS = 0x00,
  211. MAX77693_HAPTIC_REG_CONFIG1 = 0x01,
  212. MAX77693_HAPTIC_REG_CONFIG2 = 0x02,
  213. MAX77693_HAPTIC_REG_CONFIG_CHNL = 0x03,
  214. MAX77693_HAPTIC_REG_CONFG_CYC1 = 0x04,
  215. MAX77693_HAPTIC_REG_CONFG_CYC2 = 0x05,
  216. MAX77693_HAPTIC_REG_CONFIG_PER1 = 0x06,
  217. MAX77693_HAPTIC_REG_CONFIG_PER2 = 0x07,
  218. MAX77693_HAPTIC_REG_CONFIG_PER3 = 0x08,
  219. MAX77693_HAPTIC_REG_CONFIG_PER4 = 0x09,
  220. MAX77693_HAPTIC_REG_CONFIG_DUTY1 = 0x0A,
  221. MAX77693_HAPTIC_REG_CONFIG_DUTY2 = 0x0B,
  222. MAX77693_HAPTIC_REG_CONFIG_PWM1 = 0x0C,
  223. MAX77693_HAPTIC_REG_CONFIG_PWM2 = 0x0D,
  224. MAX77693_HAPTIC_REG_CONFIG_PWM3 = 0x0E,
  225. MAX77693_HAPTIC_REG_CONFIG_PWM4 = 0x0F,
  226. MAX77693_HAPTIC_REG_REV = 0x10,
  227. MAX77693_HAPTIC_REG_END,
  228. };
  229. enum max77693_irq_source {
  230. LED_INT = 0,
  231. TOPSYS_INT,
  232. CHG_INT,
  233. MUIC_INT1,
  234. MUIC_INT2,
  235. MUIC_INT3,
  236. MAX77693_IRQ_GROUP_NR,
  237. };
  238. enum max77693_irq {
  239. /* PMIC - FLASH */
  240. MAX77693_LED_IRQ_FLED2_OPEN,
  241. MAX77693_LED_IRQ_FLED2_SHORT,
  242. MAX77693_LED_IRQ_FLED1_OPEN,
  243. MAX77693_LED_IRQ_FLED1_SHORT,
  244. MAX77693_LED_IRQ_MAX_FLASH,
  245. /* PMIC - TOPSYS */
  246. MAX77693_TOPSYS_IRQ_T120C_INT,
  247. MAX77693_TOPSYS_IRQ_T140C_INT,
  248. MAX77693_TOPSYS_IRQ_LOWSYS_INT,
  249. /* PMIC - Charger */
  250. MAX77693_CHG_IRQ_BYP_I,
  251. MAX77693_CHG_IRQ_THM_I,
  252. MAX77693_CHG_IRQ_BAT_I,
  253. MAX77693_CHG_IRQ_CHG_I,
  254. MAX77693_CHG_IRQ_CHGIN_I,
  255. /* MUIC INT1 */
  256. MAX77693_MUIC_IRQ_INT1_ADC,
  257. MAX77693_MUIC_IRQ_INT1_ADC_LOW,
  258. MAX77693_MUIC_IRQ_INT1_ADC_ERR,
  259. MAX77693_MUIC_IRQ_INT1_ADC1K,
  260. /* MUIC INT2 */
  261. MAX77693_MUIC_IRQ_INT2_CHGTYP,
  262. MAX77693_MUIC_IRQ_INT2_CHGDETREUN,
  263. MAX77693_MUIC_IRQ_INT2_DCDTMR,
  264. MAX77693_MUIC_IRQ_INT2_DXOVP,
  265. MAX77693_MUIC_IRQ_INT2_VBVOLT,
  266. MAX77693_MUIC_IRQ_INT2_VIDRM,
  267. /* MUIC INT3 */
  268. MAX77693_MUIC_IRQ_INT3_EOC,
  269. MAX77693_MUIC_IRQ_INT3_CGMBC,
  270. MAX77693_MUIC_IRQ_INT3_OVP,
  271. MAX77693_MUIC_IRQ_INT3_MBCCHG_ERR,
  272. MAX77693_MUIC_IRQ_INT3_CHG_ENABLED,
  273. MAX77693_MUIC_IRQ_INT3_BAT_DET,
  274. MAX77693_IRQ_NR,
  275. };
  276. struct max77693_dev {
  277. struct device *dev;
  278. struct i2c_client *i2c; /* 0xCC , PMIC, Charger, Flash LED */
  279. struct i2c_client *muic; /* 0x4A , MUIC */
  280. struct i2c_client *haptic; /* 0x90 , Haptic */
  281. int type;
  282. struct regmap *regmap;
  283. struct regmap *regmap_muic;
  284. struct regmap *regmap_haptic;
  285. struct irq_domain *irq_domain;
  286. int irq;
  287. int irq_gpio;
  288. bool wakeup;
  289. struct mutex irqlock;
  290. int irq_masks_cur[MAX77693_IRQ_GROUP_NR];
  291. int irq_masks_cache[MAX77693_IRQ_GROUP_NR];
  292. };
  293. enum max77693_types {
  294. TYPE_MAX77693,
  295. };
  296. extern int max77693_read_reg(struct regmap *map, u8 reg, u8 *dest);
  297. extern int max77693_bulk_read(struct regmap *map, u8 reg, int count,
  298. u8 *buf);
  299. extern int max77693_write_reg(struct regmap *map, u8 reg, u8 value);
  300. extern int max77693_bulk_write(struct regmap *map, u8 reg, int count,
  301. u8 *buf);
  302. extern int max77693_update_reg(struct regmap *map, u8 reg, u8 val, u8 mask);
  303. extern int max77693_irq_init(struct max77693_dev *max77686);
  304. extern void max77693_irq_exit(struct max77693_dev *max77686);
  305. extern int max77693_irq_resume(struct max77693_dev *max77686);
  306. #endif /* __LINUX_MFD_MAX77693_PRIV_H */