dbx500-prcmu.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * Copyright (C) ST Ericsson SA 2011
  3. *
  4. * License Terms: GNU General Public License v2
  5. *
  6. * STE Ux500 PRCMU API
  7. */
  8. #ifndef __MACH_PRCMU_H
  9. #define __MACH_PRCMU_H
  10. #include <linux/interrupt.h>
  11. #include <linux/notifier.h>
  12. #include <linux/err.h>
  13. /* Offset for the firmware version within the TCPM */
  14. #define DB8500_PRCMU_FW_VERSION_OFFSET 0xA4
  15. #define DBX540_PRCMU_FW_VERSION_OFFSET 0xA8
  16. /* PRCMU Wakeup defines */
  17. enum prcmu_wakeup_index {
  18. PRCMU_WAKEUP_INDEX_RTC,
  19. PRCMU_WAKEUP_INDEX_RTT0,
  20. PRCMU_WAKEUP_INDEX_RTT1,
  21. PRCMU_WAKEUP_INDEX_HSI0,
  22. PRCMU_WAKEUP_INDEX_HSI1,
  23. PRCMU_WAKEUP_INDEX_USB,
  24. PRCMU_WAKEUP_INDEX_ABB,
  25. PRCMU_WAKEUP_INDEX_ABB_FIFO,
  26. PRCMU_WAKEUP_INDEX_ARM,
  27. PRCMU_WAKEUP_INDEX_CD_IRQ,
  28. NUM_PRCMU_WAKEUP_INDICES
  29. };
  30. #define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
  31. /* EPOD (power domain) IDs */
  32. /*
  33. * DB8500 EPODs
  34. * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
  35. * - EPOD_ID_SVAPIPE: power domain for SVA pipe
  36. * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
  37. * - EPOD_ID_SIAPIPE: power domain for SIA pipe
  38. * - EPOD_ID_SGA: power domain for SGA
  39. * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
  40. * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
  41. * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
  42. * - NUM_EPOD_ID: number of power domains
  43. *
  44. * TODO: These should be prefixed.
  45. */
  46. #define EPOD_ID_SVAMMDSP 0
  47. #define EPOD_ID_SVAPIPE 1
  48. #define EPOD_ID_SIAMMDSP 2
  49. #define EPOD_ID_SIAPIPE 3
  50. #define EPOD_ID_SGA 4
  51. #define EPOD_ID_B2R2_MCDE 5
  52. #define EPOD_ID_ESRAM12 6
  53. #define EPOD_ID_ESRAM34 7
  54. #define NUM_EPOD_ID 8
  55. /*
  56. * state definition for EPOD (power domain)
  57. * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
  58. * - EPOD_STATE_OFF: The EPOD is switched off
  59. * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
  60. * retention
  61. * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
  62. * - EPOD_STATE_ON: Same as above, but with clock enabled
  63. */
  64. #define EPOD_STATE_NO_CHANGE 0x00
  65. #define EPOD_STATE_OFF 0x01
  66. #define EPOD_STATE_RAMRET 0x02
  67. #define EPOD_STATE_ON_CLK_OFF 0x03
  68. #define EPOD_STATE_ON 0x04
  69. /*
  70. * CLKOUT sources
  71. */
  72. #define PRCMU_CLKSRC_CLK38M 0x00
  73. #define PRCMU_CLKSRC_ACLK 0x01
  74. #define PRCMU_CLKSRC_SYSCLK 0x02
  75. #define PRCMU_CLKSRC_LCDCLK 0x03
  76. #define PRCMU_CLKSRC_SDMMCCLK 0x04
  77. #define PRCMU_CLKSRC_TVCLK 0x05
  78. #define PRCMU_CLKSRC_TIMCLK 0x06
  79. #define PRCMU_CLKSRC_CLK009 0x07
  80. /* These are only valid for CLKOUT1: */
  81. #define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
  82. #define PRCMU_CLKSRC_I2CCLK 0x41
  83. #define PRCMU_CLKSRC_MSP02CLK 0x42
  84. #define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
  85. #define PRCMU_CLKSRC_HSIRXCLK 0x44
  86. #define PRCMU_CLKSRC_HSITXCLK 0x45
  87. #define PRCMU_CLKSRC_ARMCLKFIX 0x46
  88. #define PRCMU_CLKSRC_HDMICLK 0x47
  89. /*
  90. * Clock identifiers.
  91. */
  92. enum prcmu_clock {
  93. PRCMU_SGACLK,
  94. PRCMU_UARTCLK,
  95. PRCMU_MSP02CLK,
  96. PRCMU_MSP1CLK,
  97. PRCMU_I2CCLK,
  98. PRCMU_SDMMCCLK,
  99. PRCMU_SPARE1CLK,
  100. PRCMU_SLIMCLK,
  101. PRCMU_PER1CLK,
  102. PRCMU_PER2CLK,
  103. PRCMU_PER3CLK,
  104. PRCMU_PER5CLK,
  105. PRCMU_PER6CLK,
  106. PRCMU_PER7CLK,
  107. PRCMU_LCDCLK,
  108. PRCMU_BMLCLK,
  109. PRCMU_HSITXCLK,
  110. PRCMU_HSIRXCLK,
  111. PRCMU_HDMICLK,
  112. PRCMU_APEATCLK,
  113. PRCMU_APETRACECLK,
  114. PRCMU_MCDECLK,
  115. PRCMU_IPI2CCLK,
  116. PRCMU_DSIALTCLK,
  117. PRCMU_DMACLK,
  118. PRCMU_B2R2CLK,
  119. PRCMU_TVCLK,
  120. PRCMU_SSPCLK,
  121. PRCMU_RNGCLK,
  122. PRCMU_UICCCLK,
  123. PRCMU_PWMCLK,
  124. PRCMU_IRDACLK,
  125. PRCMU_IRRCCLK,
  126. PRCMU_SIACLK,
  127. PRCMU_SVACLK,
  128. PRCMU_ACLK,
  129. PRCMU_HVACLK, /* Ux540 only */
  130. PRCMU_G1CLK, /* Ux540 only */
  131. PRCMU_SDMMCHCLK,
  132. PRCMU_CAMCLK,
  133. PRCMU_BML8580CLK,
  134. PRCMU_NUM_REG_CLOCKS,
  135. PRCMU_SYSCLK = PRCMU_NUM_REG_CLOCKS,
  136. PRCMU_CDCLK,
  137. PRCMU_TIMCLK,
  138. PRCMU_PLLSOC0,
  139. PRCMU_PLLSOC1,
  140. PRCMU_ARMSS,
  141. PRCMU_PLLDDR,
  142. PRCMU_PLLDSI,
  143. PRCMU_DSI0CLK,
  144. PRCMU_DSI1CLK,
  145. PRCMU_DSI0ESCCLK,
  146. PRCMU_DSI1ESCCLK,
  147. PRCMU_DSI2ESCCLK,
  148. /* LCD DSI PLL - Ux540 only */
  149. PRCMU_PLLDSI_LCD,
  150. PRCMU_DSI0CLK_LCD,
  151. PRCMU_DSI1CLK_LCD,
  152. PRCMU_DSI0ESCCLK_LCD,
  153. PRCMU_DSI1ESCCLK_LCD,
  154. PRCMU_DSI2ESCCLK_LCD,
  155. };
  156. /**
  157. * enum prcmu_wdog_id - PRCMU watchdog IDs
  158. * @PRCMU_WDOG_ALL: use all timers
  159. * @PRCMU_WDOG_CPU1: use first CPU timer only
  160. * @PRCMU_WDOG_CPU2: use second CPU timer conly
  161. */
  162. enum prcmu_wdog_id {
  163. PRCMU_WDOG_ALL = 0x00,
  164. PRCMU_WDOG_CPU1 = 0x01,
  165. PRCMU_WDOG_CPU2 = 0x02,
  166. };
  167. /**
  168. * enum ape_opp - APE OPP states definition
  169. * @APE_OPP_INIT:
  170. * @APE_NO_CHANGE: The APE operating point is unchanged
  171. * @APE_100_OPP: The new APE operating point is ape100opp
  172. * @APE_50_OPP: 50%
  173. * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
  174. */
  175. enum ape_opp {
  176. APE_OPP_INIT = 0x00,
  177. APE_NO_CHANGE = 0x01,
  178. APE_100_OPP = 0x02,
  179. APE_50_OPP = 0x03,
  180. APE_50_PARTLY_25_OPP = 0xFF,
  181. };
  182. /**
  183. * enum arm_opp - ARM OPP states definition
  184. * @ARM_OPP_INIT:
  185. * @ARM_NO_CHANGE: The ARM operating point is unchanged
  186. * @ARM_100_OPP: The new ARM operating point is arm100opp
  187. * @ARM_50_OPP: The new ARM operating point is arm50opp
  188. * @ARM_MAX_OPP: Operating point is "max" (more than 100)
  189. * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
  190. * @ARM_EXTCLK: The new ARM operating point is armExtClk
  191. */
  192. enum arm_opp {
  193. ARM_OPP_INIT = 0x00,
  194. ARM_NO_CHANGE = 0x01,
  195. ARM_100_OPP = 0x02,
  196. ARM_50_OPP = 0x03,
  197. ARM_MAX_OPP = 0x04,
  198. ARM_MAX_FREQ100OPP = 0x05,
  199. ARM_EXTCLK = 0x07
  200. };
  201. /**
  202. * enum ddr_opp - DDR OPP states definition
  203. * @DDR_100_OPP: The new DDR operating point is ddr100opp
  204. * @DDR_50_OPP: The new DDR operating point is ddr50opp
  205. * @DDR_25_OPP: The new DDR operating point is ddr25opp
  206. */
  207. enum ddr_opp {
  208. DDR_100_OPP = 0x00,
  209. DDR_50_OPP = 0x01,
  210. DDR_25_OPP = 0x02,
  211. };
  212. /*
  213. * Definitions for controlling ESRAM0 in deep sleep.
  214. */
  215. #define ESRAM0_DEEP_SLEEP_STATE_OFF 1
  216. #define ESRAM0_DEEP_SLEEP_STATE_RET 2
  217. /**
  218. * enum ddr_pwrst - DDR power states definition
  219. * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
  220. * @DDR_PWR_STATE_ON:
  221. * @DDR_PWR_STATE_OFFLOWLAT:
  222. * @DDR_PWR_STATE_OFFHIGHLAT:
  223. */
  224. enum ddr_pwrst {
  225. DDR_PWR_STATE_UNCHANGED = 0x00,
  226. DDR_PWR_STATE_ON = 0x01,
  227. DDR_PWR_STATE_OFFLOWLAT = 0x02,
  228. DDR_PWR_STATE_OFFHIGHLAT = 0x03
  229. };
  230. #define DB8500_PRCMU_LEGACY_OFFSET 0xDD4
  231. struct prcmu_pdata
  232. {
  233. bool enable_set_ddr_opp;
  234. bool enable_ape_opp_100_voltage;
  235. struct ab8500_platform_data *ab_platdata;
  236. int ab_irq;
  237. int irq_base;
  238. u32 version_offset;
  239. u32 legacy_offset;
  240. u32 adt_offset;
  241. };
  242. #define PRCMU_FW_PROJECT_U8500 2
  243. #define PRCMU_FW_PROJECT_U8400 3
  244. #define PRCMU_FW_PROJECT_U9500 4 /* Customer specific */
  245. #define PRCMU_FW_PROJECT_U8500_MBB 5
  246. #define PRCMU_FW_PROJECT_U8500_C1 6
  247. #define PRCMU_FW_PROJECT_U8500_C2 7
  248. #define PRCMU_FW_PROJECT_U8500_C3 8
  249. #define PRCMU_FW_PROJECT_U8500_C4 9
  250. #define PRCMU_FW_PROJECT_U9500_MBL 10
  251. #define PRCMU_FW_PROJECT_U8500_MBL 11 /* Customer specific */
  252. #define PRCMU_FW_PROJECT_U8500_MBL2 12 /* Customer specific */
  253. #define PRCMU_FW_PROJECT_U8520 13
  254. #define PRCMU_FW_PROJECT_U8420 14
  255. #define PRCMU_FW_PROJECT_A9420 20
  256. /* [32..63] 9540 and derivatives */
  257. #define PRCMU_FW_PROJECT_U9540 32
  258. /* [64..95] 8540 and derivatives */
  259. #define PRCMU_FW_PROJECT_L8540 64
  260. /* [96..126] 8580 and derivatives */
  261. #define PRCMU_FW_PROJECT_L8580 96
  262. #define PRCMU_FW_PROJECT_NAME_LEN 20
  263. struct prcmu_fw_version {
  264. u32 project; /* Notice, project shifted with 8 on ux540 */
  265. u8 api_version;
  266. u8 func_version;
  267. u8 errata;
  268. char project_name[PRCMU_FW_PROJECT_NAME_LEN];
  269. };
  270. #include <linux/mfd/db8500-prcmu.h>
  271. #if defined(CONFIG_UX500_SOC_DB8500)
  272. static inline void prcmu_early_init(u32 phy_base, u32 size)
  273. {
  274. return db8500_prcmu_early_init(phy_base, size);
  275. }
  276. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  277. bool keep_ap_pll)
  278. {
  279. return db8500_prcmu_set_power_state(state, keep_ulp_clk,
  280. keep_ap_pll);
  281. }
  282. static inline u8 prcmu_get_power_state_result(void)
  283. {
  284. return db8500_prcmu_get_power_state_result();
  285. }
  286. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  287. {
  288. return db8500_prcmu_set_epod(epod_id, epod_state);
  289. }
  290. static inline void prcmu_enable_wakeups(u32 wakeups)
  291. {
  292. db8500_prcmu_enable_wakeups(wakeups);
  293. }
  294. static inline void prcmu_disable_wakeups(void)
  295. {
  296. prcmu_enable_wakeups(0);
  297. }
  298. static inline void prcmu_config_abb_event_readout(u32 abb_events)
  299. {
  300. db8500_prcmu_config_abb_event_readout(abb_events);
  301. }
  302. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  303. {
  304. db8500_prcmu_get_abb_event_buffer(buf);
  305. }
  306. int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
  307. int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
  308. int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size);
  309. int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
  310. static inline int prcmu_request_clock(u8 clock, bool enable)
  311. {
  312. return db8500_prcmu_request_clock(clock, enable);
  313. }
  314. unsigned long prcmu_clock_rate(u8 clock);
  315. long prcmu_round_clock_rate(u8 clock, unsigned long rate);
  316. int prcmu_set_clock_rate(u8 clock, unsigned long rate);
  317. static inline int prcmu_set_ddr_opp(u8 opp)
  318. {
  319. return db8500_prcmu_set_ddr_opp(opp);
  320. }
  321. static inline int prcmu_get_ddr_opp(void)
  322. {
  323. return db8500_prcmu_get_ddr_opp();
  324. }
  325. static inline int prcmu_set_arm_opp(u8 opp)
  326. {
  327. return db8500_prcmu_set_arm_opp(opp);
  328. }
  329. static inline int prcmu_get_arm_opp(void)
  330. {
  331. return db8500_prcmu_get_arm_opp();
  332. }
  333. static inline int prcmu_set_ape_opp(u8 opp)
  334. {
  335. return db8500_prcmu_set_ape_opp(opp);
  336. }
  337. static inline int prcmu_get_ape_opp(void)
  338. {
  339. return db8500_prcmu_get_ape_opp();
  340. }
  341. static inline int prcmu_request_ape_opp_100_voltage(bool enable)
  342. {
  343. return db8500_prcmu_request_ape_opp_100_voltage(enable);
  344. }
  345. static inline void prcmu_system_reset(u16 reset_code)
  346. {
  347. return db8500_prcmu_system_reset(reset_code);
  348. }
  349. static inline u16 prcmu_get_reset_code(void)
  350. {
  351. return db8500_prcmu_get_reset_code();
  352. }
  353. int prcmu_ac_wake_req(void);
  354. void prcmu_ac_sleep_req(void);
  355. static inline void prcmu_modem_reset(void)
  356. {
  357. return db8500_prcmu_modem_reset();
  358. }
  359. static inline bool prcmu_is_ac_wake_requested(void)
  360. {
  361. return db8500_prcmu_is_ac_wake_requested();
  362. }
  363. static inline int prcmu_set_display_clocks(void)
  364. {
  365. return db8500_prcmu_set_display_clocks();
  366. }
  367. static inline int prcmu_disable_dsipll(void)
  368. {
  369. return db8500_prcmu_disable_dsipll();
  370. }
  371. static inline int prcmu_enable_dsipll(void)
  372. {
  373. return db8500_prcmu_enable_dsipll();
  374. }
  375. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  376. {
  377. return db8500_prcmu_config_esram0_deep_sleep(state);
  378. }
  379. static inline int prcmu_config_hotdog(u8 threshold)
  380. {
  381. return db8500_prcmu_config_hotdog(threshold);
  382. }
  383. static inline int prcmu_config_hotmon(u8 low, u8 high)
  384. {
  385. return db8500_prcmu_config_hotmon(low, high);
  386. }
  387. static inline int prcmu_start_temp_sense(u16 cycles32k)
  388. {
  389. return db8500_prcmu_start_temp_sense(cycles32k);
  390. }
  391. static inline int prcmu_stop_temp_sense(void)
  392. {
  393. return db8500_prcmu_stop_temp_sense();
  394. }
  395. static inline u32 prcmu_read(unsigned int reg)
  396. {
  397. return db8500_prcmu_read(reg);
  398. }
  399. static inline void prcmu_write(unsigned int reg, u32 value)
  400. {
  401. db8500_prcmu_write(reg, value);
  402. }
  403. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
  404. {
  405. db8500_prcmu_write_masked(reg, mask, value);
  406. }
  407. static inline int prcmu_enable_a9wdog(u8 id)
  408. {
  409. return db8500_prcmu_enable_a9wdog(id);
  410. }
  411. static inline int prcmu_disable_a9wdog(u8 id)
  412. {
  413. return db8500_prcmu_disable_a9wdog(id);
  414. }
  415. static inline int prcmu_kick_a9wdog(u8 id)
  416. {
  417. return db8500_prcmu_kick_a9wdog(id);
  418. }
  419. static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
  420. {
  421. return db8500_prcmu_load_a9wdog(id, timeout);
  422. }
  423. static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
  424. {
  425. return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
  426. }
  427. #else
  428. static inline void prcmu_early_init(u32 phy_base, u32 size) {}
  429. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  430. bool keep_ap_pll)
  431. {
  432. return 0;
  433. }
  434. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  435. {
  436. return 0;
  437. }
  438. static inline void prcmu_enable_wakeups(u32 wakeups) {}
  439. static inline void prcmu_disable_wakeups(void) {}
  440. static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
  441. {
  442. return -ENOSYS;
  443. }
  444. static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
  445. {
  446. return -ENOSYS;
  447. }
  448. static inline int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask,
  449. u8 size)
  450. {
  451. return -ENOSYS;
  452. }
  453. static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
  454. {
  455. return 0;
  456. }
  457. static inline int prcmu_request_clock(u8 clock, bool enable)
  458. {
  459. return 0;
  460. }
  461. static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
  462. {
  463. return 0;
  464. }
  465. static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
  466. {
  467. return 0;
  468. }
  469. static inline unsigned long prcmu_clock_rate(u8 clock)
  470. {
  471. return 0;
  472. }
  473. static inline int prcmu_set_ape_opp(u8 opp)
  474. {
  475. return 0;
  476. }
  477. static inline int prcmu_get_ape_opp(void)
  478. {
  479. return APE_100_OPP;
  480. }
  481. static inline int prcmu_request_ape_opp_100_voltage(bool enable)
  482. {
  483. return 0;
  484. }
  485. static inline int prcmu_set_arm_opp(u8 opp)
  486. {
  487. return 0;
  488. }
  489. static inline int prcmu_get_arm_opp(void)
  490. {
  491. return ARM_100_OPP;
  492. }
  493. static inline int prcmu_set_ddr_opp(u8 opp)
  494. {
  495. return 0;
  496. }
  497. static inline int prcmu_get_ddr_opp(void)
  498. {
  499. return DDR_100_OPP;
  500. }
  501. static inline void prcmu_system_reset(u16 reset_code) {}
  502. static inline u16 prcmu_get_reset_code(void)
  503. {
  504. return 0;
  505. }
  506. static inline int prcmu_ac_wake_req(void)
  507. {
  508. return 0;
  509. }
  510. static inline void prcmu_ac_sleep_req(void) {}
  511. static inline void prcmu_modem_reset(void) {}
  512. static inline bool prcmu_is_ac_wake_requested(void)
  513. {
  514. return false;
  515. }
  516. static inline int prcmu_set_display_clocks(void)
  517. {
  518. return 0;
  519. }
  520. static inline int prcmu_disable_dsipll(void)
  521. {
  522. return 0;
  523. }
  524. static inline int prcmu_enable_dsipll(void)
  525. {
  526. return 0;
  527. }
  528. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  529. {
  530. return 0;
  531. }
  532. static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
  533. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  534. {
  535. *buf = NULL;
  536. }
  537. static inline int prcmu_config_hotdog(u8 threshold)
  538. {
  539. return 0;
  540. }
  541. static inline int prcmu_config_hotmon(u8 low, u8 high)
  542. {
  543. return 0;
  544. }
  545. static inline int prcmu_start_temp_sense(u16 cycles32k)
  546. {
  547. return 0;
  548. }
  549. static inline int prcmu_stop_temp_sense(void)
  550. {
  551. return 0;
  552. }
  553. static inline u32 prcmu_read(unsigned int reg)
  554. {
  555. return 0;
  556. }
  557. static inline void prcmu_write(unsigned int reg, u32 value) {}
  558. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
  559. #endif
  560. static inline void prcmu_set(unsigned int reg, u32 bits)
  561. {
  562. prcmu_write_masked(reg, bits, bits);
  563. }
  564. static inline void prcmu_clear(unsigned int reg, u32 bits)
  565. {
  566. prcmu_write_masked(reg, bits, 0);
  567. }
  568. /* PRCMU QoS APE OPP class */
  569. #define PRCMU_QOS_APE_OPP 1
  570. #define PRCMU_QOS_DDR_OPP 2
  571. #define PRCMU_QOS_ARM_OPP 3
  572. #define PRCMU_QOS_DEFAULT_VALUE -1
  573. #ifdef CONFIG_DBX500_PRCMU_QOS_POWER
  574. unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
  575. void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
  576. void prcmu_qos_force_opp(int, s32);
  577. int prcmu_qos_requirement(int pm_qos_class);
  578. int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
  579. int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
  580. void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
  581. int prcmu_qos_add_notifier(int prcmu_qos_class,
  582. struct notifier_block *notifier);
  583. int prcmu_qos_remove_notifier(int prcmu_qos_class,
  584. struct notifier_block *notifier);
  585. #else
  586. static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
  587. {
  588. return 0;
  589. }
  590. static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
  591. static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
  592. static inline int prcmu_qos_requirement(int prcmu_qos_class)
  593. {
  594. return 0;
  595. }
  596. static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
  597. char *name, s32 value)
  598. {
  599. return 0;
  600. }
  601. static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
  602. char *name, s32 new_value)
  603. {
  604. return 0;
  605. }
  606. static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
  607. {
  608. }
  609. static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
  610. struct notifier_block *notifier)
  611. {
  612. return 0;
  613. }
  614. static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
  615. struct notifier_block *notifier)
  616. {
  617. return 0;
  618. }
  619. #endif
  620. #endif /* __MACH_PRCMU_H */