pxa_camera.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749
  1. /*
  2. * V4L2 Driver for PXA camera host
  3. *
  4. * Copyright (C) 2006, Sascha Hauer, Pengutronix
  5. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/errno.h>
  18. #include <linux/fs.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/kernel.h>
  21. #include <linux/mm.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/time.h>
  24. #include <linux/version.h>
  25. #include <linux/device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/clk.h>
  28. #include <media/v4l2-common.h>
  29. #include <media/v4l2-dev.h>
  30. #include <media/videobuf-dma-sg.h>
  31. #include <media/soc_camera.h>
  32. #include <linux/videodev2.h>
  33. #include <mach/dma.h>
  34. #include <mach/camera.h>
  35. #define PXA_CAM_VERSION_CODE KERNEL_VERSION(0, 0, 5)
  36. #define PXA_CAM_DRV_NAME "pxa27x-camera"
  37. /* Camera Interface */
  38. #define CICR0 0x0000
  39. #define CICR1 0x0004
  40. #define CICR2 0x0008
  41. #define CICR3 0x000C
  42. #define CICR4 0x0010
  43. #define CISR 0x0014
  44. #define CIFR 0x0018
  45. #define CITOR 0x001C
  46. #define CIBR0 0x0028
  47. #define CIBR1 0x0030
  48. #define CIBR2 0x0038
  49. #define CICR0_DMAEN (1 << 31) /* DMA request enable */
  50. #define CICR0_PAR_EN (1 << 30) /* Parity enable */
  51. #define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
  52. #define CICR0_ENB (1 << 28) /* Camera interface enable */
  53. #define CICR0_DIS (1 << 27) /* Camera interface disable */
  54. #define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
  55. #define CICR0_TOM (1 << 9) /* Time-out mask */
  56. #define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
  57. #define CICR0_FEM (1 << 7) /* FIFO-empty mask */
  58. #define CICR0_EOLM (1 << 6) /* End-of-line mask */
  59. #define CICR0_PERRM (1 << 5) /* Parity-error mask */
  60. #define CICR0_QDM (1 << 4) /* Quick-disable mask */
  61. #define CICR0_CDM (1 << 3) /* Disable-done mask */
  62. #define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
  63. #define CICR0_EOFM (1 << 1) /* End-of-frame mask */
  64. #define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
  65. #define CICR1_TBIT (1 << 31) /* Transparency bit */
  66. #define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
  67. #define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
  68. #define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
  69. #define CICR1_RGB_F (1 << 11) /* RGB format */
  70. #define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
  71. #define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
  72. #define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
  73. #define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
  74. #define CICR1_DW (0x7 << 0) /* Data width mask */
  75. #define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
  76. wait count mask */
  77. #define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
  78. wait count mask */
  79. #define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
  80. #define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  81. wait count mask */
  82. #define CICR2_FSW (0x7 << 0) /* Frame stabilization
  83. wait count mask */
  84. #define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
  85. wait count mask */
  86. #define CICR3_EFW (0xff << 16) /* End-of-frame line clock
  87. wait count mask */
  88. #define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
  89. #define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  90. wait count mask */
  91. #define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
  92. #define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
  93. #define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
  94. #define CICR4_PCP (1 << 22) /* Pixel clock polarity */
  95. #define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
  96. #define CICR4_VSP (1 << 20) /* Vertical sync polarity */
  97. #define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
  98. #define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
  99. #define CICR4_DIV (0xff << 0) /* Clock divisor mask */
  100. #define CISR_FTO (1 << 15) /* FIFO time-out */
  101. #define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
  102. #define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
  103. #define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
  104. #define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
  105. #define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
  106. #define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
  107. #define CISR_EOL (1 << 8) /* End of line */
  108. #define CISR_PAR_ERR (1 << 7) /* Parity error */
  109. #define CISR_CQD (1 << 6) /* Camera interface quick disable */
  110. #define CISR_CDD (1 << 5) /* Camera interface disable done */
  111. #define CISR_SOF (1 << 4) /* Start of frame */
  112. #define CISR_EOF (1 << 3) /* End of frame */
  113. #define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
  114. #define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
  115. #define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
  116. #define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
  117. #define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
  118. #define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
  119. #define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
  120. #define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
  121. #define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
  122. #define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
  123. #define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
  124. #define CICR0_SIM_MP (0 << 24)
  125. #define CICR0_SIM_SP (1 << 24)
  126. #define CICR0_SIM_MS (2 << 24)
  127. #define CICR0_SIM_EP (3 << 24)
  128. #define CICR0_SIM_ES (4 << 24)
  129. #define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
  130. #define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
  131. #define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
  132. #define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
  133. #define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
  134. #define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
  135. #define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
  136. #define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
  137. #define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
  138. #define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
  139. #define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
  140. #define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
  141. #define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
  142. #define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
  143. #define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
  144. CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
  145. CICR0_EOFM | CICR0_FOM)
  146. /*
  147. * YUV422P picture size should be a multiple of 16, so the heuristic aligns
  148. * height, width on 4 byte boundaries to reach the 16 multiple for the size.
  149. */
  150. #define YUV422P_X_Y_ALIGN 4
  151. #define YUV422P_SIZE_ALIGN YUV422P_X_Y_ALIGN * YUV422P_X_Y_ALIGN
  152. /*
  153. * Structures
  154. */
  155. enum pxa_camera_active_dma {
  156. DMA_Y = 0x1,
  157. DMA_U = 0x2,
  158. DMA_V = 0x4,
  159. };
  160. /* descriptor needed for the PXA DMA engine */
  161. struct pxa_cam_dma {
  162. dma_addr_t sg_dma;
  163. struct pxa_dma_desc *sg_cpu;
  164. size_t sg_size;
  165. int sglen;
  166. };
  167. /* buffer for one video frame */
  168. struct pxa_buffer {
  169. /* common v4l buffer stuff -- must be first */
  170. struct videobuf_buffer vb;
  171. const struct soc_camera_data_format *fmt;
  172. /* our descriptor lists for Y, U and V channels */
  173. struct pxa_cam_dma dmas[3];
  174. int inwork;
  175. enum pxa_camera_active_dma active_dma;
  176. };
  177. struct pxa_camera_dev {
  178. struct soc_camera_host soc_host;
  179. struct device *dev;
  180. /* PXA27x is only supposed to handle one camera on its Quick Capture
  181. * interface. If anyone ever builds hardware to enable more than
  182. * one camera, they will have to modify this driver too */
  183. struct soc_camera_device *icd;
  184. struct clk *clk;
  185. unsigned int irq;
  186. void __iomem *base;
  187. int channels;
  188. unsigned int dma_chans[3];
  189. struct pxacamera_platform_data *pdata;
  190. struct resource *res;
  191. unsigned long platform_flags;
  192. unsigned long ciclk;
  193. unsigned long mclk;
  194. u32 mclk_divisor;
  195. struct list_head capture;
  196. spinlock_t lock;
  197. struct pxa_buffer *active;
  198. struct pxa_dma_desc *sg_tail[3];
  199. u32 save_cicr[5];
  200. };
  201. static const char *pxa_cam_driver_description = "PXA_Camera";
  202. static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
  203. /*
  204. * Videobuf operations
  205. */
  206. static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
  207. unsigned int *size)
  208. {
  209. struct soc_camera_device *icd = vq->priv_data;
  210. dev_dbg(&icd->dev, "count=%d, size=%d\n", *count, *size);
  211. *size = roundup(icd->width * icd->height *
  212. ((icd->current_fmt->depth + 7) >> 3), 8);
  213. if (0 == *count)
  214. *count = 32;
  215. while (*size * *count > vid_limit * 1024 * 1024)
  216. (*count)--;
  217. return 0;
  218. }
  219. static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
  220. {
  221. struct soc_camera_device *icd = vq->priv_data;
  222. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  223. struct pxa_camera_dev *pcdev = ici->priv;
  224. struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
  225. int i;
  226. BUG_ON(in_interrupt());
  227. dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  228. &buf->vb, buf->vb.baddr, buf->vb.bsize);
  229. /* This waits until this buffer is out of danger, i.e., until it is no
  230. * longer in STATE_QUEUED or STATE_ACTIVE */
  231. videobuf_waiton(&buf->vb, 0, 0);
  232. videobuf_dma_unmap(vq, dma);
  233. videobuf_dma_free(dma);
  234. for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
  235. if (buf->dmas[i].sg_cpu)
  236. dma_free_coherent(pcdev->dev, buf->dmas[i].sg_size,
  237. buf->dmas[i].sg_cpu,
  238. buf->dmas[i].sg_dma);
  239. buf->dmas[i].sg_cpu = NULL;
  240. }
  241. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  242. }
  243. static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
  244. int sg_first_ofs, int size)
  245. {
  246. int i, offset, dma_len, xfer_len;
  247. struct scatterlist *sg;
  248. offset = sg_first_ofs;
  249. for_each_sg(sglist, sg, sglen, i) {
  250. dma_len = sg_dma_len(sg);
  251. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  252. xfer_len = roundup(min(dma_len - offset, size), 8);
  253. size = max(0, size - xfer_len);
  254. offset = 0;
  255. if (size == 0)
  256. break;
  257. }
  258. BUG_ON(size != 0);
  259. return i + 1;
  260. }
  261. /**
  262. * pxa_init_dma_channel - init dma descriptors
  263. * @pcdev: pxa camera device
  264. * @buf: pxa buffer to find pxa dma channel
  265. * @dma: dma video buffer
  266. * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
  267. * @cibr: camera Receive Buffer Register
  268. * @size: bytes to transfer
  269. * @sg_first: first element of sg_list
  270. * @sg_first_ofs: offset in first element of sg_list
  271. *
  272. * Prepares the pxa dma descriptors to transfer one camera channel.
  273. * Beware sg_first and sg_first_ofs are both input and output parameters.
  274. *
  275. * Returns 0 or -ENOMEM if no coherent memory is available
  276. */
  277. static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
  278. struct pxa_buffer *buf,
  279. struct videobuf_dmabuf *dma, int channel,
  280. int cibr, int size,
  281. struct scatterlist **sg_first, int *sg_first_ofs)
  282. {
  283. struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
  284. struct scatterlist *sg;
  285. int i, offset, sglen;
  286. int dma_len = 0, xfer_len = 0;
  287. if (pxa_dma->sg_cpu)
  288. dma_free_coherent(pcdev->dev, pxa_dma->sg_size,
  289. pxa_dma->sg_cpu, pxa_dma->sg_dma);
  290. sglen = calculate_dma_sglen(*sg_first, dma->sglen,
  291. *sg_first_ofs, size);
  292. pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
  293. pxa_dma->sg_cpu = dma_alloc_coherent(pcdev->dev, pxa_dma->sg_size,
  294. &pxa_dma->sg_dma, GFP_KERNEL);
  295. if (!pxa_dma->sg_cpu)
  296. return -ENOMEM;
  297. pxa_dma->sglen = sglen;
  298. offset = *sg_first_ofs;
  299. dev_dbg(pcdev->dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
  300. *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
  301. for_each_sg(*sg_first, sg, sglen, i) {
  302. dma_len = sg_dma_len(sg);
  303. /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
  304. xfer_len = roundup(min(dma_len - offset, size), 8);
  305. size = max(0, size - xfer_len);
  306. pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
  307. pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
  308. pxa_dma->sg_cpu[i].dcmd =
  309. DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
  310. #ifdef DEBUG
  311. if (!i)
  312. pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
  313. #endif
  314. pxa_dma->sg_cpu[i].ddadr =
  315. pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
  316. dev_vdbg(pcdev->dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
  317. pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
  318. sg_dma_address(sg) + offset, xfer_len);
  319. offset = 0;
  320. if (size == 0)
  321. break;
  322. }
  323. pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
  324. pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
  325. /*
  326. * Handle 1 special case :
  327. * - in 3 planes (YUV422P format), we might finish with xfer_len equal
  328. * to dma_len (end on PAGE boundary). In this case, the sg element
  329. * for next plane should be the next after the last used to store the
  330. * last scatter gather RAM page
  331. */
  332. if (xfer_len >= dma_len) {
  333. *sg_first_ofs = xfer_len - dma_len;
  334. *sg_first = sg_next(sg);
  335. } else {
  336. *sg_first_ofs = xfer_len;
  337. *sg_first = sg;
  338. }
  339. return 0;
  340. }
  341. static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
  342. struct pxa_buffer *buf)
  343. {
  344. buf->active_dma = DMA_Y;
  345. if (pcdev->channels == 3)
  346. buf->active_dma |= DMA_U | DMA_V;
  347. }
  348. /*
  349. * Please check the DMA prepared buffer structure in :
  350. * Documentation/video4linux/pxa_camera.txt
  351. * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
  352. * modification while DMA chain is running will work anyway.
  353. */
  354. static int pxa_videobuf_prepare(struct videobuf_queue *vq,
  355. struct videobuf_buffer *vb, enum v4l2_field field)
  356. {
  357. struct soc_camera_device *icd = vq->priv_data;
  358. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  359. struct pxa_camera_dev *pcdev = ici->priv;
  360. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  361. int ret;
  362. int size_y, size_u = 0, size_v = 0;
  363. dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  364. vb, vb->baddr, vb->bsize);
  365. /* Added list head initialization on alloc */
  366. WARN_ON(!list_empty(&vb->queue));
  367. #ifdef DEBUG
  368. /* This can be useful if you want to see if we actually fill
  369. * the buffer with something */
  370. memset((void *)vb->baddr, 0xaa, vb->bsize);
  371. #endif
  372. BUG_ON(NULL == icd->current_fmt);
  373. /* I think, in buf_prepare you only have to protect global data,
  374. * the actual buffer is yours */
  375. buf->inwork = 1;
  376. if (buf->fmt != icd->current_fmt ||
  377. vb->width != icd->width ||
  378. vb->height != icd->height ||
  379. vb->field != field) {
  380. buf->fmt = icd->current_fmt;
  381. vb->width = icd->width;
  382. vb->height = icd->height;
  383. vb->field = field;
  384. vb->state = VIDEOBUF_NEEDS_INIT;
  385. }
  386. vb->size = vb->width * vb->height * ((buf->fmt->depth + 7) >> 3);
  387. if (0 != vb->baddr && vb->bsize < vb->size) {
  388. ret = -EINVAL;
  389. goto out;
  390. }
  391. if (vb->state == VIDEOBUF_NEEDS_INIT) {
  392. int size = vb->size;
  393. int next_ofs = 0;
  394. struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
  395. struct scatterlist *sg;
  396. ret = videobuf_iolock(vq, vb, NULL);
  397. if (ret)
  398. goto fail;
  399. if (pcdev->channels == 3) {
  400. size_y = size / 2;
  401. size_u = size_v = size / 4;
  402. } else {
  403. size_y = size;
  404. }
  405. sg = dma->sglist;
  406. /* init DMA for Y channel */
  407. ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
  408. &sg, &next_ofs);
  409. if (ret) {
  410. dev_err(pcdev->dev,
  411. "DMA initialization for Y/RGB failed\n");
  412. goto fail;
  413. }
  414. /* init DMA for U channel */
  415. if (size_u)
  416. ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
  417. size_u, &sg, &next_ofs);
  418. if (ret) {
  419. dev_err(pcdev->dev,
  420. "DMA initialization for U failed\n");
  421. goto fail_u;
  422. }
  423. /* init DMA for V channel */
  424. if (size_v)
  425. ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
  426. size_v, &sg, &next_ofs);
  427. if (ret) {
  428. dev_err(pcdev->dev,
  429. "DMA initialization for V failed\n");
  430. goto fail_v;
  431. }
  432. vb->state = VIDEOBUF_PREPARED;
  433. }
  434. buf->inwork = 0;
  435. pxa_videobuf_set_actdma(pcdev, buf);
  436. return 0;
  437. fail_v:
  438. dma_free_coherent(pcdev->dev, buf->dmas[1].sg_size,
  439. buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
  440. fail_u:
  441. dma_free_coherent(pcdev->dev, buf->dmas[0].sg_size,
  442. buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
  443. fail:
  444. free_buffer(vq, buf);
  445. out:
  446. buf->inwork = 0;
  447. return ret;
  448. }
  449. /**
  450. * pxa_dma_start_channels - start DMA channel for active buffer
  451. * @pcdev: pxa camera device
  452. *
  453. * Initialize DMA channels to the beginning of the active video buffer, and
  454. * start these channels.
  455. */
  456. static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
  457. {
  458. int i;
  459. struct pxa_buffer *active;
  460. active = pcdev->active;
  461. for (i = 0; i < pcdev->channels; i++) {
  462. dev_dbg(pcdev->dev, "%s (channel=%d) ddadr=%08x\n", __func__,
  463. i, active->dmas[i].sg_dma);
  464. DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
  465. DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
  466. }
  467. }
  468. static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
  469. {
  470. int i;
  471. for (i = 0; i < pcdev->channels; i++) {
  472. dev_dbg(pcdev->dev, "%s (channel=%d)\n", __func__, i);
  473. DCSR(pcdev->dma_chans[i]) = 0;
  474. }
  475. }
  476. static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
  477. struct pxa_buffer *buf)
  478. {
  479. int i;
  480. struct pxa_dma_desc *buf_last_desc;
  481. for (i = 0; i < pcdev->channels; i++) {
  482. buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
  483. buf_last_desc->ddadr = DDADR_STOP;
  484. if (pcdev->sg_tail[i])
  485. /* Link the new buffer to the old tail */
  486. pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
  487. /* Update the channel tail */
  488. pcdev->sg_tail[i] = buf_last_desc;
  489. }
  490. }
  491. /**
  492. * pxa_camera_start_capture - start video capturing
  493. * @pcdev: camera device
  494. *
  495. * Launch capturing. DMA channels should not be active yet. They should get
  496. * activated at the end of frame interrupt, to capture only whole frames, and
  497. * never begin the capture of a partial frame.
  498. */
  499. static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
  500. {
  501. unsigned long cicr0, cifr;
  502. dev_dbg(pcdev->dev, "%s\n", __func__);
  503. /* Reset the FIFOs */
  504. cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
  505. __raw_writel(cifr, pcdev->base + CIFR);
  506. /* Enable End-Of-Frame Interrupt */
  507. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
  508. cicr0 &= ~CICR0_EOFM;
  509. __raw_writel(cicr0, pcdev->base + CICR0);
  510. }
  511. static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
  512. {
  513. unsigned long cicr0;
  514. pxa_dma_stop_channels(pcdev);
  515. cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
  516. __raw_writel(cicr0, pcdev->base + CICR0);
  517. pcdev->active = NULL;
  518. dev_dbg(pcdev->dev, "%s\n", __func__);
  519. }
  520. static void pxa_videobuf_queue(struct videobuf_queue *vq,
  521. struct videobuf_buffer *vb)
  522. {
  523. struct soc_camera_device *icd = vq->priv_data;
  524. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  525. struct pxa_camera_dev *pcdev = ici->priv;
  526. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  527. unsigned long flags;
  528. dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d active=%p\n", __func__,
  529. vb, vb->baddr, vb->bsize, pcdev->active);
  530. spin_lock_irqsave(&pcdev->lock, flags);
  531. list_add_tail(&vb->queue, &pcdev->capture);
  532. vb->state = VIDEOBUF_ACTIVE;
  533. pxa_dma_add_tail_buf(pcdev, buf);
  534. if (!pcdev->active)
  535. pxa_camera_start_capture(pcdev);
  536. spin_unlock_irqrestore(&pcdev->lock, flags);
  537. }
  538. static void pxa_videobuf_release(struct videobuf_queue *vq,
  539. struct videobuf_buffer *vb)
  540. {
  541. struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
  542. #ifdef DEBUG
  543. struct soc_camera_device *icd = vq->priv_data;
  544. dev_dbg(&icd->dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  545. vb, vb->baddr, vb->bsize);
  546. switch (vb->state) {
  547. case VIDEOBUF_ACTIVE:
  548. dev_dbg(&icd->dev, "%s (active)\n", __func__);
  549. break;
  550. case VIDEOBUF_QUEUED:
  551. dev_dbg(&icd->dev, "%s (queued)\n", __func__);
  552. break;
  553. case VIDEOBUF_PREPARED:
  554. dev_dbg(&icd->dev, "%s (prepared)\n", __func__);
  555. break;
  556. default:
  557. dev_dbg(&icd->dev, "%s (unknown)\n", __func__);
  558. break;
  559. }
  560. #endif
  561. free_buffer(vq, buf);
  562. }
  563. static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
  564. struct videobuf_buffer *vb,
  565. struct pxa_buffer *buf)
  566. {
  567. int i;
  568. /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
  569. list_del_init(&vb->queue);
  570. vb->state = VIDEOBUF_DONE;
  571. do_gettimeofday(&vb->ts);
  572. vb->field_count++;
  573. wake_up(&vb->done);
  574. dev_dbg(pcdev->dev, "%s dequeud buffer (vb=0x%p)\n", __func__, vb);
  575. if (list_empty(&pcdev->capture)) {
  576. pxa_camera_stop_capture(pcdev);
  577. for (i = 0; i < pcdev->channels; i++)
  578. pcdev->sg_tail[i] = NULL;
  579. return;
  580. }
  581. pcdev->active = list_entry(pcdev->capture.next,
  582. struct pxa_buffer, vb.queue);
  583. }
  584. /**
  585. * pxa_camera_check_link_miss - check missed DMA linking
  586. * @pcdev: camera device
  587. *
  588. * The DMA chaining is done with DMA running. This means a tiny temporal window
  589. * remains, where a buffer is queued on the chain, while the chain is already
  590. * stopped. This means the tailed buffer would never be transfered by DMA.
  591. * This function restarts the capture for this corner case, where :
  592. * - DADR() == DADDR_STOP
  593. * - a videobuffer is queued on the pcdev->capture list
  594. *
  595. * Please check the "DMA hot chaining timeslice issue" in
  596. * Documentation/video4linux/pxa_camera.txt
  597. *
  598. * Context: should only be called within the dma irq handler
  599. */
  600. static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
  601. {
  602. int i, is_dma_stopped = 1;
  603. for (i = 0; i < pcdev->channels; i++)
  604. if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
  605. is_dma_stopped = 0;
  606. dev_dbg(pcdev->dev, "%s : top queued buffer=%p, dma_stopped=%d\n",
  607. __func__, pcdev->active, is_dma_stopped);
  608. if (pcdev->active && is_dma_stopped)
  609. pxa_camera_start_capture(pcdev);
  610. }
  611. static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
  612. enum pxa_camera_active_dma act_dma)
  613. {
  614. struct pxa_buffer *buf;
  615. unsigned long flags;
  616. u32 status, camera_status, overrun;
  617. struct videobuf_buffer *vb;
  618. spin_lock_irqsave(&pcdev->lock, flags);
  619. status = DCSR(channel);
  620. DCSR(channel) = status;
  621. camera_status = __raw_readl(pcdev->base + CISR);
  622. overrun = CISR_IFO_0;
  623. if (pcdev->channels == 3)
  624. overrun |= CISR_IFO_1 | CISR_IFO_2;
  625. if (status & DCSR_BUSERR) {
  626. dev_err(pcdev->dev, "DMA Bus Error IRQ!\n");
  627. goto out;
  628. }
  629. if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
  630. dev_err(pcdev->dev, "Unknown DMA IRQ source, "
  631. "status: 0x%08x\n", status);
  632. goto out;
  633. }
  634. /*
  635. * pcdev->active should not be NULL in DMA irq handler.
  636. *
  637. * But there is one corner case : if capture was stopped due to an
  638. * overrun of channel 1, and at that same channel 2 was completed.
  639. *
  640. * When handling the overrun in DMA irq for channel 1, we'll stop the
  641. * capture and restart it (and thus set pcdev->active to NULL). But the
  642. * DMA irq handler will already be pending for channel 2. So on entering
  643. * the DMA irq handler for channel 2 there will be no active buffer, yet
  644. * that is normal.
  645. */
  646. if (!pcdev->active)
  647. goto out;
  648. vb = &pcdev->active->vb;
  649. buf = container_of(vb, struct pxa_buffer, vb);
  650. WARN_ON(buf->inwork || list_empty(&vb->queue));
  651. dev_dbg(pcdev->dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
  652. __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
  653. status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
  654. if (status & DCSR_ENDINTR) {
  655. /*
  656. * It's normal if the last frame creates an overrun, as there
  657. * are no more DMA descriptors to fetch from QCI fifos
  658. */
  659. if (camera_status & overrun &&
  660. !list_is_last(pcdev->capture.next, &pcdev->capture)) {
  661. dev_dbg(pcdev->dev, "FIFO overrun! CISR: %x\n",
  662. camera_status);
  663. pxa_camera_stop_capture(pcdev);
  664. pxa_camera_start_capture(pcdev);
  665. goto out;
  666. }
  667. buf->active_dma &= ~act_dma;
  668. if (!buf->active_dma) {
  669. pxa_camera_wakeup(pcdev, vb, buf);
  670. pxa_camera_check_link_miss(pcdev);
  671. }
  672. }
  673. out:
  674. spin_unlock_irqrestore(&pcdev->lock, flags);
  675. }
  676. static void pxa_camera_dma_irq_y(int channel, void *data)
  677. {
  678. struct pxa_camera_dev *pcdev = data;
  679. pxa_camera_dma_irq(channel, pcdev, DMA_Y);
  680. }
  681. static void pxa_camera_dma_irq_u(int channel, void *data)
  682. {
  683. struct pxa_camera_dev *pcdev = data;
  684. pxa_camera_dma_irq(channel, pcdev, DMA_U);
  685. }
  686. static void pxa_camera_dma_irq_v(int channel, void *data)
  687. {
  688. struct pxa_camera_dev *pcdev = data;
  689. pxa_camera_dma_irq(channel, pcdev, DMA_V);
  690. }
  691. static struct videobuf_queue_ops pxa_videobuf_ops = {
  692. .buf_setup = pxa_videobuf_setup,
  693. .buf_prepare = pxa_videobuf_prepare,
  694. .buf_queue = pxa_videobuf_queue,
  695. .buf_release = pxa_videobuf_release,
  696. };
  697. static void pxa_camera_init_videobuf(struct videobuf_queue *q,
  698. struct soc_camera_device *icd)
  699. {
  700. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  701. struct pxa_camera_dev *pcdev = ici->priv;
  702. /* We must pass NULL as dev pointer, then all pci_* dma operations
  703. * transform to normal dma_* ones. */
  704. videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
  705. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
  706. sizeof(struct pxa_buffer), icd);
  707. }
  708. static u32 mclk_get_divisor(struct pxa_camera_dev *pcdev)
  709. {
  710. unsigned long mclk = pcdev->mclk;
  711. u32 div;
  712. unsigned long lcdclk;
  713. lcdclk = clk_get_rate(pcdev->clk);
  714. pcdev->ciclk = lcdclk;
  715. /* mclk <= ciclk / 4 (27.4.2) */
  716. if (mclk > lcdclk / 4) {
  717. mclk = lcdclk / 4;
  718. dev_warn(pcdev->dev, "Limiting master clock to %lu\n", mclk);
  719. }
  720. /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
  721. div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
  722. /* If we're not supplying MCLK, leave it at 0 */
  723. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  724. pcdev->mclk = lcdclk / (2 * (div + 1));
  725. dev_dbg(pcdev->dev, "LCD clock %luHz, target freq %luHz, "
  726. "divisor %u\n", lcdclk, mclk, div);
  727. return div;
  728. }
  729. static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
  730. unsigned long pclk)
  731. {
  732. /* We want a timeout > 1 pixel time, not ">=" */
  733. u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
  734. __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
  735. }
  736. static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
  737. {
  738. struct pxacamera_platform_data *pdata = pcdev->pdata;
  739. u32 cicr4 = 0;
  740. dev_dbg(pcdev->dev, "Registered platform device at %p data %p\n",
  741. pcdev, pdata);
  742. if (pdata && pdata->init) {
  743. dev_dbg(pcdev->dev, "%s: Init gpios\n", __func__);
  744. pdata->init(pcdev->dev);
  745. }
  746. /* disable all interrupts */
  747. __raw_writel(0x3ff, pcdev->base + CICR0);
  748. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  749. cicr4 |= CICR4_PCLK_EN;
  750. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  751. cicr4 |= CICR4_MCLK_EN;
  752. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  753. cicr4 |= CICR4_PCP;
  754. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  755. cicr4 |= CICR4_HSP;
  756. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  757. cicr4 |= CICR4_VSP;
  758. __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
  759. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  760. /* Initialise the timeout under the assumption pclk = mclk */
  761. recalculate_fifo_timeout(pcdev, pcdev->mclk);
  762. else
  763. /* "Safe default" - 13MHz */
  764. recalculate_fifo_timeout(pcdev, 13000000);
  765. clk_enable(pcdev->clk);
  766. }
  767. static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
  768. {
  769. clk_disable(pcdev->clk);
  770. }
  771. static irqreturn_t pxa_camera_irq(int irq, void *data)
  772. {
  773. struct pxa_camera_dev *pcdev = data;
  774. unsigned long status, cicr0;
  775. struct pxa_buffer *buf;
  776. struct videobuf_buffer *vb;
  777. status = __raw_readl(pcdev->base + CISR);
  778. dev_dbg(pcdev->dev, "Camera interrupt status 0x%lx\n", status);
  779. if (!status)
  780. return IRQ_NONE;
  781. __raw_writel(status, pcdev->base + CISR);
  782. if (status & CISR_EOF) {
  783. pcdev->active = list_first_entry(&pcdev->capture,
  784. struct pxa_buffer, vb.queue);
  785. vb = &pcdev->active->vb;
  786. buf = container_of(vb, struct pxa_buffer, vb);
  787. pxa_videobuf_set_actdma(pcdev, buf);
  788. pxa_dma_start_channels(pcdev);
  789. cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
  790. __raw_writel(cicr0, pcdev->base + CICR0);
  791. }
  792. return IRQ_HANDLED;
  793. }
  794. /*
  795. * The following two functions absolutely depend on the fact, that
  796. * there can be only one camera on PXA quick capture interface
  797. * Called with .video_lock held
  798. */
  799. static int pxa_camera_add_device(struct soc_camera_device *icd)
  800. {
  801. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  802. struct pxa_camera_dev *pcdev = ici->priv;
  803. int ret;
  804. if (pcdev->icd) {
  805. ret = -EBUSY;
  806. goto ebusy;
  807. }
  808. dev_info(&icd->dev, "PXA Camera driver attached to camera %d\n",
  809. icd->devnum);
  810. pxa_camera_activate(pcdev);
  811. ret = icd->ops->init(icd);
  812. if (!ret)
  813. pcdev->icd = icd;
  814. ebusy:
  815. return ret;
  816. }
  817. /* Called with .video_lock held */
  818. static void pxa_camera_remove_device(struct soc_camera_device *icd)
  819. {
  820. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  821. struct pxa_camera_dev *pcdev = ici->priv;
  822. BUG_ON(icd != pcdev->icd);
  823. dev_info(&icd->dev, "PXA Camera driver detached from camera %d\n",
  824. icd->devnum);
  825. /* disable capture, disable interrupts */
  826. __raw_writel(0x3ff, pcdev->base + CICR0);
  827. /* Stop DMA engine */
  828. DCSR(pcdev->dma_chans[0]) = 0;
  829. DCSR(pcdev->dma_chans[1]) = 0;
  830. DCSR(pcdev->dma_chans[2]) = 0;
  831. icd->ops->release(icd);
  832. pxa_camera_deactivate(pcdev);
  833. pcdev->icd = NULL;
  834. }
  835. static int test_platform_param(struct pxa_camera_dev *pcdev,
  836. unsigned char buswidth, unsigned long *flags)
  837. {
  838. /*
  839. * Platform specified synchronization and pixel clock polarities are
  840. * only a recommendation and are only used during probing. The PXA270
  841. * quick capture interface supports both.
  842. */
  843. *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  844. SOCAM_MASTER : SOCAM_SLAVE) |
  845. SOCAM_HSYNC_ACTIVE_HIGH |
  846. SOCAM_HSYNC_ACTIVE_LOW |
  847. SOCAM_VSYNC_ACTIVE_HIGH |
  848. SOCAM_VSYNC_ACTIVE_LOW |
  849. SOCAM_DATA_ACTIVE_HIGH |
  850. SOCAM_PCLK_SAMPLE_RISING |
  851. SOCAM_PCLK_SAMPLE_FALLING;
  852. /* If requested data width is supported by the platform, use it */
  853. switch (buswidth) {
  854. case 10:
  855. if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10))
  856. return -EINVAL;
  857. *flags |= SOCAM_DATAWIDTH_10;
  858. break;
  859. case 9:
  860. if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9))
  861. return -EINVAL;
  862. *flags |= SOCAM_DATAWIDTH_9;
  863. break;
  864. case 8:
  865. if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8))
  866. return -EINVAL;
  867. *flags |= SOCAM_DATAWIDTH_8;
  868. break;
  869. default:
  870. return -EINVAL;
  871. }
  872. return 0;
  873. }
  874. static int pxa_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
  875. {
  876. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  877. struct pxa_camera_dev *pcdev = ici->priv;
  878. unsigned long dw, bpp, bus_flags, camera_flags, common_flags;
  879. u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0;
  880. int ret = test_platform_param(pcdev, icd->buswidth, &bus_flags);
  881. if (ret < 0)
  882. return ret;
  883. camera_flags = icd->ops->query_bus_param(icd);
  884. common_flags = soc_camera_bus_param_compatible(camera_flags, bus_flags);
  885. if (!common_flags)
  886. return -EINVAL;
  887. pcdev->channels = 1;
  888. /* Make choises, based on platform preferences */
  889. if ((common_flags & SOCAM_HSYNC_ACTIVE_HIGH) &&
  890. (common_flags & SOCAM_HSYNC_ACTIVE_LOW)) {
  891. if (pcdev->platform_flags & PXA_CAMERA_HSP)
  892. common_flags &= ~SOCAM_HSYNC_ACTIVE_HIGH;
  893. else
  894. common_flags &= ~SOCAM_HSYNC_ACTIVE_LOW;
  895. }
  896. if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
  897. (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
  898. if (pcdev->platform_flags & PXA_CAMERA_VSP)
  899. common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
  900. else
  901. common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
  902. }
  903. if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
  904. (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
  905. if (pcdev->platform_flags & PXA_CAMERA_PCP)
  906. common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
  907. else
  908. common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
  909. }
  910. ret = icd->ops->set_bus_param(icd, common_flags);
  911. if (ret < 0)
  912. return ret;
  913. /* Datawidth is now guaranteed to be equal to one of the three values.
  914. * We fix bit-per-pixel equal to data-width... */
  915. switch (common_flags & SOCAM_DATAWIDTH_MASK) {
  916. case SOCAM_DATAWIDTH_10:
  917. dw = 4;
  918. bpp = 0x40;
  919. break;
  920. case SOCAM_DATAWIDTH_9:
  921. dw = 3;
  922. bpp = 0x20;
  923. break;
  924. default:
  925. /* Actually it can only be 8 now,
  926. * default is just to silence compiler warnings */
  927. case SOCAM_DATAWIDTH_8:
  928. dw = 2;
  929. bpp = 0;
  930. }
  931. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  932. cicr4 |= CICR4_PCLK_EN;
  933. if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
  934. cicr4 |= CICR4_MCLK_EN;
  935. if (common_flags & SOCAM_PCLK_SAMPLE_FALLING)
  936. cicr4 |= CICR4_PCP;
  937. if (common_flags & SOCAM_HSYNC_ACTIVE_LOW)
  938. cicr4 |= CICR4_HSP;
  939. if (common_flags & SOCAM_VSYNC_ACTIVE_LOW)
  940. cicr4 |= CICR4_VSP;
  941. cicr0 = __raw_readl(pcdev->base + CICR0);
  942. if (cicr0 & CICR0_ENB)
  943. __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
  944. cicr1 = CICR1_PPL_VAL(icd->width - 1) | bpp | dw;
  945. switch (pixfmt) {
  946. case V4L2_PIX_FMT_YUV422P:
  947. pcdev->channels = 3;
  948. cicr1 |= CICR1_YCBCR_F;
  949. /*
  950. * Normally, pxa bus wants as input UYVY format. We allow all
  951. * reorderings of the YUV422 format, as no processing is done,
  952. * and the YUV stream is just passed through without any
  953. * transformation. Note that UYVY is the only format that
  954. * should be used if pxa framebuffer Overlay2 is used.
  955. */
  956. case V4L2_PIX_FMT_UYVY:
  957. case V4L2_PIX_FMT_VYUY:
  958. case V4L2_PIX_FMT_YUYV:
  959. case V4L2_PIX_FMT_YVYU:
  960. cicr1 |= CICR1_COLOR_SP_VAL(2);
  961. break;
  962. case V4L2_PIX_FMT_RGB555:
  963. cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
  964. CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
  965. break;
  966. case V4L2_PIX_FMT_RGB565:
  967. cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
  968. break;
  969. }
  970. cicr2 = 0;
  971. cicr3 = CICR3_LPF_VAL(icd->height - 1) |
  972. CICR3_BFW_VAL(min((unsigned short)255, icd->y_skip_top));
  973. cicr4 |= pcdev->mclk_divisor;
  974. __raw_writel(cicr1, pcdev->base + CICR1);
  975. __raw_writel(cicr2, pcdev->base + CICR2);
  976. __raw_writel(cicr3, pcdev->base + CICR3);
  977. __raw_writel(cicr4, pcdev->base + CICR4);
  978. /* CIF interrupts are not used, only DMA */
  979. cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
  980. CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
  981. cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
  982. __raw_writel(cicr0, pcdev->base + CICR0);
  983. return 0;
  984. }
  985. static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
  986. unsigned char buswidth)
  987. {
  988. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  989. struct pxa_camera_dev *pcdev = ici->priv;
  990. unsigned long bus_flags, camera_flags;
  991. int ret = test_platform_param(pcdev, buswidth, &bus_flags);
  992. if (ret < 0)
  993. return ret;
  994. camera_flags = icd->ops->query_bus_param(icd);
  995. return soc_camera_bus_param_compatible(camera_flags, bus_flags) ? 0 : -EINVAL;
  996. }
  997. static const struct soc_camera_data_format pxa_camera_formats[] = {
  998. {
  999. .name = "Planar YUV422 16 bit",
  1000. .depth = 16,
  1001. .fourcc = V4L2_PIX_FMT_YUV422P,
  1002. .colorspace = V4L2_COLORSPACE_JPEG,
  1003. },
  1004. };
  1005. static bool buswidth_supported(struct soc_camera_device *icd, int depth)
  1006. {
  1007. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1008. struct pxa_camera_dev *pcdev = ici->priv;
  1009. switch (depth) {
  1010. case 8:
  1011. return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8);
  1012. case 9:
  1013. return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9);
  1014. case 10:
  1015. return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10);
  1016. }
  1017. return false;
  1018. }
  1019. static int required_buswidth(const struct soc_camera_data_format *fmt)
  1020. {
  1021. switch (fmt->fourcc) {
  1022. case V4L2_PIX_FMT_UYVY:
  1023. case V4L2_PIX_FMT_VYUY:
  1024. case V4L2_PIX_FMT_YUYV:
  1025. case V4L2_PIX_FMT_YVYU:
  1026. case V4L2_PIX_FMT_RGB565:
  1027. case V4L2_PIX_FMT_RGB555:
  1028. return 8;
  1029. default:
  1030. return fmt->depth;
  1031. }
  1032. }
  1033. static int pxa_camera_get_formats(struct soc_camera_device *icd, int idx,
  1034. struct soc_camera_format_xlate *xlate)
  1035. {
  1036. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1037. int formats = 0, buswidth, ret;
  1038. buswidth = required_buswidth(icd->formats + idx);
  1039. if (!buswidth_supported(icd, buswidth))
  1040. return 0;
  1041. ret = pxa_camera_try_bus_param(icd, buswidth);
  1042. if (ret < 0)
  1043. return 0;
  1044. switch (icd->formats[idx].fourcc) {
  1045. case V4L2_PIX_FMT_UYVY:
  1046. formats++;
  1047. if (xlate) {
  1048. xlate->host_fmt = &pxa_camera_formats[0];
  1049. xlate->cam_fmt = icd->formats + idx;
  1050. xlate->buswidth = buswidth;
  1051. xlate++;
  1052. dev_dbg(&ici->dev, "Providing format %s using %s\n",
  1053. pxa_camera_formats[0].name,
  1054. icd->formats[idx].name);
  1055. }
  1056. case V4L2_PIX_FMT_VYUY:
  1057. case V4L2_PIX_FMT_YUYV:
  1058. case V4L2_PIX_FMT_YVYU:
  1059. case V4L2_PIX_FMT_RGB565:
  1060. case V4L2_PIX_FMT_RGB555:
  1061. formats++;
  1062. if (xlate) {
  1063. xlate->host_fmt = icd->formats + idx;
  1064. xlate->cam_fmt = icd->formats + idx;
  1065. xlate->buswidth = buswidth;
  1066. xlate++;
  1067. dev_dbg(&ici->dev, "Providing format %s packed\n",
  1068. icd->formats[idx].name);
  1069. }
  1070. break;
  1071. default:
  1072. /* Generic pass-through */
  1073. formats++;
  1074. if (xlate) {
  1075. xlate->host_fmt = icd->formats + idx;
  1076. xlate->cam_fmt = icd->formats + idx;
  1077. xlate->buswidth = icd->formats[idx].depth;
  1078. xlate++;
  1079. dev_dbg(&ici->dev,
  1080. "Providing format %s in pass-through mode\n",
  1081. icd->formats[idx].name);
  1082. }
  1083. }
  1084. return formats;
  1085. }
  1086. static int pxa_camera_set_crop(struct soc_camera_device *icd,
  1087. struct v4l2_rect *rect)
  1088. {
  1089. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1090. struct pxa_camera_dev *pcdev = ici->priv;
  1091. struct soc_camera_sense sense = {
  1092. .master_clock = pcdev->mclk,
  1093. .pixel_clock_max = pcdev->ciclk / 4,
  1094. };
  1095. int ret;
  1096. /* If PCLK is used to latch data from the sensor, check sense */
  1097. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1098. icd->sense = &sense;
  1099. ret = icd->ops->set_crop(icd, rect);
  1100. icd->sense = NULL;
  1101. if (ret < 0) {
  1102. dev_warn(&ici->dev, "Failed to crop to %ux%u@%u:%u\n",
  1103. rect->width, rect->height, rect->left, rect->top);
  1104. } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1105. if (sense.pixel_clock > sense.pixel_clock_max) {
  1106. dev_err(&ici->dev,
  1107. "pixel clock %lu set by the camera too high!",
  1108. sense.pixel_clock);
  1109. return -EIO;
  1110. }
  1111. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1112. }
  1113. return ret;
  1114. }
  1115. static int pxa_camera_set_fmt(struct soc_camera_device *icd,
  1116. struct v4l2_format *f)
  1117. {
  1118. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1119. struct pxa_camera_dev *pcdev = ici->priv;
  1120. const struct soc_camera_data_format *cam_fmt = NULL;
  1121. const struct soc_camera_format_xlate *xlate = NULL;
  1122. struct soc_camera_sense sense = {
  1123. .master_clock = pcdev->mclk,
  1124. .pixel_clock_max = pcdev->ciclk / 4,
  1125. };
  1126. struct v4l2_pix_format *pix = &f->fmt.pix;
  1127. struct v4l2_format cam_f = *f;
  1128. int ret;
  1129. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  1130. if (!xlate) {
  1131. dev_warn(&ici->dev, "Format %x not found\n", pix->pixelformat);
  1132. return -EINVAL;
  1133. }
  1134. cam_fmt = xlate->cam_fmt;
  1135. /* If PCLK is used to latch data from the sensor, check sense */
  1136. if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
  1137. icd->sense = &sense;
  1138. cam_f.fmt.pix.pixelformat = cam_fmt->fourcc;
  1139. ret = icd->ops->set_fmt(icd, &cam_f);
  1140. icd->sense = NULL;
  1141. if (ret < 0) {
  1142. dev_warn(&ici->dev, "Failed to configure for format %x\n",
  1143. pix->pixelformat);
  1144. } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
  1145. if (sense.pixel_clock > sense.pixel_clock_max) {
  1146. dev_err(&ici->dev,
  1147. "pixel clock %lu set by the camera too high!",
  1148. sense.pixel_clock);
  1149. return -EIO;
  1150. }
  1151. recalculate_fifo_timeout(pcdev, sense.pixel_clock);
  1152. }
  1153. if (!ret) {
  1154. icd->buswidth = xlate->buswidth;
  1155. icd->current_fmt = xlate->host_fmt;
  1156. }
  1157. return ret;
  1158. }
  1159. static int pxa_camera_try_fmt(struct soc_camera_device *icd,
  1160. struct v4l2_format *f)
  1161. {
  1162. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1163. const struct soc_camera_format_xlate *xlate;
  1164. struct v4l2_pix_format *pix = &f->fmt.pix;
  1165. __u32 pixfmt = pix->pixelformat;
  1166. enum v4l2_field field;
  1167. int ret;
  1168. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  1169. if (!xlate) {
  1170. dev_warn(&ici->dev, "Format %x not found\n", pixfmt);
  1171. return -EINVAL;
  1172. }
  1173. /* limit to pxa hardware capabilities */
  1174. if (pix->height < 32)
  1175. pix->height = 32;
  1176. if (pix->height > 2048)
  1177. pix->height = 2048;
  1178. if (pix->width < 48)
  1179. pix->width = 48;
  1180. if (pix->width > 2048)
  1181. pix->width = 2048;
  1182. pix->width &= ~0x01;
  1183. /*
  1184. * YUV422P planar format requires images size to be a 16 bytes
  1185. * multiple. If not, zeros will be inserted between Y and U planes, and
  1186. * U and V planes, and YUV422P standard would be violated.
  1187. */
  1188. if (xlate->host_fmt->fourcc == V4L2_PIX_FMT_YUV422P) {
  1189. if (!IS_ALIGNED(pix->width * pix->height, YUV422P_SIZE_ALIGN))
  1190. pix->height = ALIGN(pix->height, YUV422P_X_Y_ALIGN);
  1191. if (!IS_ALIGNED(pix->width * pix->height, YUV422P_SIZE_ALIGN))
  1192. pix->width = ALIGN(pix->width, YUV422P_X_Y_ALIGN);
  1193. }
  1194. pix->bytesperline = pix->width *
  1195. DIV_ROUND_UP(xlate->host_fmt->depth, 8);
  1196. pix->sizeimage = pix->height * pix->bytesperline;
  1197. /* camera has to see its format, but the user the original one */
  1198. pix->pixelformat = xlate->cam_fmt->fourcc;
  1199. /* limit to sensor capabilities */
  1200. ret = icd->ops->try_fmt(icd, f);
  1201. pix->pixelformat = xlate->host_fmt->fourcc;
  1202. field = pix->field;
  1203. if (field == V4L2_FIELD_ANY) {
  1204. pix->field = V4L2_FIELD_NONE;
  1205. } else if (field != V4L2_FIELD_NONE) {
  1206. dev_err(&icd->dev, "Field type %d unsupported.\n", field);
  1207. return -EINVAL;
  1208. }
  1209. return ret;
  1210. }
  1211. static int pxa_camera_reqbufs(struct soc_camera_file *icf,
  1212. struct v4l2_requestbuffers *p)
  1213. {
  1214. int i;
  1215. /* This is for locking debugging only. I removed spinlocks and now I
  1216. * check whether .prepare is ever called on a linked buffer, or whether
  1217. * a dma IRQ can occur for an in-work or unlinked buffer. Until now
  1218. * it hadn't triggered */
  1219. for (i = 0; i < p->count; i++) {
  1220. struct pxa_buffer *buf = container_of(icf->vb_vidq.bufs[i],
  1221. struct pxa_buffer, vb);
  1222. buf->inwork = 0;
  1223. INIT_LIST_HEAD(&buf->vb.queue);
  1224. }
  1225. return 0;
  1226. }
  1227. static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
  1228. {
  1229. struct soc_camera_file *icf = file->private_data;
  1230. struct pxa_buffer *buf;
  1231. buf = list_entry(icf->vb_vidq.stream.next, struct pxa_buffer,
  1232. vb.stream);
  1233. poll_wait(file, &buf->vb.done, pt);
  1234. if (buf->vb.state == VIDEOBUF_DONE ||
  1235. buf->vb.state == VIDEOBUF_ERROR)
  1236. return POLLIN|POLLRDNORM;
  1237. return 0;
  1238. }
  1239. static int pxa_camera_querycap(struct soc_camera_host *ici,
  1240. struct v4l2_capability *cap)
  1241. {
  1242. /* cap->name is set by the firendly caller:-> */
  1243. strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
  1244. cap->version = PXA_CAM_VERSION_CODE;
  1245. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  1246. return 0;
  1247. }
  1248. static int pxa_camera_suspend(struct soc_camera_device *icd, pm_message_t state)
  1249. {
  1250. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1251. struct pxa_camera_dev *pcdev = ici->priv;
  1252. int i = 0, ret = 0;
  1253. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
  1254. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
  1255. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
  1256. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
  1257. pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
  1258. if ((pcdev->icd) && (pcdev->icd->ops->suspend))
  1259. ret = pcdev->icd->ops->suspend(pcdev->icd, state);
  1260. return ret;
  1261. }
  1262. static int pxa_camera_resume(struct soc_camera_device *icd)
  1263. {
  1264. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  1265. struct pxa_camera_dev *pcdev = ici->priv;
  1266. int i = 0, ret = 0;
  1267. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1268. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1269. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1270. __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
  1271. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
  1272. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
  1273. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
  1274. __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
  1275. if ((pcdev->icd) && (pcdev->icd->ops->resume))
  1276. ret = pcdev->icd->ops->resume(pcdev->icd);
  1277. /* Restart frame capture if active buffer exists */
  1278. if (!ret && pcdev->active)
  1279. pxa_camera_start_capture(pcdev);
  1280. return ret;
  1281. }
  1282. static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
  1283. .owner = THIS_MODULE,
  1284. .add = pxa_camera_add_device,
  1285. .remove = pxa_camera_remove_device,
  1286. .suspend = pxa_camera_suspend,
  1287. .resume = pxa_camera_resume,
  1288. .set_crop = pxa_camera_set_crop,
  1289. .get_formats = pxa_camera_get_formats,
  1290. .set_fmt = pxa_camera_set_fmt,
  1291. .try_fmt = pxa_camera_try_fmt,
  1292. .init_videobuf = pxa_camera_init_videobuf,
  1293. .reqbufs = pxa_camera_reqbufs,
  1294. .poll = pxa_camera_poll,
  1295. .querycap = pxa_camera_querycap,
  1296. .set_bus_param = pxa_camera_set_bus_param,
  1297. };
  1298. static int pxa_camera_probe(struct platform_device *pdev)
  1299. {
  1300. struct pxa_camera_dev *pcdev;
  1301. struct resource *res;
  1302. void __iomem *base;
  1303. int irq;
  1304. int err = 0;
  1305. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1306. irq = platform_get_irq(pdev, 0);
  1307. if (!res || irq < 0) {
  1308. err = -ENODEV;
  1309. goto exit;
  1310. }
  1311. pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
  1312. if (!pcdev) {
  1313. dev_err(&pdev->dev, "Could not allocate pcdev\n");
  1314. err = -ENOMEM;
  1315. goto exit;
  1316. }
  1317. pcdev->clk = clk_get(&pdev->dev, NULL);
  1318. if (IS_ERR(pcdev->clk)) {
  1319. err = PTR_ERR(pcdev->clk);
  1320. goto exit_kfree;
  1321. }
  1322. platform_set_drvdata(pdev, pcdev);
  1323. pcdev->res = res;
  1324. pcdev->pdata = pdev->dev.platform_data;
  1325. pcdev->platform_flags = pcdev->pdata->flags;
  1326. if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
  1327. PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
  1328. /* Platform hasn't set available data widths. This is bad.
  1329. * Warn and use a default. */
  1330. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  1331. "data widths, using default 10 bit\n");
  1332. pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
  1333. }
  1334. pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
  1335. if (!pcdev->mclk) {
  1336. dev_warn(&pdev->dev,
  1337. "mclk == 0! Please, fix your platform data. "
  1338. "Using default 20MHz\n");
  1339. pcdev->mclk = 20000000;
  1340. }
  1341. pcdev->dev = &pdev->dev;
  1342. pcdev->mclk_divisor = mclk_get_divisor(pcdev);
  1343. INIT_LIST_HEAD(&pcdev->capture);
  1344. spin_lock_init(&pcdev->lock);
  1345. /*
  1346. * Request the regions.
  1347. */
  1348. if (!request_mem_region(res->start, resource_size(res),
  1349. PXA_CAM_DRV_NAME)) {
  1350. err = -EBUSY;
  1351. goto exit_clk;
  1352. }
  1353. base = ioremap(res->start, resource_size(res));
  1354. if (!base) {
  1355. err = -ENOMEM;
  1356. goto exit_release;
  1357. }
  1358. pcdev->irq = irq;
  1359. pcdev->base = base;
  1360. /* request dma */
  1361. err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
  1362. pxa_camera_dma_irq_y, pcdev);
  1363. if (err < 0) {
  1364. dev_err(pcdev->dev, "Can't request DMA for Y\n");
  1365. goto exit_iounmap;
  1366. }
  1367. pcdev->dma_chans[0] = err;
  1368. dev_dbg(pcdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
  1369. err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
  1370. pxa_camera_dma_irq_u, pcdev);
  1371. if (err < 0) {
  1372. dev_err(pcdev->dev, "Can't request DMA for U\n");
  1373. goto exit_free_dma_y;
  1374. }
  1375. pcdev->dma_chans[1] = err;
  1376. dev_dbg(pcdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
  1377. err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
  1378. pxa_camera_dma_irq_v, pcdev);
  1379. if (err < 0) {
  1380. dev_err(pcdev->dev, "Can't request DMA for V\n");
  1381. goto exit_free_dma_u;
  1382. }
  1383. pcdev->dma_chans[2] = err;
  1384. dev_dbg(pcdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
  1385. DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
  1386. DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
  1387. DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
  1388. /* request irq */
  1389. err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
  1390. pcdev);
  1391. if (err) {
  1392. dev_err(pcdev->dev, "Camera interrupt register failed \n");
  1393. goto exit_free_dma;
  1394. }
  1395. pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
  1396. pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
  1397. pcdev->soc_host.priv = pcdev;
  1398. pcdev->soc_host.dev.parent = &pdev->dev;
  1399. pcdev->soc_host.nr = pdev->id;
  1400. err = soc_camera_host_register(&pcdev->soc_host);
  1401. if (err)
  1402. goto exit_free_irq;
  1403. return 0;
  1404. exit_free_irq:
  1405. free_irq(pcdev->irq, pcdev);
  1406. exit_free_dma:
  1407. pxa_free_dma(pcdev->dma_chans[2]);
  1408. exit_free_dma_u:
  1409. pxa_free_dma(pcdev->dma_chans[1]);
  1410. exit_free_dma_y:
  1411. pxa_free_dma(pcdev->dma_chans[0]);
  1412. exit_iounmap:
  1413. iounmap(base);
  1414. exit_release:
  1415. release_mem_region(res->start, resource_size(res));
  1416. exit_clk:
  1417. clk_put(pcdev->clk);
  1418. exit_kfree:
  1419. kfree(pcdev);
  1420. exit:
  1421. return err;
  1422. }
  1423. static int __devexit pxa_camera_remove(struct platform_device *pdev)
  1424. {
  1425. struct pxa_camera_dev *pcdev = platform_get_drvdata(pdev);
  1426. struct resource *res;
  1427. clk_put(pcdev->clk);
  1428. pxa_free_dma(pcdev->dma_chans[0]);
  1429. pxa_free_dma(pcdev->dma_chans[1]);
  1430. pxa_free_dma(pcdev->dma_chans[2]);
  1431. free_irq(pcdev->irq, pcdev);
  1432. soc_camera_host_unregister(&pcdev->soc_host);
  1433. iounmap(pcdev->base);
  1434. res = pcdev->res;
  1435. release_mem_region(res->start, resource_size(res));
  1436. kfree(pcdev);
  1437. dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
  1438. return 0;
  1439. }
  1440. static struct platform_driver pxa_camera_driver = {
  1441. .driver = {
  1442. .name = PXA_CAM_DRV_NAME,
  1443. },
  1444. .probe = pxa_camera_probe,
  1445. .remove = __exit_p(pxa_camera_remove),
  1446. };
  1447. static int __devinit pxa_camera_init(void)
  1448. {
  1449. return platform_driver_register(&pxa_camera_driver);
  1450. }
  1451. static void __exit pxa_camera_exit(void)
  1452. {
  1453. platform_driver_unregister(&pxa_camera_driver);
  1454. }
  1455. module_init(pxa_camera_init);
  1456. module_exit(pxa_camera_exit);
  1457. MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
  1458. MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
  1459. MODULE_LICENSE("GPL");