sccnxp.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991
  1. /*
  2. * NXP (Philips) SCC+++(SCN+++) serial driver
  3. *
  4. * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  14. #define SUPPORT_SYSRQ
  15. #endif
  16. #include <linux/err.h>
  17. #include <linux/module.h>
  18. #include <linux/device.h>
  19. #include <linux/console.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial.h>
  22. #include <linux/io.h>
  23. #include <linux/tty.h>
  24. #include <linux/tty_flip.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/platform_data/sccnxp.h>
  27. #define SCCNXP_NAME "uart-sccnxp"
  28. #define SCCNXP_MAJOR 204
  29. #define SCCNXP_MINOR 205
  30. #define SCCNXP_MR_REG (0x00)
  31. # define MR0_BAUD_NORMAL (0 << 0)
  32. # define MR0_BAUD_EXT1 (1 << 0)
  33. # define MR0_BAUD_EXT2 (5 << 0)
  34. # define MR0_FIFO (1 << 3)
  35. # define MR0_TXLVL (1 << 4)
  36. # define MR1_BITS_5 (0 << 0)
  37. # define MR1_BITS_6 (1 << 0)
  38. # define MR1_BITS_7 (2 << 0)
  39. # define MR1_BITS_8 (3 << 0)
  40. # define MR1_PAR_EVN (0 << 2)
  41. # define MR1_PAR_ODD (1 << 2)
  42. # define MR1_PAR_NO (4 << 2)
  43. # define MR2_STOP1 (7 << 0)
  44. # define MR2_STOP2 (0xf << 0)
  45. #define SCCNXP_SR_REG (0x01)
  46. #define SCCNXP_CSR_REG SCCNXP_SR_REG
  47. # define SR_RXRDY (1 << 0)
  48. # define SR_FULL (1 << 1)
  49. # define SR_TXRDY (1 << 2)
  50. # define SR_TXEMT (1 << 3)
  51. # define SR_OVR (1 << 4)
  52. # define SR_PE (1 << 5)
  53. # define SR_FE (1 << 6)
  54. # define SR_BRK (1 << 7)
  55. #define SCCNXP_CR_REG (0x02)
  56. # define CR_RX_ENABLE (1 << 0)
  57. # define CR_RX_DISABLE (1 << 1)
  58. # define CR_TX_ENABLE (1 << 2)
  59. # define CR_TX_DISABLE (1 << 3)
  60. # define CR_CMD_MRPTR1 (0x01 << 4)
  61. # define CR_CMD_RX_RESET (0x02 << 4)
  62. # define CR_CMD_TX_RESET (0x03 << 4)
  63. # define CR_CMD_STATUS_RESET (0x04 << 4)
  64. # define CR_CMD_BREAK_RESET (0x05 << 4)
  65. # define CR_CMD_START_BREAK (0x06 << 4)
  66. # define CR_CMD_STOP_BREAK (0x07 << 4)
  67. # define CR_CMD_MRPTR0 (0x0b << 4)
  68. #define SCCNXP_RHR_REG (0x03)
  69. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  70. #define SCCNXP_IPCR_REG (0x04)
  71. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  72. # define ACR_BAUD0 (0 << 7)
  73. # define ACR_BAUD1 (1 << 7)
  74. # define ACR_TIMER_MODE (6 << 4)
  75. #define SCCNXP_ISR_REG (0x05)
  76. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  77. # define IMR_TXRDY (1 << 0)
  78. # define IMR_RXRDY (1 << 1)
  79. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  80. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  81. #define SCCNXP_IPR_REG (0x0d)
  82. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  83. #define SCCNXP_SOP_REG (0x0e)
  84. #define SCCNXP_ROP_REG (0x0f)
  85. /* Route helpers */
  86. #define MCTRL_MASK(sig) (0xf << (sig))
  87. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  88. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  89. /* Supported chip types */
  90. enum {
  91. SCCNXP_TYPE_SC2681 = 2681,
  92. SCCNXP_TYPE_SC2691 = 2691,
  93. SCCNXP_TYPE_SC2692 = 2692,
  94. SCCNXP_TYPE_SC2891 = 2891,
  95. SCCNXP_TYPE_SC2892 = 2892,
  96. SCCNXP_TYPE_SC28202 = 28202,
  97. SCCNXP_TYPE_SC68681 = 68681,
  98. SCCNXP_TYPE_SC68692 = 68692,
  99. };
  100. struct sccnxp_port {
  101. struct uart_driver uart;
  102. struct uart_port port[SCCNXP_MAX_UARTS];
  103. const char *name;
  104. int irq;
  105. u8 imr;
  106. u8 addr_mask;
  107. int freq_std;
  108. int flags;
  109. #define SCCNXP_HAVE_IO 0x00000001
  110. #define SCCNXP_HAVE_MR0 0x00000002
  111. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  112. struct console console;
  113. #endif
  114. struct mutex sccnxp_mutex;
  115. struct sccnxp_pdata pdata;
  116. };
  117. static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
  118. {
  119. return readb(base + (reg << shift));
  120. }
  121. static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
  122. {
  123. writeb(v, base + (reg << shift));
  124. }
  125. static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
  126. {
  127. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  128. return sccnxp_raw_read(port->membase, reg & s->addr_mask,
  129. port->regshift);
  130. }
  131. static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  132. {
  133. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  134. sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
  135. }
  136. static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  137. {
  138. return sccnxp_read(port, (port->line << 3) + reg);
  139. }
  140. static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  141. {
  142. sccnxp_write(port, (port->line << 3) + reg, v);
  143. }
  144. static int sccnxp_update_best_err(int a, int b, int *besterr)
  145. {
  146. int err = abs(a - b);
  147. if ((*besterr < 0) || (*besterr > err)) {
  148. *besterr = err;
  149. return 0;
  150. }
  151. return 1;
  152. }
  153. struct baud_table {
  154. u8 csr;
  155. u8 acr;
  156. u8 mr0;
  157. int baud;
  158. };
  159. const struct baud_table baud_std[] = {
  160. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  161. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  162. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  163. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  164. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  165. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  166. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  167. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  168. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  169. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  170. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  171. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  172. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  173. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  174. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  175. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  176. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  177. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  178. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  179. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  180. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  181. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  182. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  183. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  184. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  185. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  186. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  187. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  188. { 0, 0, 0, 0 }
  189. };
  190. static int sccnxp_set_baud(struct uart_port *port, int baud)
  191. {
  192. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  193. int div_std, tmp_baud, bestbaud = baud, besterr = -1;
  194. u8 i, acr = 0, csr = 0, mr0 = 0;
  195. /* Find best baud from table */
  196. for (i = 0; baud_std[i].baud && besterr; i++) {
  197. if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
  198. continue;
  199. div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
  200. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  201. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  202. acr = baud_std[i].acr;
  203. csr = baud_std[i].csr;
  204. mr0 = baud_std[i].mr0;
  205. bestbaud = tmp_baud;
  206. }
  207. }
  208. if (s->flags & SCCNXP_HAVE_MR0) {
  209. /* Enable FIFO, set half level for TX */
  210. mr0 |= MR0_FIFO | MR0_TXLVL;
  211. /* Update MR0 */
  212. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  213. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  214. }
  215. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  216. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  217. if (baud != bestbaud)
  218. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  219. baud, bestbaud);
  220. return bestbaud;
  221. }
  222. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  223. {
  224. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  225. s->imr |= mask << (port->line * 4);
  226. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  227. }
  228. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  229. {
  230. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  231. s->imr &= ~(mask << (port->line * 4));
  232. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  233. }
  234. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  235. {
  236. u8 bitmask;
  237. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  238. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  239. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  240. if (state)
  241. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  242. else
  243. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  244. }
  245. }
  246. static void sccnxp_handle_rx(struct uart_port *port)
  247. {
  248. u8 sr;
  249. unsigned int ch, flag;
  250. struct tty_struct *tty = tty_port_tty_get(&port->state->port);
  251. if (!tty)
  252. return;
  253. for (;;) {
  254. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  255. if (!(sr & SR_RXRDY))
  256. break;
  257. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  258. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  259. port->icount.rx++;
  260. flag = TTY_NORMAL;
  261. if (unlikely(sr)) {
  262. if (sr & SR_BRK) {
  263. port->icount.brk++;
  264. if (uart_handle_break(port))
  265. continue;
  266. } else if (sr & SR_PE)
  267. port->icount.parity++;
  268. else if (sr & SR_FE)
  269. port->icount.frame++;
  270. else if (sr & SR_OVR)
  271. port->icount.overrun++;
  272. sr &= port->read_status_mask;
  273. if (sr & SR_BRK)
  274. flag = TTY_BREAK;
  275. else if (sr & SR_PE)
  276. flag = TTY_PARITY;
  277. else if (sr & SR_FE)
  278. flag = TTY_FRAME;
  279. else if (sr & SR_OVR)
  280. flag = TTY_OVERRUN;
  281. }
  282. if (uart_handle_sysrq_char(port, ch))
  283. continue;
  284. if (sr & port->ignore_status_mask)
  285. continue;
  286. uart_insert_char(port, sr, SR_OVR, ch, flag);
  287. }
  288. tty_flip_buffer_push(tty);
  289. tty_kref_put(tty);
  290. }
  291. static void sccnxp_handle_tx(struct uart_port *port)
  292. {
  293. u8 sr;
  294. struct circ_buf *xmit = &port->state->xmit;
  295. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  296. if (unlikely(port->x_char)) {
  297. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  298. port->icount.tx++;
  299. port->x_char = 0;
  300. return;
  301. }
  302. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  303. /* Disable TX if FIFO is empty */
  304. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  305. sccnxp_disable_irq(port, IMR_TXRDY);
  306. /* Set direction to input */
  307. if (s->flags & SCCNXP_HAVE_IO)
  308. sccnxp_set_bit(port, DIR_OP, 0);
  309. }
  310. return;
  311. }
  312. while (!uart_circ_empty(xmit)) {
  313. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  314. if (!(sr & SR_TXRDY))
  315. break;
  316. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  317. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  318. port->icount.tx++;
  319. }
  320. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  321. uart_write_wakeup(port);
  322. }
  323. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  324. {
  325. int i;
  326. u8 isr;
  327. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  328. mutex_lock(&s->sccnxp_mutex);
  329. for (;;) {
  330. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  331. isr &= s->imr;
  332. if (!isr)
  333. break;
  334. dev_dbg(s->port[0].dev, "IRQ status: 0x%02x\n", isr);
  335. for (i = 0; i < s->uart.nr; i++) {
  336. if (isr & ISR_RXRDY(i))
  337. sccnxp_handle_rx(&s->port[i]);
  338. if (isr & ISR_TXRDY(i))
  339. sccnxp_handle_tx(&s->port[i]);
  340. }
  341. }
  342. mutex_unlock(&s->sccnxp_mutex);
  343. return IRQ_HANDLED;
  344. }
  345. static void sccnxp_start_tx(struct uart_port *port)
  346. {
  347. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  348. mutex_lock(&s->sccnxp_mutex);
  349. /* Set direction to output */
  350. if (s->flags & SCCNXP_HAVE_IO)
  351. sccnxp_set_bit(port, DIR_OP, 1);
  352. sccnxp_enable_irq(port, IMR_TXRDY);
  353. mutex_unlock(&s->sccnxp_mutex);
  354. }
  355. static void sccnxp_stop_tx(struct uart_port *port)
  356. {
  357. /* Do nothing */
  358. }
  359. static void sccnxp_stop_rx(struct uart_port *port)
  360. {
  361. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  362. mutex_lock(&s->sccnxp_mutex);
  363. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  364. mutex_unlock(&s->sccnxp_mutex);
  365. }
  366. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  367. {
  368. u8 val;
  369. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  370. mutex_lock(&s->sccnxp_mutex);
  371. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  372. mutex_unlock(&s->sccnxp_mutex);
  373. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  374. }
  375. static void sccnxp_enable_ms(struct uart_port *port)
  376. {
  377. /* Do nothing */
  378. }
  379. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  380. {
  381. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  382. if (!(s->flags & SCCNXP_HAVE_IO))
  383. return;
  384. mutex_lock(&s->sccnxp_mutex);
  385. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  386. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  387. mutex_unlock(&s->sccnxp_mutex);
  388. }
  389. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  390. {
  391. u8 bitmask, ipr;
  392. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  393. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  394. if (!(s->flags & SCCNXP_HAVE_IO))
  395. return mctrl;
  396. mutex_lock(&s->sccnxp_mutex);
  397. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  398. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  399. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  400. DSR_IP);
  401. mctrl &= ~TIOCM_DSR;
  402. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  403. }
  404. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  405. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  406. CTS_IP);
  407. mctrl &= ~TIOCM_CTS;
  408. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  409. }
  410. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  411. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  412. DCD_IP);
  413. mctrl &= ~TIOCM_CAR;
  414. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  415. }
  416. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  417. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  418. RNG_IP);
  419. mctrl &= ~TIOCM_RNG;
  420. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  421. }
  422. mutex_unlock(&s->sccnxp_mutex);
  423. return mctrl;
  424. }
  425. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  426. {
  427. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  428. mutex_lock(&s->sccnxp_mutex);
  429. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  430. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  431. mutex_unlock(&s->sccnxp_mutex);
  432. }
  433. static void sccnxp_set_termios(struct uart_port *port,
  434. struct ktermios *termios, struct ktermios *old)
  435. {
  436. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  437. u8 mr1, mr2;
  438. int baud;
  439. mutex_lock(&s->sccnxp_mutex);
  440. /* Mask termios capabilities we don't support */
  441. termios->c_cflag &= ~CMSPAR;
  442. /* Disable RX & TX, reset break condition, status and FIFOs */
  443. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  444. CR_RX_DISABLE | CR_TX_DISABLE);
  445. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  446. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  447. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  448. /* Word size */
  449. switch (termios->c_cflag & CSIZE) {
  450. case CS5:
  451. mr1 = MR1_BITS_5;
  452. break;
  453. case CS6:
  454. mr1 = MR1_BITS_6;
  455. break;
  456. case CS7:
  457. mr1 = MR1_BITS_7;
  458. break;
  459. case CS8:
  460. default:
  461. mr1 = MR1_BITS_8;
  462. break;
  463. }
  464. /* Parity */
  465. if (termios->c_cflag & PARENB) {
  466. if (termios->c_cflag & PARODD)
  467. mr1 |= MR1_PAR_ODD;
  468. } else
  469. mr1 |= MR1_PAR_NO;
  470. /* Stop bits */
  471. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  472. /* Update desired format */
  473. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  474. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  475. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  476. /* Set read status mask */
  477. port->read_status_mask = SR_OVR;
  478. if (termios->c_iflag & INPCK)
  479. port->read_status_mask |= SR_PE | SR_FE;
  480. if (termios->c_iflag & (BRKINT | PARMRK))
  481. port->read_status_mask |= SR_BRK;
  482. /* Set status ignore mask */
  483. port->ignore_status_mask = 0;
  484. if (termios->c_iflag & IGNBRK)
  485. port->ignore_status_mask |= SR_BRK;
  486. if (!(termios->c_cflag & CREAD))
  487. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  488. /* Setup baudrate */
  489. baud = uart_get_baud_rate(port, termios, old, 50,
  490. (s->flags & SCCNXP_HAVE_MR0) ?
  491. 230400 : 38400);
  492. baud = sccnxp_set_baud(port, baud);
  493. /* Update timeout according to new baud rate */
  494. uart_update_timeout(port, termios->c_cflag, baud);
  495. if (tty_termios_baud_rate(termios))
  496. tty_termios_encode_baud_rate(termios, baud, baud);
  497. /* Enable RX & TX */
  498. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  499. mutex_unlock(&s->sccnxp_mutex);
  500. }
  501. static int sccnxp_startup(struct uart_port *port)
  502. {
  503. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  504. mutex_lock(&s->sccnxp_mutex);
  505. if (s->flags & SCCNXP_HAVE_IO) {
  506. /* Outputs are controlled manually */
  507. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  508. }
  509. /* Reset break condition, status and FIFOs */
  510. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  511. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  512. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  513. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  514. /* Enable RX & TX */
  515. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  516. /* Enable RX interrupt */
  517. sccnxp_enable_irq(port, IMR_RXRDY);
  518. mutex_unlock(&s->sccnxp_mutex);
  519. return 0;
  520. }
  521. static void sccnxp_shutdown(struct uart_port *port)
  522. {
  523. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  524. mutex_lock(&s->sccnxp_mutex);
  525. /* Disable interrupts */
  526. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  527. /* Disable TX & RX */
  528. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  529. /* Leave direction to input */
  530. if (s->flags & SCCNXP_HAVE_IO)
  531. sccnxp_set_bit(port, DIR_OP, 0);
  532. mutex_unlock(&s->sccnxp_mutex);
  533. }
  534. static const char *sccnxp_type(struct uart_port *port)
  535. {
  536. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  537. return (port->type == PORT_SC26XX) ? s->name : NULL;
  538. }
  539. static void sccnxp_release_port(struct uart_port *port)
  540. {
  541. /* Do nothing */
  542. }
  543. static int sccnxp_request_port(struct uart_port *port)
  544. {
  545. /* Do nothing */
  546. return 0;
  547. }
  548. static void sccnxp_config_port(struct uart_port *port, int flags)
  549. {
  550. if (flags & UART_CONFIG_TYPE)
  551. port->type = PORT_SC26XX;
  552. }
  553. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  554. {
  555. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  556. return 0;
  557. if (s->irq == port->irq)
  558. return 0;
  559. return -EINVAL;
  560. }
  561. static const struct uart_ops sccnxp_ops = {
  562. .tx_empty = sccnxp_tx_empty,
  563. .set_mctrl = sccnxp_set_mctrl,
  564. .get_mctrl = sccnxp_get_mctrl,
  565. .stop_tx = sccnxp_stop_tx,
  566. .start_tx = sccnxp_start_tx,
  567. .stop_rx = sccnxp_stop_rx,
  568. .enable_ms = sccnxp_enable_ms,
  569. .break_ctl = sccnxp_break_ctl,
  570. .startup = sccnxp_startup,
  571. .shutdown = sccnxp_shutdown,
  572. .set_termios = sccnxp_set_termios,
  573. .type = sccnxp_type,
  574. .release_port = sccnxp_release_port,
  575. .request_port = sccnxp_request_port,
  576. .config_port = sccnxp_config_port,
  577. .verify_port = sccnxp_verify_port,
  578. };
  579. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  580. static void sccnxp_console_putchar(struct uart_port *port, int c)
  581. {
  582. int tryes = 100000;
  583. while (tryes--) {
  584. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  585. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  586. break;
  587. }
  588. barrier();
  589. }
  590. }
  591. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  592. {
  593. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  594. struct uart_port *port = &s->port[co->index];
  595. mutex_lock(&s->sccnxp_mutex);
  596. uart_console_write(port, c, n, sccnxp_console_putchar);
  597. mutex_unlock(&s->sccnxp_mutex);
  598. }
  599. static int sccnxp_console_setup(struct console *co, char *options)
  600. {
  601. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  602. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  603. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  604. if (options)
  605. uart_parse_options(options, &baud, &parity, &bits, &flow);
  606. return uart_set_options(port, co, baud, parity, bits, flow);
  607. }
  608. #endif
  609. static int sccnxp_probe(struct platform_device *pdev)
  610. {
  611. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  612. int chiptype = pdev->id_entry->driver_data;
  613. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  614. int i, ret, fifosize, freq_min, freq_max;
  615. struct sccnxp_port *s;
  616. void __iomem *membase;
  617. if (!res) {
  618. dev_err(&pdev->dev, "Missing memory resource data\n");
  619. return -EADDRNOTAVAIL;
  620. }
  621. dev_set_name(&pdev->dev, SCCNXP_NAME);
  622. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  623. if (!s) {
  624. dev_err(&pdev->dev, "Error allocating port structure\n");
  625. return -ENOMEM;
  626. }
  627. platform_set_drvdata(pdev, s);
  628. mutex_init(&s->sccnxp_mutex);
  629. /* Individual chip settings */
  630. switch (chiptype) {
  631. case SCCNXP_TYPE_SC2681:
  632. s->name = "SC2681";
  633. s->uart.nr = 2;
  634. s->freq_std = 3686400;
  635. s->addr_mask = 0x0f;
  636. s->flags = SCCNXP_HAVE_IO;
  637. fifosize = 3;
  638. freq_min = 1000000;
  639. freq_max = 4000000;
  640. break;
  641. case SCCNXP_TYPE_SC2691:
  642. s->name = "SC2691";
  643. s->uart.nr = 1;
  644. s->freq_std = 3686400;
  645. s->addr_mask = 0x07;
  646. s->flags = 0;
  647. fifosize = 3;
  648. freq_min = 1000000;
  649. freq_max = 4000000;
  650. break;
  651. case SCCNXP_TYPE_SC2692:
  652. s->name = "SC2692";
  653. s->uart.nr = 2;
  654. s->freq_std = 3686400;
  655. s->addr_mask = 0x0f;
  656. s->flags = SCCNXP_HAVE_IO;
  657. fifosize = 3;
  658. freq_min = 1000000;
  659. freq_max = 4000000;
  660. break;
  661. case SCCNXP_TYPE_SC2891:
  662. s->name = "SC2891";
  663. s->uart.nr = 1;
  664. s->freq_std = 3686400;
  665. s->addr_mask = 0x0f;
  666. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  667. fifosize = 16;
  668. freq_min = 100000;
  669. freq_max = 8000000;
  670. break;
  671. case SCCNXP_TYPE_SC2892:
  672. s->name = "SC2892";
  673. s->uart.nr = 2;
  674. s->freq_std = 3686400;
  675. s->addr_mask = 0x0f;
  676. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  677. fifosize = 16;
  678. freq_min = 100000;
  679. freq_max = 8000000;
  680. break;
  681. case SCCNXP_TYPE_SC28202:
  682. s->name = "SC28202";
  683. s->uart.nr = 2;
  684. s->freq_std = 14745600;
  685. s->addr_mask = 0x7f;
  686. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  687. fifosize = 256;
  688. freq_min = 1000000;
  689. freq_max = 50000000;
  690. break;
  691. case SCCNXP_TYPE_SC68681:
  692. s->name = "SC68681";
  693. s->uart.nr = 2;
  694. s->freq_std = 3686400;
  695. s->addr_mask = 0x0f;
  696. s->flags = SCCNXP_HAVE_IO;
  697. fifosize = 3;
  698. freq_min = 1000000;
  699. freq_max = 4000000;
  700. break;
  701. case SCCNXP_TYPE_SC68692:
  702. s->name = "SC68692";
  703. s->uart.nr = 2;
  704. s->freq_std = 3686400;
  705. s->addr_mask = 0x0f;
  706. s->flags = SCCNXP_HAVE_IO;
  707. fifosize = 3;
  708. freq_min = 1000000;
  709. freq_max = 4000000;
  710. break;
  711. default:
  712. dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
  713. ret = -ENOTSUPP;
  714. goto err_out;
  715. }
  716. if (!pdata) {
  717. dev_warn(&pdev->dev,
  718. "No platform data supplied, using defaults\n");
  719. s->pdata.frequency = s->freq_std;
  720. } else
  721. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  722. s->irq = platform_get_irq(pdev, 0);
  723. if (s->irq <= 0) {
  724. dev_err(&pdev->dev, "Missing irq resource data\n");
  725. ret = -ENXIO;
  726. goto err_out;
  727. }
  728. /* Check input frequency */
  729. if ((s->pdata.frequency < freq_min) ||
  730. (s->pdata.frequency > freq_max)) {
  731. dev_err(&pdev->dev, "Frequency out of bounds\n");
  732. ret = -EINVAL;
  733. goto err_out;
  734. }
  735. membase = devm_ioremap_resource(&pdev->dev, res);
  736. if (IS_ERR(membase)) {
  737. ret = PTR_ERR(membase);
  738. goto err_out;
  739. }
  740. s->uart.owner = THIS_MODULE;
  741. s->uart.dev_name = "ttySC";
  742. s->uart.major = SCCNXP_MAJOR;
  743. s->uart.minor = SCCNXP_MINOR;
  744. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  745. s->uart.cons = &s->console;
  746. s->uart.cons->device = uart_console_device;
  747. s->uart.cons->write = sccnxp_console_write;
  748. s->uart.cons->setup = sccnxp_console_setup;
  749. s->uart.cons->flags = CON_PRINTBUFFER;
  750. s->uart.cons->index = -1;
  751. s->uart.cons->data = s;
  752. strcpy(s->uart.cons->name, "ttySC");
  753. #endif
  754. ret = uart_register_driver(&s->uart);
  755. if (ret) {
  756. dev_err(&pdev->dev, "Registering UART driver failed\n");
  757. goto err_out;
  758. }
  759. for (i = 0; i < s->uart.nr; i++) {
  760. s->port[i].line = i;
  761. s->port[i].dev = &pdev->dev;
  762. s->port[i].irq = s->irq;
  763. s->port[i].type = PORT_SC26XX;
  764. s->port[i].fifosize = fifosize;
  765. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  766. s->port[i].iotype = UPIO_MEM;
  767. s->port[i].mapbase = res->start;
  768. s->port[i].membase = membase;
  769. s->port[i].regshift = s->pdata.reg_shift;
  770. s->port[i].uartclk = s->pdata.frequency;
  771. s->port[i].ops = &sccnxp_ops;
  772. uart_add_one_port(&s->uart, &s->port[i]);
  773. /* Set direction to input */
  774. if (s->flags & SCCNXP_HAVE_IO)
  775. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  776. }
  777. /* Disable interrupts */
  778. s->imr = 0;
  779. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  780. /* Board specific configure */
  781. if (s->pdata.init)
  782. s->pdata.init();
  783. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL, sccnxp_ist,
  784. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  785. dev_name(&pdev->dev), s);
  786. if (!ret)
  787. return 0;
  788. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  789. err_out:
  790. platform_set_drvdata(pdev, NULL);
  791. return ret;
  792. }
  793. static int sccnxp_remove(struct platform_device *pdev)
  794. {
  795. int i;
  796. struct sccnxp_port *s = platform_get_drvdata(pdev);
  797. devm_free_irq(&pdev->dev, s->irq, s);
  798. for (i = 0; i < s->uart.nr; i++)
  799. uart_remove_one_port(&s->uart, &s->port[i]);
  800. uart_unregister_driver(&s->uart);
  801. platform_set_drvdata(pdev, NULL);
  802. if (s->pdata.exit)
  803. s->pdata.exit();
  804. return 0;
  805. }
  806. static const struct platform_device_id sccnxp_id_table[] = {
  807. { "sc2681", SCCNXP_TYPE_SC2681 },
  808. { "sc2691", SCCNXP_TYPE_SC2691 },
  809. { "sc2692", SCCNXP_TYPE_SC2692 },
  810. { "sc2891", SCCNXP_TYPE_SC2891 },
  811. { "sc2892", SCCNXP_TYPE_SC2892 },
  812. { "sc28202", SCCNXP_TYPE_SC28202 },
  813. { "sc68681", SCCNXP_TYPE_SC68681 },
  814. { "sc68692", SCCNXP_TYPE_SC68692 },
  815. { },
  816. };
  817. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  818. static struct platform_driver sccnxp_uart_driver = {
  819. .driver = {
  820. .name = SCCNXP_NAME,
  821. .owner = THIS_MODULE,
  822. },
  823. .probe = sccnxp_probe,
  824. .remove = sccnxp_remove,
  825. .id_table = sccnxp_id_table,
  826. };
  827. module_platform_driver(sccnxp_uart_driver);
  828. MODULE_LICENSE("GPL v2");
  829. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  830. MODULE_DESCRIPTION("SCCNXP serial driver");