regcache.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * Register cache access API
  3. *
  4. * Copyright 2011 Wolfson Microelectronics plc
  5. *
  6. * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/export.h>
  14. #include <linux/device.h>
  15. #include <trace/events/regmap.h>
  16. #include <linux/bsearch.h>
  17. #include <linux/sort.h>
  18. #include "internal.h"
  19. static const struct regcache_ops *cache_types[] = {
  20. &regcache_rbtree_ops,
  21. &regcache_lzo_ops,
  22. &regcache_flat_ops,
  23. };
  24. static int regcache_hw_init(struct regmap *map)
  25. {
  26. int i, j;
  27. int ret;
  28. int count;
  29. unsigned int val;
  30. void *tmp_buf;
  31. if (!map->num_reg_defaults_raw)
  32. return -EINVAL;
  33. if (!map->reg_defaults_raw) {
  34. u32 cache_bypass = map->cache_bypass;
  35. dev_warn(map->dev, "No cache defaults, reading back from HW\n");
  36. /* Bypass the cache access till data read from HW*/
  37. map->cache_bypass = 1;
  38. tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
  39. if (!tmp_buf)
  40. return -EINVAL;
  41. ret = regmap_raw_read(map, 0, tmp_buf,
  42. map->num_reg_defaults_raw);
  43. map->cache_bypass = cache_bypass;
  44. if (ret < 0) {
  45. kfree(tmp_buf);
  46. return ret;
  47. }
  48. map->reg_defaults_raw = tmp_buf;
  49. map->cache_free = 1;
  50. }
  51. /* calculate the size of reg_defaults */
  52. for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) {
  53. val = regcache_get_val(map, map->reg_defaults_raw, i);
  54. if (regmap_volatile(map, i * map->reg_stride))
  55. continue;
  56. count++;
  57. }
  58. map->reg_defaults = kmalloc(count * sizeof(struct reg_default),
  59. GFP_KERNEL);
  60. if (!map->reg_defaults) {
  61. ret = -ENOMEM;
  62. goto err_free;
  63. }
  64. /* fill the reg_defaults */
  65. map->num_reg_defaults = count;
  66. for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
  67. val = regcache_get_val(map, map->reg_defaults_raw, i);
  68. if (regmap_volatile(map, i * map->reg_stride))
  69. continue;
  70. map->reg_defaults[j].reg = i * map->reg_stride;
  71. map->reg_defaults[j].def = val;
  72. j++;
  73. }
  74. return 0;
  75. err_free:
  76. if (map->cache_free)
  77. kfree(map->reg_defaults_raw);
  78. return ret;
  79. }
  80. int regcache_init(struct regmap *map, const struct regmap_config *config)
  81. {
  82. int ret;
  83. int i;
  84. void *tmp_buf;
  85. for (i = 0; i < config->num_reg_defaults; i++)
  86. if (config->reg_defaults[i].reg % map->reg_stride)
  87. return -EINVAL;
  88. if (map->cache_type == REGCACHE_NONE) {
  89. map->cache_bypass = true;
  90. return 0;
  91. }
  92. for (i = 0; i < ARRAY_SIZE(cache_types); i++)
  93. if (cache_types[i]->type == map->cache_type)
  94. break;
  95. if (i == ARRAY_SIZE(cache_types)) {
  96. dev_err(map->dev, "Could not match compress type: %d\n",
  97. map->cache_type);
  98. return -EINVAL;
  99. }
  100. map->num_reg_defaults = config->num_reg_defaults;
  101. map->num_reg_defaults_raw = config->num_reg_defaults_raw;
  102. map->reg_defaults_raw = config->reg_defaults_raw;
  103. map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
  104. map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
  105. map->cache = NULL;
  106. map->cache_ops = cache_types[i];
  107. if (!map->cache_ops->read ||
  108. !map->cache_ops->write ||
  109. !map->cache_ops->name)
  110. return -EINVAL;
  111. /* We still need to ensure that the reg_defaults
  112. * won't vanish from under us. We'll need to make
  113. * a copy of it.
  114. */
  115. if (config->reg_defaults) {
  116. if (!map->num_reg_defaults)
  117. return -EINVAL;
  118. tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
  119. sizeof(struct reg_default), GFP_KERNEL);
  120. if (!tmp_buf)
  121. return -ENOMEM;
  122. map->reg_defaults = tmp_buf;
  123. } else if (map->num_reg_defaults_raw) {
  124. /* Some devices such as PMICs don't have cache defaults,
  125. * we cope with this by reading back the HW registers and
  126. * crafting the cache defaults by hand.
  127. */
  128. ret = regcache_hw_init(map);
  129. if (ret < 0)
  130. return ret;
  131. }
  132. if (!map->max_register)
  133. map->max_register = map->num_reg_defaults_raw;
  134. if (map->cache_ops->init) {
  135. dev_dbg(map->dev, "Initializing %s cache\n",
  136. map->cache_ops->name);
  137. ret = map->cache_ops->init(map);
  138. if (ret)
  139. goto err_free;
  140. }
  141. return 0;
  142. err_free:
  143. kfree(map->reg_defaults);
  144. if (map->cache_free)
  145. kfree(map->reg_defaults_raw);
  146. return ret;
  147. }
  148. void regcache_exit(struct regmap *map)
  149. {
  150. if (map->cache_type == REGCACHE_NONE)
  151. return;
  152. BUG_ON(!map->cache_ops);
  153. kfree(map->reg_defaults);
  154. if (map->cache_free)
  155. kfree(map->reg_defaults_raw);
  156. if (map->cache_ops->exit) {
  157. dev_dbg(map->dev, "Destroying %s cache\n",
  158. map->cache_ops->name);
  159. map->cache_ops->exit(map);
  160. }
  161. }
  162. /**
  163. * regcache_read: Fetch the value of a given register from the cache.
  164. *
  165. * @map: map to configure.
  166. * @reg: The register index.
  167. * @value: The value to be returned.
  168. *
  169. * Return a negative value on failure, 0 on success.
  170. */
  171. int regcache_read(struct regmap *map,
  172. unsigned int reg, unsigned int *value)
  173. {
  174. int ret;
  175. if (map->cache_type == REGCACHE_NONE)
  176. return -ENOSYS;
  177. BUG_ON(!map->cache_ops);
  178. if (!regmap_volatile(map, reg)) {
  179. ret = map->cache_ops->read(map, reg, value);
  180. if (ret == 0)
  181. trace_regmap_reg_read_cache(map->dev, reg, *value);
  182. return ret;
  183. }
  184. return -EINVAL;
  185. }
  186. /**
  187. * regcache_write: Set the value of a given register in the cache.
  188. *
  189. * @map: map to configure.
  190. * @reg: The register index.
  191. * @value: The new register value.
  192. *
  193. * Return a negative value on failure, 0 on success.
  194. */
  195. int regcache_write(struct regmap *map,
  196. unsigned int reg, unsigned int value)
  197. {
  198. if (map->cache_type == REGCACHE_NONE)
  199. return 0;
  200. BUG_ON(!map->cache_ops);
  201. if (!regmap_writeable(map, reg))
  202. return -EIO;
  203. if (!regmap_volatile(map, reg))
  204. return map->cache_ops->write(map, reg, value);
  205. return 0;
  206. }
  207. /**
  208. * regcache_sync: Sync the register cache with the hardware.
  209. *
  210. * @map: map to configure.
  211. *
  212. * Any registers that should not be synced should be marked as
  213. * volatile. In general drivers can choose not to use the provided
  214. * syncing functionality if they so require.
  215. *
  216. * Return a negative value on failure, 0 on success.
  217. */
  218. int regcache_sync(struct regmap *map)
  219. {
  220. int ret = 0;
  221. unsigned int i;
  222. const char *name;
  223. unsigned int bypass;
  224. BUG_ON(!map->cache_ops || !map->cache_ops->sync);
  225. map->lock(map);
  226. /* Remember the initial bypass state */
  227. bypass = map->cache_bypass;
  228. dev_dbg(map->dev, "Syncing %s cache\n",
  229. map->cache_ops->name);
  230. name = map->cache_ops->name;
  231. trace_regcache_sync(map->dev, name, "start");
  232. if (!map->cache_dirty)
  233. goto out;
  234. /* Apply any patch first */
  235. map->cache_bypass = 1;
  236. for (i = 0; i < map->patch_regs; i++) {
  237. if (map->patch[i].reg % map->reg_stride) {
  238. ret = -EINVAL;
  239. goto out;
  240. }
  241. ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
  242. if (ret != 0) {
  243. dev_err(map->dev, "Failed to write %x = %x: %d\n",
  244. map->patch[i].reg, map->patch[i].def, ret);
  245. goto out;
  246. }
  247. }
  248. map->cache_bypass = 0;
  249. ret = map->cache_ops->sync(map, 0, map->max_register);
  250. if (ret == 0)
  251. map->cache_dirty = false;
  252. out:
  253. trace_regcache_sync(map->dev, name, "stop");
  254. /* Restore the bypass state */
  255. map->cache_bypass = bypass;
  256. map->unlock(map);
  257. return ret;
  258. }
  259. EXPORT_SYMBOL_GPL(regcache_sync);
  260. /**
  261. * regcache_sync_region: Sync part of the register cache with the hardware.
  262. *
  263. * @map: map to sync.
  264. * @min: first register to sync
  265. * @max: last register to sync
  266. *
  267. * Write all non-default register values in the specified region to
  268. * the hardware.
  269. *
  270. * Return a negative value on failure, 0 on success.
  271. */
  272. int regcache_sync_region(struct regmap *map, unsigned int min,
  273. unsigned int max)
  274. {
  275. int ret = 0;
  276. const char *name;
  277. unsigned int bypass;
  278. BUG_ON(!map->cache_ops || !map->cache_ops->sync);
  279. map->lock(map);
  280. /* Remember the initial bypass state */
  281. bypass = map->cache_bypass;
  282. name = map->cache_ops->name;
  283. dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
  284. trace_regcache_sync(map->dev, name, "start region");
  285. if (!map->cache_dirty)
  286. goto out;
  287. ret = map->cache_ops->sync(map, min, max);
  288. out:
  289. trace_regcache_sync(map->dev, name, "stop region");
  290. /* Restore the bypass state */
  291. map->cache_bypass = bypass;
  292. map->unlock(map);
  293. return ret;
  294. }
  295. EXPORT_SYMBOL_GPL(regcache_sync_region);
  296. /**
  297. * regcache_cache_only: Put a register map into cache only mode
  298. *
  299. * @map: map to configure
  300. * @cache_only: flag if changes should be written to the hardware
  301. *
  302. * When a register map is marked as cache only writes to the register
  303. * map API will only update the register cache, they will not cause
  304. * any hardware changes. This is useful for allowing portions of
  305. * drivers to act as though the device were functioning as normal when
  306. * it is disabled for power saving reasons.
  307. */
  308. void regcache_cache_only(struct regmap *map, bool enable)
  309. {
  310. map->lock(map);
  311. WARN_ON(map->cache_bypass && enable);
  312. map->cache_only = enable;
  313. trace_regmap_cache_only(map->dev, enable);
  314. map->unlock(map);
  315. }
  316. EXPORT_SYMBOL_GPL(regcache_cache_only);
  317. /**
  318. * regcache_mark_dirty: Mark the register cache as dirty
  319. *
  320. * @map: map to mark
  321. *
  322. * Mark the register cache as dirty, for example due to the device
  323. * having been powered down for suspend. If the cache is not marked
  324. * as dirty then the cache sync will be suppressed.
  325. */
  326. void regcache_mark_dirty(struct regmap *map)
  327. {
  328. map->lock(map);
  329. map->cache_dirty = true;
  330. map->unlock(map);
  331. }
  332. EXPORT_SYMBOL_GPL(regcache_mark_dirty);
  333. /**
  334. * regcache_cache_bypass: Put a register map into cache bypass mode
  335. *
  336. * @map: map to configure
  337. * @cache_bypass: flag if changes should not be written to the hardware
  338. *
  339. * When a register map is marked with the cache bypass option, writes
  340. * to the register map API will only update the hardware and not the
  341. * the cache directly. This is useful when syncing the cache back to
  342. * the hardware.
  343. */
  344. void regcache_cache_bypass(struct regmap *map, bool enable)
  345. {
  346. map->lock(map);
  347. WARN_ON(map->cache_only && enable);
  348. map->cache_bypass = enable;
  349. trace_regmap_cache_bypass(map->dev, enable);
  350. map->unlock(map);
  351. }
  352. EXPORT_SYMBOL_GPL(regcache_cache_bypass);
  353. bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
  354. unsigned int val)
  355. {
  356. if (regcache_get_val(map, base, idx) == val)
  357. return true;
  358. /* Use device native format if possible */
  359. if (map->format.format_val) {
  360. map->format.format_val(base + (map->cache_word_size * idx),
  361. val, 0);
  362. return false;
  363. }
  364. switch (map->cache_word_size) {
  365. case 1: {
  366. u8 *cache = base;
  367. cache[idx] = val;
  368. break;
  369. }
  370. case 2: {
  371. u16 *cache = base;
  372. cache[idx] = val;
  373. break;
  374. }
  375. case 4: {
  376. u32 *cache = base;
  377. cache[idx] = val;
  378. break;
  379. }
  380. default:
  381. BUG();
  382. }
  383. return false;
  384. }
  385. unsigned int regcache_get_val(struct regmap *map, const void *base,
  386. unsigned int idx)
  387. {
  388. if (!base)
  389. return -EINVAL;
  390. /* Use device native format if possible */
  391. if (map->format.parse_val)
  392. return map->format.parse_val(base +
  393. (map->cache_word_size * idx));
  394. switch (map->cache_word_size) {
  395. case 1: {
  396. const u8 *cache = base;
  397. return cache[idx];
  398. }
  399. case 2: {
  400. const u16 *cache = base;
  401. return cache[idx];
  402. }
  403. case 4: {
  404. const u32 *cache = base;
  405. return cache[idx];
  406. }
  407. default:
  408. BUG();
  409. }
  410. /* unreachable */
  411. return -1;
  412. }
  413. static int regcache_default_cmp(const void *a, const void *b)
  414. {
  415. const struct reg_default *_a = a;
  416. const struct reg_default *_b = b;
  417. return _a->reg - _b->reg;
  418. }
  419. int regcache_lookup_reg(struct regmap *map, unsigned int reg)
  420. {
  421. struct reg_default key;
  422. struct reg_default *r;
  423. key.reg = reg;
  424. key.def = 0;
  425. r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
  426. sizeof(struct reg_default), regcache_default_cmp);
  427. if (r)
  428. return r - map->reg_defaults;
  429. else
  430. return -ENOENT;
  431. }