fw.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device manage flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support",
  125. [6] = "VST (control vlan insertion/stripping) support",
  126. [7] = "FSM (MAC anti-spoofing) support",
  127. [8] = "Dynamic QP updates support"
  128. };
  129. int i;
  130. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  131. if (fname[i] && (flags & (1LL << i)))
  132. mlx4_dbg(dev, " %s\n", fname[i]);
  133. }
  134. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  135. {
  136. struct mlx4_cmd_mailbox *mailbox;
  137. u32 *inbox;
  138. int err = 0;
  139. #define MOD_STAT_CFG_IN_SIZE 0x100
  140. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  141. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  142. mailbox = mlx4_alloc_cmd_mailbox(dev);
  143. if (IS_ERR(mailbox))
  144. return PTR_ERR(mailbox);
  145. inbox = mailbox->buf;
  146. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  147. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  148. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  149. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  150. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  151. mlx4_free_cmd_mailbox(dev, mailbox);
  152. return err;
  153. }
  154. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  155. struct mlx4_vhcr *vhcr,
  156. struct mlx4_cmd_mailbox *inbox,
  157. struct mlx4_cmd_mailbox *outbox,
  158. struct mlx4_cmd_info *cmd)
  159. {
  160. struct mlx4_priv *priv = mlx4_priv(dev);
  161. u8 field;
  162. u32 size;
  163. int err = 0;
  164. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  165. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  166. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  167. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  168. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
  169. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
  170. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
  171. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
  172. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
  173. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
  174. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  175. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  176. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
  177. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
  178. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
  179. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
  180. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
  181. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
  182. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  183. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  184. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  185. #define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
  186. /* when opcode modifier = 1 */
  187. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  188. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  189. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  190. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  191. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  192. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  193. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  194. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  195. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  196. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  197. if (vhcr->op_modifier == 1) {
  198. field = 0;
  199. /* ensure force vlan and force mac bits are not set */
  200. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  201. /* ensure that phy_wqe_gid bit is not set */
  202. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  203. field = vhcr->in_modifier; /* phys-port = logical-port */
  204. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  205. /* size is now the QP number */
  206. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
  207. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  208. size += 2;
  209. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  210. size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
  211. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
  212. size += 2;
  213. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
  214. } else if (vhcr->op_modifier == 0) {
  215. /* enable rdma and ethernet interfaces, and new quota locations */
  216. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
  217. QUERY_FUNC_CAP_FLAG_QUOTAS);
  218. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  219. field = dev->caps.num_ports;
  220. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  221. size = dev->caps.function_caps; /* set PF behaviours */
  222. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  223. field = 0; /* protected FMR support not available as yet */
  224. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  225. size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
  226. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  227. size = dev->caps.num_qps;
  228. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  229. size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
  230. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  231. size = dev->caps.num_srqs;
  232. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  233. size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
  234. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  235. size = dev->caps.num_cqs;
  236. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  237. size = dev->caps.num_eqs;
  238. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  239. size = dev->caps.reserved_eqs;
  240. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  241. size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
  242. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  243. size = dev->caps.num_mpts;
  244. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  245. size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
  246. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  247. size = dev->caps.num_mtts;
  248. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  249. size = dev->caps.num_mgms + dev->caps.num_amgms;
  250. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  251. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  252. } else
  253. err = -EINVAL;
  254. return err;
  255. }
  256. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  257. struct mlx4_func_cap *func_cap)
  258. {
  259. struct mlx4_cmd_mailbox *mailbox;
  260. u32 *outbox;
  261. u8 field, op_modifier;
  262. u32 size;
  263. int err = 0, quotas = 0;
  264. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  265. mailbox = mlx4_alloc_cmd_mailbox(dev);
  266. if (IS_ERR(mailbox))
  267. return PTR_ERR(mailbox);
  268. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  269. MLX4_CMD_QUERY_FUNC_CAP,
  270. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  271. if (err)
  272. goto out;
  273. outbox = mailbox->buf;
  274. if (!op_modifier) {
  275. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  276. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  277. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  278. err = -EPROTONOSUPPORT;
  279. goto out;
  280. }
  281. func_cap->flags = field;
  282. quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
  283. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  284. func_cap->num_ports = field;
  285. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  286. func_cap->pf_context_behaviour = size;
  287. if (quotas) {
  288. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  289. func_cap->qp_quota = size & 0xFFFFFF;
  290. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  291. func_cap->srq_quota = size & 0xFFFFFF;
  292. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  293. func_cap->cq_quota = size & 0xFFFFFF;
  294. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  295. func_cap->mpt_quota = size & 0xFFFFFF;
  296. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  297. func_cap->mtt_quota = size & 0xFFFFFF;
  298. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  299. func_cap->mcg_quota = size & 0xFFFFFF;
  300. } else {
  301. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  302. func_cap->qp_quota = size & 0xFFFFFF;
  303. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  304. func_cap->srq_quota = size & 0xFFFFFF;
  305. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  306. func_cap->cq_quota = size & 0xFFFFFF;
  307. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  308. func_cap->mpt_quota = size & 0xFFFFFF;
  309. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  310. func_cap->mtt_quota = size & 0xFFFFFF;
  311. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  312. func_cap->mcg_quota = size & 0xFFFFFF;
  313. }
  314. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  315. func_cap->max_eq = size & 0xFFFFFF;
  316. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  317. func_cap->reserved_eq = size & 0xFFFFFF;
  318. goto out;
  319. }
  320. /* logical port query */
  321. if (gen_or_port > dev->caps.num_ports) {
  322. err = -EINVAL;
  323. goto out;
  324. }
  325. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  326. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  327. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  328. mlx4_err(dev, "VLAN is enforced on this port\n");
  329. err = -EPROTONOSUPPORT;
  330. goto out;
  331. }
  332. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  333. mlx4_err(dev, "Force mac is enabled on this port\n");
  334. err = -EPROTONOSUPPORT;
  335. goto out;
  336. }
  337. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  338. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  339. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  340. mlx4_err(dev, "phy_wqe_gid is "
  341. "enforced on this ib port\n");
  342. err = -EPROTONOSUPPORT;
  343. goto out;
  344. }
  345. }
  346. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  347. func_cap->physical_port = field;
  348. if (func_cap->physical_port != gen_or_port) {
  349. err = -ENOSYS;
  350. goto out;
  351. }
  352. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  353. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  354. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  355. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  356. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  357. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  358. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  359. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  360. /* All other resources are allocated by the master, but we still report
  361. * 'num' and 'reserved' capabilities as follows:
  362. * - num remains the maximum resource index
  363. * - 'num - reserved' is the total available objects of a resource, but
  364. * resource indices may be less than 'reserved'
  365. * TODO: set per-resource quotas */
  366. out:
  367. mlx4_free_cmd_mailbox(dev, mailbox);
  368. return err;
  369. }
  370. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  371. {
  372. struct mlx4_cmd_mailbox *mailbox;
  373. u32 *outbox;
  374. u8 field;
  375. u32 field32, flags, ext_flags;
  376. u16 size;
  377. u16 stat_rate;
  378. int err;
  379. int i;
  380. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  381. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  382. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  383. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  384. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  385. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  386. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  387. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  388. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  389. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  390. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  391. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  392. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  393. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  394. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  395. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  396. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  397. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  398. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  399. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  400. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  401. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  402. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  403. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  404. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  405. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  406. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  407. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  408. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  409. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  410. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  411. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  412. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  413. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  414. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  415. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  416. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  417. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  418. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  419. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  420. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  421. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  422. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  423. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  424. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  425. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  426. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  427. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  428. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  429. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  430. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  431. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  432. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  433. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  434. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  435. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  436. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  437. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  438. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  439. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  440. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  441. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  442. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  443. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  444. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  445. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  446. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  447. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  448. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  449. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  450. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  451. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  452. dev_cap->flags2 = 0;
  453. mailbox = mlx4_alloc_cmd_mailbox(dev);
  454. if (IS_ERR(mailbox))
  455. return PTR_ERR(mailbox);
  456. outbox = mailbox->buf;
  457. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  458. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  459. if (err)
  460. goto out;
  461. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  462. dev_cap->reserved_qps = 1 << (field & 0xf);
  463. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  464. dev_cap->max_qps = 1 << (field & 0x1f);
  465. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  466. dev_cap->reserved_srqs = 1 << (field >> 4);
  467. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  468. dev_cap->max_srqs = 1 << (field & 0x1f);
  469. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  470. dev_cap->max_cq_sz = 1 << field;
  471. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  472. dev_cap->reserved_cqs = 1 << (field & 0xf);
  473. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  474. dev_cap->max_cqs = 1 << (field & 0x1f);
  475. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  476. dev_cap->max_mpts = 1 << (field & 0x3f);
  477. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  478. dev_cap->reserved_eqs = field & 0xf;
  479. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  480. dev_cap->max_eqs = 1 << (field & 0xf);
  481. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  482. dev_cap->reserved_mtts = 1 << (field >> 4);
  483. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  484. dev_cap->max_mrw_sz = 1 << field;
  485. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  486. dev_cap->reserved_mrws = 1 << (field & 0xf);
  487. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  488. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  489. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  490. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  491. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  492. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  493. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  494. field &= 0x1f;
  495. if (!field)
  496. dev_cap->max_gso_sz = 0;
  497. else
  498. dev_cap->max_gso_sz = 1 << field;
  499. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  500. if (field & 0x20)
  501. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  502. if (field & 0x10)
  503. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  504. field &= 0xf;
  505. if (field) {
  506. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  507. dev_cap->max_rss_tbl_sz = 1 << field;
  508. } else
  509. dev_cap->max_rss_tbl_sz = 0;
  510. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  511. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  512. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  513. dev_cap->local_ca_ack_delay = field & 0x1f;
  514. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  515. dev_cap->num_ports = field & 0xf;
  516. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  517. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  518. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  519. if (field & 0x80)
  520. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  521. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  522. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  523. dev_cap->fs_max_num_qp_per_entry = field;
  524. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  525. dev_cap->stat_rate_support = stat_rate;
  526. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  527. if (field & 0x80)
  528. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  529. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  530. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  531. dev_cap->flags = flags | (u64)ext_flags << 32;
  532. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  533. dev_cap->reserved_uars = field >> 4;
  534. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  535. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  536. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  537. dev_cap->min_page_sz = 1 << field;
  538. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  539. if (field & 0x80) {
  540. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  541. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  542. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  543. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  544. field = 3;
  545. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  546. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  547. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  548. } else {
  549. dev_cap->bf_reg_size = 0;
  550. mlx4_dbg(dev, "BlueFlame not available\n");
  551. }
  552. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  553. dev_cap->max_sq_sg = field;
  554. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  555. dev_cap->max_sq_desc_sz = size;
  556. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  557. dev_cap->max_qp_per_mcg = 1 << field;
  558. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  559. dev_cap->reserved_mgms = field & 0xf;
  560. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  561. dev_cap->max_mcgs = 1 << field;
  562. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  563. dev_cap->reserved_pds = field >> 4;
  564. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  565. dev_cap->max_pds = 1 << (field & 0x3f);
  566. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  567. dev_cap->reserved_xrcds = field >> 4;
  568. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  569. dev_cap->max_xrcds = 1 << (field & 0x1f);
  570. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  571. dev_cap->rdmarc_entry_sz = size;
  572. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  573. dev_cap->qpc_entry_sz = size;
  574. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  575. dev_cap->aux_entry_sz = size;
  576. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  577. dev_cap->altc_entry_sz = size;
  578. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  579. dev_cap->eqc_entry_sz = size;
  580. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  581. dev_cap->cqc_entry_sz = size;
  582. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  583. dev_cap->srq_entry_sz = size;
  584. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  585. dev_cap->cmpt_entry_sz = size;
  586. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  587. dev_cap->mtt_entry_sz = size;
  588. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  589. dev_cap->dmpt_entry_sz = size;
  590. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  591. dev_cap->max_srq_sz = 1 << field;
  592. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  593. dev_cap->max_qp_sz = 1 << field;
  594. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  595. dev_cap->resize_srq = field & 1;
  596. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  597. dev_cap->max_rq_sg = field;
  598. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  599. dev_cap->max_rq_desc_sz = size;
  600. MLX4_GET(dev_cap->bmme_flags, outbox,
  601. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  602. MLX4_GET(dev_cap->reserved_lkey, outbox,
  603. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  604. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  605. if (field & 1<<6)
  606. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
  607. MLX4_GET(dev_cap->max_icm_sz, outbox,
  608. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  609. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  610. MLX4_GET(dev_cap->max_counters, outbox,
  611. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  612. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  613. if (field32 & (1 << 16))
  614. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
  615. if (field32 & (1 << 26))
  616. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  617. if (field32 & (1 << 20))
  618. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
  619. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  620. for (i = 1; i <= dev_cap->num_ports; ++i) {
  621. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  622. dev_cap->max_vl[i] = field >> 4;
  623. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  624. dev_cap->ib_mtu[i] = field >> 4;
  625. dev_cap->max_port_width[i] = field & 0xf;
  626. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  627. dev_cap->max_gids[i] = 1 << (field & 0xf);
  628. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  629. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  630. }
  631. } else {
  632. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  633. #define QUERY_PORT_MTU_OFFSET 0x01
  634. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  635. #define QUERY_PORT_WIDTH_OFFSET 0x06
  636. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  637. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  638. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  639. #define QUERY_PORT_MAC_OFFSET 0x10
  640. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  641. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  642. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  643. for (i = 1; i <= dev_cap->num_ports; ++i) {
  644. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  645. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  646. if (err)
  647. goto out;
  648. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  649. dev_cap->supported_port_types[i] = field & 3;
  650. dev_cap->suggested_type[i] = (field >> 3) & 1;
  651. dev_cap->default_sense[i] = (field >> 4) & 1;
  652. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  653. dev_cap->ib_mtu[i] = field & 0xf;
  654. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  655. dev_cap->max_port_width[i] = field & 0xf;
  656. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  657. dev_cap->max_gids[i] = 1 << (field >> 4);
  658. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  659. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  660. dev_cap->max_vl[i] = field & 0xf;
  661. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  662. dev_cap->log_max_macs[i] = field & 0xf;
  663. dev_cap->log_max_vlans[i] = field >> 4;
  664. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  665. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  666. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  667. dev_cap->trans_type[i] = field32 >> 24;
  668. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  669. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  670. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  671. }
  672. }
  673. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  674. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  675. /*
  676. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  677. * we can't use any EQs whose doorbell falls on that page,
  678. * even if the EQ itself isn't reserved.
  679. */
  680. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  681. dev_cap->reserved_eqs);
  682. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  683. (unsigned long long) dev_cap->max_icm_sz >> 20);
  684. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  685. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  686. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  687. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  688. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  689. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  690. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  691. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  692. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  693. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  694. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  695. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  696. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  697. dev_cap->max_pds, dev_cap->reserved_mgms);
  698. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  699. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  700. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  701. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  702. dev_cap->max_port_width[1]);
  703. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  704. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  705. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  706. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  707. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  708. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  709. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  710. dump_dev_cap_flags(dev, dev_cap->flags);
  711. dump_dev_cap_flags2(dev, dev_cap->flags2);
  712. out:
  713. mlx4_free_cmd_mailbox(dev, mailbox);
  714. return err;
  715. }
  716. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  717. struct mlx4_vhcr *vhcr,
  718. struct mlx4_cmd_mailbox *inbox,
  719. struct mlx4_cmd_mailbox *outbox,
  720. struct mlx4_cmd_info *cmd)
  721. {
  722. u64 flags;
  723. int err = 0;
  724. u8 field;
  725. u32 bmme_flags;
  726. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  727. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  728. if (err)
  729. return err;
  730. /* add port mng change event capability and disable mw type 1
  731. * unconditionally to slaves
  732. */
  733. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  734. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  735. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  736. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  737. /* For guests, disable timestamp */
  738. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  739. field &= 0x7f;
  740. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  741. /* For guests, report Blueflame disabled */
  742. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  743. field &= 0x7f;
  744. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  745. /* For guests, disable mw type 2 */
  746. MLX4_GET(bmme_flags, outbox, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  747. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  748. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  749. /* turn off device-managed steering capability if not enabled */
  750. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  751. MLX4_GET(field, outbox->buf,
  752. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  753. field &= 0x7f;
  754. MLX4_PUT(outbox->buf, field,
  755. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  756. }
  757. return 0;
  758. }
  759. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  760. struct mlx4_vhcr *vhcr,
  761. struct mlx4_cmd_mailbox *inbox,
  762. struct mlx4_cmd_mailbox *outbox,
  763. struct mlx4_cmd_info *cmd)
  764. {
  765. struct mlx4_priv *priv = mlx4_priv(dev);
  766. u64 def_mac;
  767. u8 port_type;
  768. u16 short_field;
  769. int err;
  770. int admin_link_state;
  771. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  772. #define MLX4_PORT_LINK_UP_MASK 0x80
  773. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  774. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  775. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  776. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  777. MLX4_CMD_NATIVE);
  778. if (!err && dev->caps.function != slave) {
  779. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  780. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  781. /* get port type - currently only eth is enabled */
  782. MLX4_GET(port_type, outbox->buf,
  783. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  784. /* No link sensing allowed */
  785. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  786. /* set port type to currently operating port type */
  787. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  788. admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
  789. if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
  790. port_type |= MLX4_PORT_LINK_UP_MASK;
  791. else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
  792. port_type &= ~MLX4_PORT_LINK_UP_MASK;
  793. MLX4_PUT(outbox->buf, port_type,
  794. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  795. short_field = 1; /* slave max gids */
  796. MLX4_PUT(outbox->buf, short_field,
  797. QUERY_PORT_CUR_MAX_GID_OFFSET);
  798. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  799. MLX4_PUT(outbox->buf, short_field,
  800. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  801. }
  802. return err;
  803. }
  804. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  805. int *gid_tbl_len, int *pkey_tbl_len)
  806. {
  807. struct mlx4_cmd_mailbox *mailbox;
  808. u32 *outbox;
  809. u16 field;
  810. int err;
  811. mailbox = mlx4_alloc_cmd_mailbox(dev);
  812. if (IS_ERR(mailbox))
  813. return PTR_ERR(mailbox);
  814. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  815. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  816. MLX4_CMD_WRAPPED);
  817. if (err)
  818. goto out;
  819. outbox = mailbox->buf;
  820. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  821. *gid_tbl_len = field;
  822. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  823. *pkey_tbl_len = field;
  824. out:
  825. mlx4_free_cmd_mailbox(dev, mailbox);
  826. return err;
  827. }
  828. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  829. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  830. {
  831. struct mlx4_cmd_mailbox *mailbox;
  832. struct mlx4_icm_iter iter;
  833. __be64 *pages;
  834. int lg;
  835. int nent = 0;
  836. int i;
  837. int err = 0;
  838. int ts = 0, tc = 0;
  839. mailbox = mlx4_alloc_cmd_mailbox(dev);
  840. if (IS_ERR(mailbox))
  841. return PTR_ERR(mailbox);
  842. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  843. pages = mailbox->buf;
  844. for (mlx4_icm_first(icm, &iter);
  845. !mlx4_icm_last(&iter);
  846. mlx4_icm_next(&iter)) {
  847. /*
  848. * We have to pass pages that are aligned to their
  849. * size, so find the least significant 1 in the
  850. * address or size and use that as our log2 size.
  851. */
  852. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  853. if (lg < MLX4_ICM_PAGE_SHIFT) {
  854. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  855. MLX4_ICM_PAGE_SIZE,
  856. (unsigned long long) mlx4_icm_addr(&iter),
  857. mlx4_icm_size(&iter));
  858. err = -EINVAL;
  859. goto out;
  860. }
  861. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  862. if (virt != -1) {
  863. pages[nent * 2] = cpu_to_be64(virt);
  864. virt += 1 << lg;
  865. }
  866. pages[nent * 2 + 1] =
  867. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  868. (lg - MLX4_ICM_PAGE_SHIFT));
  869. ts += 1 << (lg - 10);
  870. ++tc;
  871. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  872. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  873. MLX4_CMD_TIME_CLASS_B,
  874. MLX4_CMD_NATIVE);
  875. if (err)
  876. goto out;
  877. nent = 0;
  878. }
  879. }
  880. }
  881. if (nent)
  882. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  883. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  884. if (err)
  885. goto out;
  886. switch (op) {
  887. case MLX4_CMD_MAP_FA:
  888. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  889. break;
  890. case MLX4_CMD_MAP_ICM_AUX:
  891. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  892. break;
  893. case MLX4_CMD_MAP_ICM:
  894. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  895. tc, ts, (unsigned long long) virt - (ts << 10));
  896. break;
  897. }
  898. out:
  899. mlx4_free_cmd_mailbox(dev, mailbox);
  900. return err;
  901. }
  902. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  903. {
  904. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  905. }
  906. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  907. {
  908. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  909. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  910. }
  911. int mlx4_RUN_FW(struct mlx4_dev *dev)
  912. {
  913. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  914. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  915. }
  916. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  917. {
  918. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  919. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  920. struct mlx4_cmd_mailbox *mailbox;
  921. u32 *outbox;
  922. int err = 0;
  923. u64 fw_ver;
  924. u16 cmd_if_rev;
  925. u8 lg;
  926. #define QUERY_FW_OUT_SIZE 0x100
  927. #define QUERY_FW_VER_OFFSET 0x00
  928. #define QUERY_FW_PPF_ID 0x09
  929. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  930. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  931. #define QUERY_FW_ERR_START_OFFSET 0x30
  932. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  933. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  934. #define QUERY_FW_SIZE_OFFSET 0x00
  935. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  936. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  937. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  938. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  939. #define QUERY_FW_CLOCK_OFFSET 0x50
  940. #define QUERY_FW_CLOCK_BAR 0x58
  941. mailbox = mlx4_alloc_cmd_mailbox(dev);
  942. if (IS_ERR(mailbox))
  943. return PTR_ERR(mailbox);
  944. outbox = mailbox->buf;
  945. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  946. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  947. if (err)
  948. goto out;
  949. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  950. /*
  951. * FW subminor version is at more significant bits than minor
  952. * version, so swap here.
  953. */
  954. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  955. ((fw_ver & 0xffff0000ull) >> 16) |
  956. ((fw_ver & 0x0000ffffull) << 16);
  957. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  958. dev->caps.function = lg;
  959. if (mlx4_is_slave(dev))
  960. goto out;
  961. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  962. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  963. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  964. mlx4_err(dev, "Installed FW has unsupported "
  965. "command interface revision %d.\n",
  966. cmd_if_rev);
  967. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  968. (int) (dev->caps.fw_ver >> 32),
  969. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  970. (int) dev->caps.fw_ver & 0xffff);
  971. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  972. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  973. err = -ENODEV;
  974. goto out;
  975. }
  976. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  977. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  978. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  979. cmd->max_cmds = 1 << lg;
  980. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  981. (int) (dev->caps.fw_ver >> 32),
  982. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  983. (int) dev->caps.fw_ver & 0xffff,
  984. cmd_if_rev, cmd->max_cmds);
  985. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  986. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  987. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  988. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  989. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  990. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  991. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  992. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  993. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  994. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  995. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  996. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  997. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  998. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  999. fw->comm_bar, fw->comm_base);
  1000. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  1001. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  1002. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  1003. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  1004. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  1005. fw->clock_bar, fw->clock_offset);
  1006. /*
  1007. * Round up number of system pages needed in case
  1008. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1009. */
  1010. fw->fw_pages =
  1011. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1012. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1013. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  1014. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  1015. out:
  1016. mlx4_free_cmd_mailbox(dev, mailbox);
  1017. return err;
  1018. }
  1019. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  1020. struct mlx4_vhcr *vhcr,
  1021. struct mlx4_cmd_mailbox *inbox,
  1022. struct mlx4_cmd_mailbox *outbox,
  1023. struct mlx4_cmd_info *cmd)
  1024. {
  1025. u8 *outbuf;
  1026. int err;
  1027. outbuf = outbox->buf;
  1028. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1029. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1030. if (err)
  1031. return err;
  1032. /* for slaves, set pci PPF ID to invalid and zero out everything
  1033. * else except FW version */
  1034. outbuf[0] = outbuf[1] = 0;
  1035. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  1036. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  1037. return 0;
  1038. }
  1039. static void get_board_id(void *vsd, char *board_id)
  1040. {
  1041. int i;
  1042. #define VSD_OFFSET_SIG1 0x00
  1043. #define VSD_OFFSET_SIG2 0xde
  1044. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1045. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1046. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1047. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1048. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1049. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1050. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1051. } else {
  1052. /*
  1053. * The board ID is a string but the firmware byte
  1054. * swaps each 4-byte word before passing it back to
  1055. * us. Therefore we need to swab it before printing.
  1056. */
  1057. for (i = 0; i < 4; ++i)
  1058. ((u32 *) board_id)[i] =
  1059. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1060. }
  1061. }
  1062. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1063. {
  1064. struct mlx4_cmd_mailbox *mailbox;
  1065. u32 *outbox;
  1066. int err;
  1067. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1068. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1069. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1070. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1071. if (IS_ERR(mailbox))
  1072. return PTR_ERR(mailbox);
  1073. outbox = mailbox->buf;
  1074. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1075. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1076. if (err)
  1077. goto out;
  1078. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1079. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1080. adapter->board_id);
  1081. out:
  1082. mlx4_free_cmd_mailbox(dev, mailbox);
  1083. return err;
  1084. }
  1085. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1086. {
  1087. struct mlx4_cmd_mailbox *mailbox;
  1088. __be32 *inbox;
  1089. int err;
  1090. #define INIT_HCA_IN_SIZE 0x200
  1091. #define INIT_HCA_VERSION_OFFSET 0x000
  1092. #define INIT_HCA_VERSION 2
  1093. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1094. #define INIT_HCA_FLAGS_OFFSET 0x014
  1095. #define INIT_HCA_QPC_OFFSET 0x020
  1096. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1097. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1098. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1099. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1100. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1101. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1102. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1103. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1104. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1105. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1106. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1107. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1108. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1109. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1110. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1111. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1112. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1113. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1114. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1115. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1116. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1117. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1118. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1119. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1120. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1121. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1122. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1123. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1124. #define INIT_HCA_TPT_OFFSET 0x0f0
  1125. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1126. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1127. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1128. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1129. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1130. #define INIT_HCA_UAR_OFFSET 0x120
  1131. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1132. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1133. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1134. if (IS_ERR(mailbox))
  1135. return PTR_ERR(mailbox);
  1136. inbox = mailbox->buf;
  1137. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1138. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1139. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1140. (ilog2(cache_line_size()) - 4) << 5;
  1141. #if defined(__LITTLE_ENDIAN)
  1142. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1143. #elif defined(__BIG_ENDIAN)
  1144. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1145. #else
  1146. #error Host endianness not defined
  1147. #endif
  1148. /* Check port for UD address vector: */
  1149. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1150. /* Enable IPoIB checksumming if we can: */
  1151. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1152. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1153. /* Enable QoS support if module parameter set */
  1154. if (enable_qos)
  1155. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1156. /* enable counters */
  1157. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1158. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1159. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1160. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1161. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1162. dev->caps.eqe_size = 64;
  1163. dev->caps.eqe_factor = 1;
  1164. } else {
  1165. dev->caps.eqe_size = 32;
  1166. dev->caps.eqe_factor = 0;
  1167. }
  1168. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1169. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1170. dev->caps.cqe_size = 64;
  1171. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  1172. } else {
  1173. dev->caps.cqe_size = 32;
  1174. }
  1175. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1176. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1177. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1178. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1179. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1180. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1181. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1182. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1183. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1184. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1185. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1186. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1187. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1188. /* steering attributes */
  1189. if (dev->caps.steering_mode ==
  1190. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1191. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1192. cpu_to_be32(1 <<
  1193. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1194. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1195. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1196. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1197. MLX4_PUT(inbox, param->log_mc_table_sz,
  1198. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1199. /* Enable Ethernet flow steering
  1200. * with udp unicast and tcp unicast
  1201. */
  1202. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1203. INIT_HCA_FS_ETH_BITS_OFFSET);
  1204. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1205. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1206. /* Enable IPoIB flow steering
  1207. * with udp unicast and tcp unicast
  1208. */
  1209. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1210. INIT_HCA_FS_IB_BITS_OFFSET);
  1211. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1212. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1213. } else {
  1214. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1215. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1216. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1217. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1218. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1219. MLX4_PUT(inbox, param->log_mc_table_sz,
  1220. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1221. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1222. MLX4_PUT(inbox, (u8) (1 << 3),
  1223. INIT_HCA_UC_STEERING_OFFSET);
  1224. }
  1225. /* TPT attributes */
  1226. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1227. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1228. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1229. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1230. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1231. /* UAR attributes */
  1232. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1233. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1234. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1235. MLX4_CMD_NATIVE);
  1236. if (err)
  1237. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1238. mlx4_free_cmd_mailbox(dev, mailbox);
  1239. return err;
  1240. }
  1241. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1242. struct mlx4_init_hca_param *param)
  1243. {
  1244. struct mlx4_cmd_mailbox *mailbox;
  1245. __be32 *outbox;
  1246. u32 dword_field;
  1247. int err;
  1248. u8 byte_field;
  1249. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1250. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1251. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1252. if (IS_ERR(mailbox))
  1253. return PTR_ERR(mailbox);
  1254. outbox = mailbox->buf;
  1255. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1256. MLX4_CMD_QUERY_HCA,
  1257. MLX4_CMD_TIME_CLASS_B,
  1258. !mlx4_is_slave(dev));
  1259. if (err)
  1260. goto out;
  1261. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1262. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1263. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1264. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1265. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1266. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1267. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1268. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1269. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1270. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1271. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1272. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1273. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1274. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1275. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1276. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1277. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1278. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1279. } else {
  1280. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1281. if (byte_field & 0x8)
  1282. param->steering_mode = MLX4_STEERING_MODE_B0;
  1283. else
  1284. param->steering_mode = MLX4_STEERING_MODE_A0;
  1285. }
  1286. /* steering attributes */
  1287. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1288. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1289. MLX4_GET(param->log_mc_entry_sz, outbox,
  1290. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1291. MLX4_GET(param->log_mc_table_sz, outbox,
  1292. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1293. } else {
  1294. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1295. MLX4_GET(param->log_mc_entry_sz, outbox,
  1296. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1297. MLX4_GET(param->log_mc_hash_sz, outbox,
  1298. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1299. MLX4_GET(param->log_mc_table_sz, outbox,
  1300. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1301. }
  1302. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1303. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1304. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1305. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1306. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1307. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1308. /* TPT attributes */
  1309. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1310. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1311. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1312. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1313. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1314. /* UAR attributes */
  1315. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1316. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1317. out:
  1318. mlx4_free_cmd_mailbox(dev, mailbox);
  1319. return err;
  1320. }
  1321. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1322. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1323. * to operate */
  1324. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1325. {
  1326. struct mlx4_priv *priv = mlx4_priv(dev);
  1327. /* irrelevant if not infiniband */
  1328. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1329. priv->mfunc.master.qp0_state[port].qp0_active)
  1330. return 1;
  1331. return 0;
  1332. }
  1333. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1334. struct mlx4_vhcr *vhcr,
  1335. struct mlx4_cmd_mailbox *inbox,
  1336. struct mlx4_cmd_mailbox *outbox,
  1337. struct mlx4_cmd_info *cmd)
  1338. {
  1339. struct mlx4_priv *priv = mlx4_priv(dev);
  1340. int port = vhcr->in_modifier;
  1341. int err;
  1342. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1343. return 0;
  1344. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1345. /* Enable port only if it was previously disabled */
  1346. if (!priv->mfunc.master.init_port_ref[port]) {
  1347. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1348. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1349. if (err)
  1350. return err;
  1351. }
  1352. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1353. } else {
  1354. if (slave == mlx4_master_func_num(dev)) {
  1355. if (check_qp0_state(dev, slave, port) &&
  1356. !priv->mfunc.master.qp0_state[port].port_active) {
  1357. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1358. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1359. if (err)
  1360. return err;
  1361. priv->mfunc.master.qp0_state[port].port_active = 1;
  1362. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1363. }
  1364. } else
  1365. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1366. }
  1367. ++priv->mfunc.master.init_port_ref[port];
  1368. return 0;
  1369. }
  1370. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1371. {
  1372. struct mlx4_cmd_mailbox *mailbox;
  1373. u32 *inbox;
  1374. int err;
  1375. u32 flags;
  1376. u16 field;
  1377. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1378. #define INIT_PORT_IN_SIZE 256
  1379. #define INIT_PORT_FLAGS_OFFSET 0x00
  1380. #define INIT_PORT_FLAG_SIG (1 << 18)
  1381. #define INIT_PORT_FLAG_NG (1 << 17)
  1382. #define INIT_PORT_FLAG_G0 (1 << 16)
  1383. #define INIT_PORT_VL_SHIFT 4
  1384. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1385. #define INIT_PORT_MTU_OFFSET 0x04
  1386. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1387. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1388. #define INIT_PORT_GUID0_OFFSET 0x10
  1389. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1390. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1391. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1392. if (IS_ERR(mailbox))
  1393. return PTR_ERR(mailbox);
  1394. inbox = mailbox->buf;
  1395. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1396. flags = 0;
  1397. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1398. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1399. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1400. field = 128 << dev->caps.ib_mtu_cap[port];
  1401. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1402. field = dev->caps.gid_table_len[port];
  1403. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1404. field = dev->caps.pkey_table_len[port];
  1405. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1406. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1407. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1408. mlx4_free_cmd_mailbox(dev, mailbox);
  1409. } else
  1410. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1411. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1412. return err;
  1413. }
  1414. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1415. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1416. struct mlx4_vhcr *vhcr,
  1417. struct mlx4_cmd_mailbox *inbox,
  1418. struct mlx4_cmd_mailbox *outbox,
  1419. struct mlx4_cmd_info *cmd)
  1420. {
  1421. struct mlx4_priv *priv = mlx4_priv(dev);
  1422. int port = vhcr->in_modifier;
  1423. int err;
  1424. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1425. (1 << port)))
  1426. return 0;
  1427. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1428. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1429. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1430. 1000, MLX4_CMD_NATIVE);
  1431. if (err)
  1432. return err;
  1433. }
  1434. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1435. } else {
  1436. /* infiniband port */
  1437. if (slave == mlx4_master_func_num(dev)) {
  1438. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1439. priv->mfunc.master.qp0_state[port].port_active) {
  1440. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1441. 1000, MLX4_CMD_NATIVE);
  1442. if (err)
  1443. return err;
  1444. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1445. priv->mfunc.master.qp0_state[port].port_active = 0;
  1446. }
  1447. } else
  1448. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1449. }
  1450. --priv->mfunc.master.init_port_ref[port];
  1451. return 0;
  1452. }
  1453. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1454. {
  1455. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1456. MLX4_CMD_WRAPPED);
  1457. }
  1458. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1459. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1460. {
  1461. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1462. MLX4_CMD_NATIVE);
  1463. }
  1464. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1465. {
  1466. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1467. MLX4_CMD_SET_ICM_SIZE,
  1468. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1469. if (ret)
  1470. return ret;
  1471. /*
  1472. * Round up number of system pages needed in case
  1473. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1474. */
  1475. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1476. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1477. return 0;
  1478. }
  1479. int mlx4_NOP(struct mlx4_dev *dev)
  1480. {
  1481. /* Input modifier of 0x1f means "finish as soon as possible." */
  1482. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1483. }
  1484. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1485. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1486. {
  1487. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1488. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1489. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1490. MLX4_CMD_NATIVE);
  1491. }
  1492. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1493. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1494. {
  1495. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1496. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1497. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1498. }
  1499. EXPORT_SYMBOL_GPL(mlx4_wol_write);
  1500. enum {
  1501. ADD_TO_MCG = 0x26,
  1502. };
  1503. void mlx4_opreq_action(struct work_struct *work)
  1504. {
  1505. struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
  1506. opreq_task);
  1507. struct mlx4_dev *dev = &priv->dev;
  1508. int num_tasks = atomic_read(&priv->opreq_count);
  1509. struct mlx4_cmd_mailbox *mailbox;
  1510. struct mlx4_mgm *mgm;
  1511. u32 *outbox;
  1512. u32 modifier;
  1513. u16 token;
  1514. u16 type;
  1515. int err;
  1516. u32 num_qps;
  1517. struct mlx4_qp qp;
  1518. int i;
  1519. u8 rem_mcg;
  1520. u8 prot;
  1521. #define GET_OP_REQ_MODIFIER_OFFSET 0x08
  1522. #define GET_OP_REQ_TOKEN_OFFSET 0x14
  1523. #define GET_OP_REQ_TYPE_OFFSET 0x1a
  1524. #define GET_OP_REQ_DATA_OFFSET 0x20
  1525. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1526. if (IS_ERR(mailbox)) {
  1527. mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
  1528. return;
  1529. }
  1530. outbox = mailbox->buf;
  1531. while (num_tasks) {
  1532. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1533. MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1534. MLX4_CMD_NATIVE);
  1535. if (err) {
  1536. mlx4_err(dev, "Failed to retreive required operation: %d\n",
  1537. err);
  1538. return;
  1539. }
  1540. MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
  1541. MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
  1542. MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
  1543. type &= 0xfff;
  1544. switch (type) {
  1545. case ADD_TO_MCG:
  1546. if (dev->caps.steering_mode ==
  1547. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1548. mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
  1549. err = EPERM;
  1550. break;
  1551. }
  1552. mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
  1553. GET_OP_REQ_DATA_OFFSET);
  1554. num_qps = be32_to_cpu(mgm->members_count) &
  1555. MGM_QPN_MASK;
  1556. rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
  1557. prot = ((u8 *)(&mgm->members_count))[0] >> 6;
  1558. for (i = 0; i < num_qps; i++) {
  1559. qp.qpn = be32_to_cpu(mgm->qp[i]);
  1560. if (rem_mcg)
  1561. err = mlx4_multicast_detach(dev, &qp,
  1562. mgm->gid,
  1563. prot, 0);
  1564. else
  1565. err = mlx4_multicast_attach(dev, &qp,
  1566. mgm->gid,
  1567. mgm->gid[5]
  1568. , 0, prot,
  1569. NULL);
  1570. if (err)
  1571. break;
  1572. }
  1573. break;
  1574. default:
  1575. mlx4_warn(dev, "Bad type for required operation\n");
  1576. err = EINVAL;
  1577. break;
  1578. }
  1579. err = mlx4_cmd(dev, 0, ((u32) err | cpu_to_be32(token) << 16),
  1580. 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  1581. MLX4_CMD_NATIVE);
  1582. if (err) {
  1583. mlx4_err(dev, "Failed to acknowledge required request: %d\n",
  1584. err);
  1585. goto out;
  1586. }
  1587. memset(outbox, 0, 0xffc);
  1588. num_tasks = atomic_dec_return(&priv->opreq_count);
  1589. }
  1590. out:
  1591. mlx4_free_cmd_mailbox(dev, mailbox);
  1592. }