i915_drv.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. /* General customization:
  38. */
  39. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  40. #define DRIVER_NAME "i915"
  41. #define DRIVER_DESC "Intel Graphics"
  42. #define DRIVER_DATE "20080730"
  43. enum pipe {
  44. PIPE_A = 0,
  45. PIPE_B,
  46. };
  47. enum plane {
  48. PLANE_A = 0,
  49. PLANE_B,
  50. };
  51. #define I915_NUM_PIPE 2
  52. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  53. /* Interface history:
  54. *
  55. * 1.1: Original.
  56. * 1.2: Add Power Management
  57. * 1.3: Add vblank support
  58. * 1.4: Fix cmdbuffer path, add heap destroy
  59. * 1.5: Add vblank pipe configuration
  60. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  61. * - Support vertical blank on secondary display pipe
  62. */
  63. #define DRIVER_MAJOR 1
  64. #define DRIVER_MINOR 6
  65. #define DRIVER_PATCHLEVEL 0
  66. #define WATCH_COHERENCY 0
  67. #define WATCH_EXEC 0
  68. #define WATCH_RELOC 0
  69. #define WATCH_LISTS 0
  70. #define WATCH_PWRITE 0
  71. #define I915_GEM_PHYS_CURSOR_0 1
  72. #define I915_GEM_PHYS_CURSOR_1 2
  73. #define I915_GEM_PHYS_OVERLAY_REGS 3
  74. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  75. struct drm_i915_gem_phys_object {
  76. int id;
  77. struct page **page_list;
  78. drm_dma_handle_t *handle;
  79. struct drm_i915_gem_object *cur_obj;
  80. };
  81. struct mem_block {
  82. struct mem_block *next;
  83. struct mem_block *prev;
  84. int start;
  85. int size;
  86. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  87. };
  88. struct opregion_header;
  89. struct opregion_acpi;
  90. struct opregion_swsci;
  91. struct opregion_asle;
  92. struct intel_opregion {
  93. struct opregion_header *header;
  94. struct opregion_acpi *acpi;
  95. struct opregion_swsci *swsci;
  96. struct opregion_asle *asle;
  97. void *vbt;
  98. };
  99. #define OPREGION_SIZE (8*1024)
  100. struct intel_overlay;
  101. struct intel_overlay_error_state;
  102. struct drm_i915_master_private {
  103. drm_local_map_t *sarea;
  104. struct _drm_i915_sarea *sarea_priv;
  105. };
  106. #define I915_FENCE_REG_NONE -1
  107. struct drm_i915_fence_reg {
  108. struct list_head lru_list;
  109. struct drm_i915_gem_object *obj;
  110. uint32_t setup_seqno;
  111. };
  112. struct sdvo_device_mapping {
  113. u8 initialized;
  114. u8 dvo_port;
  115. u8 slave_addr;
  116. u8 dvo_wiring;
  117. u8 i2c_pin;
  118. u8 i2c_speed;
  119. u8 ddc_pin;
  120. };
  121. struct intel_display_error_state;
  122. struct drm_i915_error_state {
  123. u32 eir;
  124. u32 pgtbl_er;
  125. u32 pipeastat;
  126. u32 pipebstat;
  127. u32 ipeir;
  128. u32 ipehr;
  129. u32 instdone;
  130. u32 acthd;
  131. u32 error; /* gen6+ */
  132. u32 bcs_acthd; /* gen6+ blt engine */
  133. u32 bcs_ipehr;
  134. u32 bcs_ipeir;
  135. u32 bcs_instdone;
  136. u32 bcs_seqno;
  137. u32 vcs_acthd; /* gen6+ bsd engine */
  138. u32 vcs_ipehr;
  139. u32 vcs_ipeir;
  140. u32 vcs_instdone;
  141. u32 vcs_seqno;
  142. u32 instpm;
  143. u32 instps;
  144. u32 instdone1;
  145. u32 seqno;
  146. u64 bbaddr;
  147. u64 fence[16];
  148. struct timeval time;
  149. struct drm_i915_error_object {
  150. int page_count;
  151. u32 gtt_offset;
  152. u32 *pages[0];
  153. } *ringbuffer, *batchbuffer[2];
  154. struct drm_i915_error_buffer {
  155. size_t size;
  156. u32 name;
  157. u32 seqno;
  158. u32 gtt_offset;
  159. u32 read_domains;
  160. u32 write_domain;
  161. u32 fence_reg;
  162. s32 pinned:2;
  163. u32 tiling:2;
  164. u32 dirty:1;
  165. u32 purgeable:1;
  166. u32 ring:4;
  167. } *active_bo, *pinned_bo;
  168. u32 active_bo_count, pinned_bo_count;
  169. struct intel_overlay_error_state *overlay;
  170. struct intel_display_error_state *display;
  171. };
  172. struct drm_i915_display_funcs {
  173. void (*dpms)(struct drm_crtc *crtc, int mode);
  174. bool (*fbc_enabled)(struct drm_device *dev);
  175. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  176. void (*disable_fbc)(struct drm_device *dev);
  177. int (*get_display_clock_speed)(struct drm_device *dev);
  178. int (*get_fifo_size)(struct drm_device *dev, int plane);
  179. void (*update_wm)(struct drm_device *dev, int planea_clock,
  180. int planeb_clock, int sr_hdisplay, int sr_htotal,
  181. int pixel_size);
  182. /* clock updates for mode set */
  183. /* cursor updates */
  184. /* render clock increase/decrease */
  185. /* display clock increase/decrease */
  186. /* pll clock increase/decrease */
  187. /* clock gating init */
  188. };
  189. struct intel_device_info {
  190. u8 gen;
  191. u8 is_mobile : 1;
  192. u8 is_i85x : 1;
  193. u8 is_i915g : 1;
  194. u8 is_i945gm : 1;
  195. u8 is_g33 : 1;
  196. u8 need_gfx_hws : 1;
  197. u8 is_g4x : 1;
  198. u8 is_pineview : 1;
  199. u8 is_broadwater : 1;
  200. u8 is_crestline : 1;
  201. u8 has_fbc : 1;
  202. u8 has_pipe_cxsr : 1;
  203. u8 has_hotplug : 1;
  204. u8 cursor_needs_physical : 1;
  205. u8 has_overlay : 1;
  206. u8 overlay_needs_physical : 1;
  207. u8 supports_tv : 1;
  208. u8 has_bsd_ring : 1;
  209. u8 has_blt_ring : 1;
  210. };
  211. enum no_fbc_reason {
  212. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  213. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  214. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  215. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  216. FBC_BAD_PLANE, /* fbc not supported on plane */
  217. FBC_NOT_TILED, /* buffer not tiled */
  218. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  219. };
  220. enum intel_pch {
  221. PCH_IBX, /* Ibexpeak PCH */
  222. PCH_CPT, /* Cougarpoint PCH */
  223. };
  224. #define QUIRK_PIPEA_FORCE (1<<0)
  225. struct intel_fbdev;
  226. typedef struct drm_i915_private {
  227. struct drm_device *dev;
  228. const struct intel_device_info *info;
  229. int has_gem;
  230. void __iomem *regs;
  231. struct intel_gmbus {
  232. struct i2c_adapter adapter;
  233. struct i2c_adapter *force_bit;
  234. u32 reg0;
  235. } *gmbus;
  236. struct pci_dev *bridge_dev;
  237. struct intel_ring_buffer ring[I915_NUM_RINGS];
  238. uint32_t next_seqno;
  239. drm_dma_handle_t *status_page_dmah;
  240. dma_addr_t dma_status_page;
  241. uint32_t counter;
  242. drm_local_map_t hws_map;
  243. struct drm_i915_gem_object *pwrctx;
  244. struct drm_i915_gem_object *renderctx;
  245. struct resource mch_res;
  246. unsigned int cpp;
  247. int back_offset;
  248. int front_offset;
  249. int current_page;
  250. int page_flipping;
  251. atomic_t irq_received;
  252. u32 trace_irq_seqno;
  253. /* protects the irq masks */
  254. spinlock_t irq_lock;
  255. /** Cached value of IMR to avoid reads in updating the bitfield */
  256. u32 pipestat[2];
  257. u32 irq_mask;
  258. u32 gt_irq_mask;
  259. u32 pch_irq_mask;
  260. u32 hotplug_supported_mask;
  261. struct work_struct hotplug_work;
  262. int tex_lru_log_granularity;
  263. int allow_batchbuffer;
  264. struct mem_block *agp_heap;
  265. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  266. int vblank_pipe;
  267. int num_pipe;
  268. /* For hangcheck timer */
  269. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  270. struct timer_list hangcheck_timer;
  271. int hangcheck_count;
  272. uint32_t last_acthd;
  273. uint32_t last_instdone;
  274. uint32_t last_instdone1;
  275. unsigned long cfb_size;
  276. unsigned long cfb_pitch;
  277. unsigned long cfb_offset;
  278. int cfb_fence;
  279. int cfb_plane;
  280. int cfb_y;
  281. int irq_enabled;
  282. struct intel_opregion opregion;
  283. /* overlay */
  284. struct intel_overlay *overlay;
  285. /* LVDS info */
  286. int backlight_level; /* restore backlight to this value */
  287. struct drm_display_mode *panel_fixed_mode;
  288. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  289. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  290. /* Feature bits from the VBIOS */
  291. unsigned int int_tv_support:1;
  292. unsigned int lvds_dither:1;
  293. unsigned int lvds_vbt:1;
  294. unsigned int int_crt_support:1;
  295. unsigned int lvds_use_ssc:1;
  296. int lvds_ssc_freq;
  297. struct {
  298. int rate;
  299. int lanes;
  300. int preemphasis;
  301. int vswing;
  302. bool initialized;
  303. bool support;
  304. int bpp;
  305. struct edp_power_seq pps;
  306. } edp;
  307. bool no_aux_handshake;
  308. struct notifier_block lid_notifier;
  309. int crt_ddc_pin;
  310. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  311. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  312. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  313. unsigned int fsb_freq, mem_freq, is_ddr3;
  314. spinlock_t error_lock;
  315. struct drm_i915_error_state *first_error;
  316. struct work_struct error_work;
  317. struct completion error_completion;
  318. struct workqueue_struct *wq;
  319. /* Display functions */
  320. struct drm_i915_display_funcs display;
  321. /* PCH chipset type */
  322. enum intel_pch pch_type;
  323. unsigned long quirks;
  324. /* Register state */
  325. bool modeset_on_lid;
  326. u8 saveLBB;
  327. u32 saveDSPACNTR;
  328. u32 saveDSPBCNTR;
  329. u32 saveDSPARB;
  330. u32 saveHWS;
  331. u32 savePIPEACONF;
  332. u32 savePIPEBCONF;
  333. u32 savePIPEASRC;
  334. u32 savePIPEBSRC;
  335. u32 saveFPA0;
  336. u32 saveFPA1;
  337. u32 saveDPLL_A;
  338. u32 saveDPLL_A_MD;
  339. u32 saveHTOTAL_A;
  340. u32 saveHBLANK_A;
  341. u32 saveHSYNC_A;
  342. u32 saveVTOTAL_A;
  343. u32 saveVBLANK_A;
  344. u32 saveVSYNC_A;
  345. u32 saveBCLRPAT_A;
  346. u32 saveTRANSACONF;
  347. u32 saveTRANS_HTOTAL_A;
  348. u32 saveTRANS_HBLANK_A;
  349. u32 saveTRANS_HSYNC_A;
  350. u32 saveTRANS_VTOTAL_A;
  351. u32 saveTRANS_VBLANK_A;
  352. u32 saveTRANS_VSYNC_A;
  353. u32 savePIPEASTAT;
  354. u32 saveDSPASTRIDE;
  355. u32 saveDSPASIZE;
  356. u32 saveDSPAPOS;
  357. u32 saveDSPAADDR;
  358. u32 saveDSPASURF;
  359. u32 saveDSPATILEOFF;
  360. u32 savePFIT_PGM_RATIOS;
  361. u32 saveBLC_HIST_CTL;
  362. u32 saveBLC_PWM_CTL;
  363. u32 saveBLC_PWM_CTL2;
  364. u32 saveBLC_CPU_PWM_CTL;
  365. u32 saveBLC_CPU_PWM_CTL2;
  366. u32 saveFPB0;
  367. u32 saveFPB1;
  368. u32 saveDPLL_B;
  369. u32 saveDPLL_B_MD;
  370. u32 saveHTOTAL_B;
  371. u32 saveHBLANK_B;
  372. u32 saveHSYNC_B;
  373. u32 saveVTOTAL_B;
  374. u32 saveVBLANK_B;
  375. u32 saveVSYNC_B;
  376. u32 saveBCLRPAT_B;
  377. u32 saveTRANSBCONF;
  378. u32 saveTRANS_HTOTAL_B;
  379. u32 saveTRANS_HBLANK_B;
  380. u32 saveTRANS_HSYNC_B;
  381. u32 saveTRANS_VTOTAL_B;
  382. u32 saveTRANS_VBLANK_B;
  383. u32 saveTRANS_VSYNC_B;
  384. u32 savePIPEBSTAT;
  385. u32 saveDSPBSTRIDE;
  386. u32 saveDSPBSIZE;
  387. u32 saveDSPBPOS;
  388. u32 saveDSPBADDR;
  389. u32 saveDSPBSURF;
  390. u32 saveDSPBTILEOFF;
  391. u32 saveVGA0;
  392. u32 saveVGA1;
  393. u32 saveVGA_PD;
  394. u32 saveVGACNTRL;
  395. u32 saveADPA;
  396. u32 saveLVDS;
  397. u32 savePP_ON_DELAYS;
  398. u32 savePP_OFF_DELAYS;
  399. u32 saveDVOA;
  400. u32 saveDVOB;
  401. u32 saveDVOC;
  402. u32 savePP_ON;
  403. u32 savePP_OFF;
  404. u32 savePP_CONTROL;
  405. u32 savePP_DIVISOR;
  406. u32 savePFIT_CONTROL;
  407. u32 save_palette_a[256];
  408. u32 save_palette_b[256];
  409. u32 saveDPFC_CB_BASE;
  410. u32 saveFBC_CFB_BASE;
  411. u32 saveFBC_LL_BASE;
  412. u32 saveFBC_CONTROL;
  413. u32 saveFBC_CONTROL2;
  414. u32 saveIER;
  415. u32 saveIIR;
  416. u32 saveIMR;
  417. u32 saveDEIER;
  418. u32 saveDEIMR;
  419. u32 saveGTIER;
  420. u32 saveGTIMR;
  421. u32 saveFDI_RXA_IMR;
  422. u32 saveFDI_RXB_IMR;
  423. u32 saveCACHE_MODE_0;
  424. u32 saveMI_ARB_STATE;
  425. u32 saveSWF0[16];
  426. u32 saveSWF1[16];
  427. u32 saveSWF2[3];
  428. u8 saveMSR;
  429. u8 saveSR[8];
  430. u8 saveGR[25];
  431. u8 saveAR_INDEX;
  432. u8 saveAR[21];
  433. u8 saveDACMASK;
  434. u8 saveCR[37];
  435. uint64_t saveFENCE[16];
  436. u32 saveCURACNTR;
  437. u32 saveCURAPOS;
  438. u32 saveCURABASE;
  439. u32 saveCURBCNTR;
  440. u32 saveCURBPOS;
  441. u32 saveCURBBASE;
  442. u32 saveCURSIZE;
  443. u32 saveDP_B;
  444. u32 saveDP_C;
  445. u32 saveDP_D;
  446. u32 savePIPEA_GMCH_DATA_M;
  447. u32 savePIPEB_GMCH_DATA_M;
  448. u32 savePIPEA_GMCH_DATA_N;
  449. u32 savePIPEB_GMCH_DATA_N;
  450. u32 savePIPEA_DP_LINK_M;
  451. u32 savePIPEB_DP_LINK_M;
  452. u32 savePIPEA_DP_LINK_N;
  453. u32 savePIPEB_DP_LINK_N;
  454. u32 saveFDI_RXA_CTL;
  455. u32 saveFDI_TXA_CTL;
  456. u32 saveFDI_RXB_CTL;
  457. u32 saveFDI_TXB_CTL;
  458. u32 savePFA_CTL_1;
  459. u32 savePFB_CTL_1;
  460. u32 savePFA_WIN_SZ;
  461. u32 savePFB_WIN_SZ;
  462. u32 savePFA_WIN_POS;
  463. u32 savePFB_WIN_POS;
  464. u32 savePCH_DREF_CONTROL;
  465. u32 saveDISP_ARB_CTL;
  466. u32 savePIPEA_DATA_M1;
  467. u32 savePIPEA_DATA_N1;
  468. u32 savePIPEA_LINK_M1;
  469. u32 savePIPEA_LINK_N1;
  470. u32 savePIPEB_DATA_M1;
  471. u32 savePIPEB_DATA_N1;
  472. u32 savePIPEB_LINK_M1;
  473. u32 savePIPEB_LINK_N1;
  474. u32 saveMCHBAR_RENDER_STANDBY;
  475. struct {
  476. /** Bridge to intel-gtt-ko */
  477. const struct intel_gtt *gtt;
  478. /** Memory allocator for GTT stolen memory */
  479. struct drm_mm stolen;
  480. /** Memory allocator for GTT */
  481. struct drm_mm gtt_space;
  482. /** List of all objects in gtt_space. Used to restore gtt
  483. * mappings on resume */
  484. struct list_head gtt_list;
  485. /** End of mappable part of GTT */
  486. unsigned long gtt_mappable_end;
  487. struct io_mapping *gtt_mapping;
  488. int gtt_mtrr;
  489. struct shrinker inactive_shrinker;
  490. /**
  491. * List of objects currently involved in rendering.
  492. *
  493. * Includes buffers having the contents of their GPU caches
  494. * flushed, not necessarily primitives. last_rendering_seqno
  495. * represents when the rendering involved will be completed.
  496. *
  497. * A reference is held on the buffer while on this list.
  498. */
  499. struct list_head active_list;
  500. /**
  501. * List of objects which are not in the ringbuffer but which
  502. * still have a write_domain which needs to be flushed before
  503. * unbinding.
  504. *
  505. * last_rendering_seqno is 0 while an object is in this list.
  506. *
  507. * A reference is held on the buffer while on this list.
  508. */
  509. struct list_head flushing_list;
  510. /**
  511. * LRU list of objects which are not in the ringbuffer and
  512. * are ready to unbind, but are still in the GTT.
  513. *
  514. * last_rendering_seqno is 0 while an object is in this list.
  515. *
  516. * A reference is not held on the buffer while on this list,
  517. * as merely being GTT-bound shouldn't prevent its being
  518. * freed, and we'll pull it off the list in the free path.
  519. */
  520. struct list_head inactive_list;
  521. /**
  522. * LRU list of objects which are not in the ringbuffer but
  523. * are still pinned in the GTT.
  524. */
  525. struct list_head pinned_list;
  526. /** LRU list of objects with fence regs on them. */
  527. struct list_head fence_list;
  528. /**
  529. * List of objects currently pending being freed.
  530. *
  531. * These objects are no longer in use, but due to a signal
  532. * we were prevented from freeing them at the appointed time.
  533. */
  534. struct list_head deferred_free_list;
  535. /**
  536. * We leave the user IRQ off as much as possible,
  537. * but this means that requests will finish and never
  538. * be retired once the system goes idle. Set a timer to
  539. * fire periodically while the ring is running. When it
  540. * fires, go retire requests.
  541. */
  542. struct delayed_work retire_work;
  543. /**
  544. * Flag if the X Server, and thus DRM, is not currently in
  545. * control of the device.
  546. *
  547. * This is set between LeaveVT and EnterVT. It needs to be
  548. * replaced with a semaphore. It also needs to be
  549. * transitioned away from for kernel modesetting.
  550. */
  551. int suspended;
  552. /**
  553. * Flag if the hardware appears to be wedged.
  554. *
  555. * This is set when attempts to idle the device timeout.
  556. * It prevents command submission from occuring and makes
  557. * every pending request fail
  558. */
  559. atomic_t wedged;
  560. /** Bit 6 swizzling required for X tiling */
  561. uint32_t bit_6_swizzle_x;
  562. /** Bit 6 swizzling required for Y tiling */
  563. uint32_t bit_6_swizzle_y;
  564. /* storage for physical objects */
  565. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  566. /* accounting, useful for userland debugging */
  567. size_t gtt_total;
  568. size_t mappable_gtt_total;
  569. size_t object_memory;
  570. u32 object_count;
  571. } mm;
  572. struct sdvo_device_mapping sdvo_mappings[2];
  573. /* indicate whether the LVDS_BORDER should be enabled or not */
  574. unsigned int lvds_border_bits;
  575. /* Panel fitter placement and size for Ironlake+ */
  576. u32 pch_pf_pos, pch_pf_size;
  577. struct drm_crtc *plane_to_crtc_mapping[2];
  578. struct drm_crtc *pipe_to_crtc_mapping[2];
  579. wait_queue_head_t pending_flip_queue;
  580. bool flip_pending_is_done;
  581. /* Reclocking support */
  582. bool render_reclock_avail;
  583. bool lvds_downclock_avail;
  584. /* indicates the reduced downclock for LVDS*/
  585. int lvds_downclock;
  586. struct work_struct idle_work;
  587. struct timer_list idle_timer;
  588. bool busy;
  589. u16 orig_clock;
  590. int child_dev_num;
  591. struct child_device_config *child_dev;
  592. struct drm_connector *int_lvds_connector;
  593. bool mchbar_need_disable;
  594. u8 cur_delay;
  595. u8 min_delay;
  596. u8 max_delay;
  597. u8 fmax;
  598. u8 fstart;
  599. u64 last_count1;
  600. unsigned long last_time1;
  601. u64 last_count2;
  602. struct timespec last_time2;
  603. unsigned long gfx_power;
  604. int c_m;
  605. int r_t;
  606. u8 corr;
  607. spinlock_t *mchdev_lock;
  608. enum no_fbc_reason no_fbc_reason;
  609. struct drm_mm_node *compressed_fb;
  610. struct drm_mm_node *compressed_llb;
  611. unsigned long last_gpu_reset;
  612. /* list of fbdev register on this device */
  613. struct intel_fbdev *fbdev;
  614. } drm_i915_private_t;
  615. struct drm_i915_gem_object {
  616. struct drm_gem_object base;
  617. /** Current space allocated to this object in the GTT, if any. */
  618. struct drm_mm_node *gtt_space;
  619. struct list_head gtt_list;
  620. /** This object's place on the active/flushing/inactive lists */
  621. struct list_head ring_list;
  622. struct list_head mm_list;
  623. /** This object's place on GPU write list */
  624. struct list_head gpu_write_list;
  625. /** This object's place in the batchbuffer or on the eviction list */
  626. struct list_head exec_list;
  627. /**
  628. * This is set if the object is on the active or flushing lists
  629. * (has pending rendering), and is not set if it's on inactive (ready
  630. * to be unbound).
  631. */
  632. unsigned int active : 1;
  633. /**
  634. * This is set if the object has been written to since last bound
  635. * to the GTT
  636. */
  637. unsigned int dirty : 1;
  638. /**
  639. * This is set if the object has been written to since the last
  640. * GPU flush.
  641. */
  642. unsigned int pending_gpu_write : 1;
  643. /**
  644. * Fence register bits (if any) for this object. Will be set
  645. * as needed when mapped into the GTT.
  646. * Protected by dev->struct_mutex.
  647. *
  648. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  649. */
  650. signed int fence_reg : 5;
  651. /**
  652. * Advice: are the backing pages purgeable?
  653. */
  654. unsigned int madv : 2;
  655. /**
  656. * Current tiling mode for the object.
  657. */
  658. unsigned int tiling_mode : 2;
  659. unsigned int tiling_changed : 1;
  660. /** How many users have pinned this object in GTT space. The following
  661. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  662. * (via user_pin_count), execbuffer (objects are not allowed multiple
  663. * times for the same batchbuffer), and the framebuffer code. When
  664. * switching/pageflipping, the framebuffer code has at most two buffers
  665. * pinned per crtc.
  666. *
  667. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  668. * bits with absolutely no headroom. So use 4 bits. */
  669. unsigned int pin_count : 4;
  670. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  671. /**
  672. * Is the object at the current location in the gtt mappable and
  673. * fenceable? Used to avoid costly recalculations.
  674. */
  675. unsigned int map_and_fenceable : 1;
  676. /**
  677. * Whether the current gtt mapping needs to be mappable (and isn't just
  678. * mappable by accident). Track pin and fault separate for a more
  679. * accurate mappable working set.
  680. */
  681. unsigned int fault_mappable : 1;
  682. unsigned int pin_mappable : 1;
  683. /*
  684. * Is the GPU currently using a fence to access this buffer,
  685. */
  686. unsigned int pending_fenced_gpu_access:1;
  687. unsigned int fenced_gpu_access:1;
  688. struct page **pages;
  689. /**
  690. * DMAR support
  691. */
  692. struct scatterlist *sg_list;
  693. int num_sg;
  694. /**
  695. * Used for performing relocations during execbuffer insertion.
  696. */
  697. struct hlist_node exec_node;
  698. unsigned long exec_handle;
  699. /**
  700. * Current offset of the object in GTT space.
  701. *
  702. * This is the same as gtt_space->start
  703. */
  704. uint32_t gtt_offset;
  705. /** Breadcrumb of last rendering to the buffer. */
  706. uint32_t last_rendering_seqno;
  707. struct intel_ring_buffer *ring;
  708. /** Breadcrumb of last fenced GPU access to the buffer. */
  709. uint32_t last_fenced_seqno;
  710. struct intel_ring_buffer *last_fenced_ring;
  711. /** Current tiling stride for the object, if it's tiled. */
  712. uint32_t stride;
  713. /** Record of address bit 17 of each page at last unbind. */
  714. unsigned long *bit_17;
  715. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  716. uint32_t agp_type;
  717. /**
  718. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  719. * flags which individual pages are valid.
  720. */
  721. uint8_t *page_cpu_valid;
  722. /** User space pin count and filp owning the pin */
  723. uint32_t user_pin_count;
  724. struct drm_file *pin_filp;
  725. /** for phy allocated objects */
  726. struct drm_i915_gem_phys_object *phys_obj;
  727. /**
  728. * Number of crtcs where this object is currently the fb, but
  729. * will be page flipped away on the next vblank. When it
  730. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  731. */
  732. atomic_t pending_flip;
  733. };
  734. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  735. /**
  736. * Request queue structure.
  737. *
  738. * The request queue allows us to note sequence numbers that have been emitted
  739. * and may be associated with active buffers to be retired.
  740. *
  741. * By keeping this list, we can avoid having to do questionable
  742. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  743. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  744. */
  745. struct drm_i915_gem_request {
  746. /** On Which ring this request was generated */
  747. struct intel_ring_buffer *ring;
  748. /** GEM sequence number associated with this request. */
  749. uint32_t seqno;
  750. /** Time at which this request was emitted, in jiffies. */
  751. unsigned long emitted_jiffies;
  752. /** global list entry for this request */
  753. struct list_head list;
  754. struct drm_i915_file_private *file_priv;
  755. /** file_priv list entry for this request */
  756. struct list_head client_list;
  757. };
  758. struct drm_i915_file_private {
  759. struct {
  760. struct spinlock lock;
  761. struct list_head request_list;
  762. } mm;
  763. };
  764. enum intel_chip_family {
  765. CHIP_I8XX = 0x01,
  766. CHIP_I9XX = 0x02,
  767. CHIP_I915 = 0x04,
  768. CHIP_I965 = 0x08,
  769. };
  770. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  771. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  772. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  773. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  774. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  775. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  776. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  777. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  778. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  779. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  780. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  781. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  782. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  783. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  784. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  785. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  786. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  787. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  788. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  789. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  790. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  791. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  792. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  793. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  794. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  795. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  796. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  797. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  798. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  799. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  800. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  801. * rows, which changed the alignment requirements and fence programming.
  802. */
  803. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  804. IS_I915GM(dev)))
  805. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  806. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  807. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  808. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  809. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  810. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  811. /* dsparb controlled by hw only */
  812. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  813. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  814. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  815. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  816. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
  817. #define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
  818. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  819. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  820. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  821. #include "i915_trace.h"
  822. extern struct drm_ioctl_desc i915_ioctls[];
  823. extern int i915_max_ioctl;
  824. extern unsigned int i915_fbpercrtc;
  825. extern unsigned int i915_powersave;
  826. extern unsigned int i915_lvds_downclock;
  827. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  828. extern int i915_resume(struct drm_device *dev);
  829. extern void i915_save_display(struct drm_device *dev);
  830. extern void i915_restore_display(struct drm_device *dev);
  831. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  832. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  833. /* i915_dma.c */
  834. extern void i915_kernel_lost_context(struct drm_device * dev);
  835. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  836. extern int i915_driver_unload(struct drm_device *);
  837. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  838. extern void i915_driver_lastclose(struct drm_device * dev);
  839. extern void i915_driver_preclose(struct drm_device *dev,
  840. struct drm_file *file_priv);
  841. extern void i915_driver_postclose(struct drm_device *dev,
  842. struct drm_file *file_priv);
  843. extern int i915_driver_device_is_agp(struct drm_device * dev);
  844. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  845. unsigned long arg);
  846. extern int i915_emit_box(struct drm_device *dev,
  847. struct drm_clip_rect *box,
  848. int DR1, int DR4);
  849. extern int i915_reset(struct drm_device *dev, u8 flags);
  850. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  851. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  852. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  853. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  854. /* i915_irq.c */
  855. void i915_hangcheck_elapsed(unsigned long data);
  856. void i915_handle_error(struct drm_device *dev, bool wedged);
  857. extern int i915_irq_emit(struct drm_device *dev, void *data,
  858. struct drm_file *file_priv);
  859. extern int i915_irq_wait(struct drm_device *dev, void *data,
  860. struct drm_file *file_priv);
  861. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  862. extern void i915_enable_interrupt (struct drm_device *dev);
  863. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  864. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  865. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  866. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  867. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  868. struct drm_file *file_priv);
  869. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  870. struct drm_file *file_priv);
  871. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  872. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  873. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  874. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  875. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  876. struct drm_file *file_priv);
  877. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  878. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  879. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  880. u32 mask);
  881. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  882. u32 mask);
  883. void
  884. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  885. void
  886. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  887. void intel_enable_asle (struct drm_device *dev);
  888. #ifdef CONFIG_DEBUG_FS
  889. extern void i915_destroy_error_state(struct drm_device *dev);
  890. #else
  891. #define i915_destroy_error_state(x)
  892. #endif
  893. /* i915_mem.c */
  894. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  895. struct drm_file *file_priv);
  896. extern int i915_mem_free(struct drm_device *dev, void *data,
  897. struct drm_file *file_priv);
  898. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  899. struct drm_file *file_priv);
  900. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  901. struct drm_file *file_priv);
  902. extern void i915_mem_takedown(struct mem_block **heap);
  903. extern void i915_mem_release(struct drm_device * dev,
  904. struct drm_file *file_priv, struct mem_block *heap);
  905. /* i915_gem.c */
  906. int i915_gem_check_is_wedged(struct drm_device *dev);
  907. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  908. struct drm_file *file_priv);
  909. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  910. struct drm_file *file_priv);
  911. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  912. struct drm_file *file_priv);
  913. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  914. struct drm_file *file_priv);
  915. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  916. struct drm_file *file_priv);
  917. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  918. struct drm_file *file_priv);
  919. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  920. struct drm_file *file_priv);
  921. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  922. struct drm_file *file_priv);
  923. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  924. struct drm_file *file_priv);
  925. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  926. struct drm_file *file_priv);
  927. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  928. struct drm_file *file_priv);
  929. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  930. struct drm_file *file_priv);
  931. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  932. struct drm_file *file_priv);
  933. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  934. struct drm_file *file_priv);
  935. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  936. struct drm_file *file_priv);
  937. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  938. struct drm_file *file_priv);
  939. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  940. struct drm_file *file_priv);
  941. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  942. struct drm_file *file_priv);
  943. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  944. struct drm_file *file_priv);
  945. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  946. struct drm_file *file_priv);
  947. void i915_gem_load(struct drm_device *dev);
  948. int i915_gem_init_object(struct drm_gem_object *obj);
  949. void i915_gem_flush_ring(struct drm_device *dev,
  950. struct intel_ring_buffer *ring,
  951. uint32_t invalidate_domains,
  952. uint32_t flush_domains);
  953. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  954. size_t size);
  955. void i915_gem_free_object(struct drm_gem_object *obj);
  956. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  957. uint32_t alignment,
  958. bool map_and_fenceable);
  959. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  960. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  961. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  962. void i915_gem_lastclose(struct drm_device *dev);
  963. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  964. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
  965. bool interruptible);
  966. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  967. struct intel_ring_buffer *ring,
  968. u32 seqno);
  969. /**
  970. * Returns true if seq1 is later than seq2.
  971. */
  972. static inline bool
  973. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  974. {
  975. return (int32_t)(seq1 - seq2) >= 0;
  976. }
  977. static inline u32
  978. i915_gem_next_request_seqno(struct drm_device *dev,
  979. struct intel_ring_buffer *ring)
  980. {
  981. drm_i915_private_t *dev_priv = dev->dev_private;
  982. return ring->outstanding_lazy_request = dev_priv->next_seqno;
  983. }
  984. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  985. struct intel_ring_buffer *pipelined,
  986. bool interruptible);
  987. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  988. void i915_gem_retire_requests(struct drm_device *dev);
  989. void i915_gem_reset(struct drm_device *dev);
  990. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  991. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  992. uint32_t read_domains,
  993. uint32_t write_domain);
  994. int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
  995. bool interruptible);
  996. int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
  997. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  998. void i915_gem_do_init(struct drm_device *dev,
  999. unsigned long start,
  1000. unsigned long mappable_end,
  1001. unsigned long end);
  1002. int __must_check i915_gpu_idle(struct drm_device *dev);
  1003. int __must_check i915_gem_idle(struct drm_device *dev);
  1004. int __must_check i915_add_request(struct drm_device *dev,
  1005. struct drm_file *file_priv,
  1006. struct drm_i915_gem_request *request,
  1007. struct intel_ring_buffer *ring);
  1008. int __must_check i915_do_wait_request(struct drm_device *dev,
  1009. uint32_t seqno,
  1010. bool interruptible,
  1011. struct intel_ring_buffer *ring);
  1012. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1013. int __must_check
  1014. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1015. bool write);
  1016. int __must_check
  1017. i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
  1018. struct intel_ring_buffer *pipelined);
  1019. int i915_gem_attach_phys_object(struct drm_device *dev,
  1020. struct drm_i915_gem_object *obj,
  1021. int id,
  1022. int align);
  1023. void i915_gem_detach_phys_object(struct drm_device *dev,
  1024. struct drm_i915_gem_object *obj);
  1025. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1026. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1027. /* i915_gem_gtt.c */
  1028. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1029. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1030. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1031. /* i915_gem_evict.c */
  1032. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1033. unsigned alignment, bool mappable);
  1034. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1035. bool purgeable_only);
  1036. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1037. bool purgeable_only);
  1038. /* i915_gem_tiling.c */
  1039. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1040. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1041. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1042. /* i915_gem_debug.c */
  1043. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1044. const char *where, uint32_t mark);
  1045. #if WATCH_LISTS
  1046. int i915_verify_lists(struct drm_device *dev);
  1047. #else
  1048. #define i915_verify_lists(dev) 0
  1049. #endif
  1050. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1051. int handle);
  1052. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1053. const char *where, uint32_t mark);
  1054. /* i915_debugfs.c */
  1055. int i915_debugfs_init(struct drm_minor *minor);
  1056. void i915_debugfs_cleanup(struct drm_minor *minor);
  1057. /* i915_suspend.c */
  1058. extern int i915_save_state(struct drm_device *dev);
  1059. extern int i915_restore_state(struct drm_device *dev);
  1060. /* i915_suspend.c */
  1061. extern int i915_save_state(struct drm_device *dev);
  1062. extern int i915_restore_state(struct drm_device *dev);
  1063. /* intel_i2c.c */
  1064. extern int intel_setup_gmbus(struct drm_device *dev);
  1065. extern void intel_teardown_gmbus(struct drm_device *dev);
  1066. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1067. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1068. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1069. {
  1070. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1071. }
  1072. extern void intel_i2c_reset(struct drm_device *dev);
  1073. /* intel_opregion.c */
  1074. extern int intel_opregion_setup(struct drm_device *dev);
  1075. #ifdef CONFIG_ACPI
  1076. extern void intel_opregion_init(struct drm_device *dev);
  1077. extern void intel_opregion_fini(struct drm_device *dev);
  1078. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1079. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1080. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1081. #else
  1082. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1083. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1084. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1085. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1086. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1087. #endif
  1088. /* intel_acpi.c */
  1089. #ifdef CONFIG_ACPI
  1090. extern void intel_register_dsm_handler(void);
  1091. extern void intel_unregister_dsm_handler(void);
  1092. #else
  1093. static inline void intel_register_dsm_handler(void) { return; }
  1094. static inline void intel_unregister_dsm_handler(void) { return; }
  1095. #endif /* CONFIG_ACPI */
  1096. /* modesetting */
  1097. extern void intel_modeset_init(struct drm_device *dev);
  1098. extern void intel_modeset_cleanup(struct drm_device *dev);
  1099. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1100. extern void i8xx_disable_fbc(struct drm_device *dev);
  1101. extern void g4x_disable_fbc(struct drm_device *dev);
  1102. extern void ironlake_disable_fbc(struct drm_device *dev);
  1103. extern void intel_disable_fbc(struct drm_device *dev);
  1104. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  1105. extern bool intel_fbc_enabled(struct drm_device *dev);
  1106. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1107. extern void intel_detect_pch (struct drm_device *dev);
  1108. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  1109. /* overlay */
  1110. #ifdef CONFIG_DEBUG_FS
  1111. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1112. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1113. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1114. extern void intel_display_print_error_state(struct seq_file *m,
  1115. struct drm_device *dev,
  1116. struct intel_display_error_state *error);
  1117. #endif
  1118. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1119. #define BEGIN_LP_RING(n) \
  1120. intel_ring_begin(LP_RING(dev_priv), (n))
  1121. #define OUT_RING(x) \
  1122. intel_ring_emit(LP_RING(dev_priv), x)
  1123. #define ADVANCE_LP_RING() \
  1124. intel_ring_advance(LP_RING(dev_priv))
  1125. /**
  1126. * Lock test for when it's just for synchronization of ring access.
  1127. *
  1128. * In that case, we don't need to do it when GEM is initialized as nobody else
  1129. * has access to the ring.
  1130. */
  1131. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1132. if (LP_RING(dev->dev_private)->obj == NULL) \
  1133. LOCK_TEST_WITH_RETURN(dev, file); \
  1134. } while (0)
  1135. #define __i915_read(x, y) \
  1136. static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1137. u##x val = read##y(dev_priv->regs + reg); \
  1138. trace_i915_reg_rw('R', reg, val, sizeof(val)); \
  1139. return val; \
  1140. }
  1141. __i915_read(8, b)
  1142. __i915_read(16, w)
  1143. __i915_read(32, l)
  1144. __i915_read(64, q)
  1145. #undef __i915_read
  1146. #define __i915_write(x, y) \
  1147. static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1148. trace_i915_reg_rw('W', reg, val, sizeof(val)); \
  1149. write##y(val, dev_priv->regs + reg); \
  1150. }
  1151. __i915_write(8, b)
  1152. __i915_write(16, w)
  1153. __i915_write(32, l)
  1154. __i915_write(64, q)
  1155. #undef __i915_write
  1156. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1157. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1158. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1159. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1160. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1161. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1162. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1163. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1164. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1165. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1166. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1167. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1168. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1169. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1170. /* On SNB platform, before reading ring registers forcewake bit
  1171. * must be set to prevent GT core from power down and stale values being
  1172. * returned.
  1173. */
  1174. void __gen6_force_wake_get(struct drm_i915_private *dev_priv);
  1175. void __gen6_force_wake_put (struct drm_i915_private *dev_priv);
  1176. static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
  1177. {
  1178. u32 val;
  1179. if (dev_priv->info->gen >= 6) {
  1180. __gen6_force_wake_get(dev_priv);
  1181. val = I915_READ(reg);
  1182. __gen6_force_wake_put(dev_priv);
  1183. } else
  1184. val = I915_READ(reg);
  1185. return val;
  1186. }
  1187. static inline void
  1188. i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
  1189. {
  1190. /* Trace down the write operation before the real write */
  1191. trace_i915_reg_rw('W', reg, val, len);
  1192. switch (len) {
  1193. case 8:
  1194. writeq(val, dev_priv->regs + reg);
  1195. break;
  1196. case 4:
  1197. writel(val, dev_priv->regs + reg);
  1198. break;
  1199. case 2:
  1200. writew(val, dev_priv->regs + reg);
  1201. break;
  1202. case 1:
  1203. writeb(val, dev_priv->regs + reg);
  1204. break;
  1205. }
  1206. }
  1207. /**
  1208. * Reads a dword out of the status page, which is written to from the command
  1209. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  1210. * MI_STORE_DATA_IMM.
  1211. *
  1212. * The following dwords have a reserved meaning:
  1213. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  1214. * 0x04: ring 0 head pointer
  1215. * 0x05: ring 1 head pointer (915-class)
  1216. * 0x06: ring 2 head pointer (915-class)
  1217. * 0x10-0x1b: Context status DWords (GM45)
  1218. * 0x1f: Last written status offset. (GM45)
  1219. *
  1220. * The area from dword 0x20 to 0x3ff is available for driver usage.
  1221. */
  1222. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  1223. (LP_RING(dev_priv)->status_page.page_addr))[reg])
  1224. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  1225. #define I915_GEM_HWS_INDEX 0x20
  1226. #define I915_BREADCRUMB_INDEX 0x21
  1227. #endif