omap_hwmod_44xx_data.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'dmm' class
  47. * instance(s): dmm
  48. */
  49. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  50. .name = "dmm",
  51. };
  52. /* dmm */
  53. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  54. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  55. { .irq = -1 }
  56. };
  57. static struct omap_hwmod omap44xx_dmm_hwmod = {
  58. .name = "dmm",
  59. .class = &omap44xx_dmm_hwmod_class,
  60. .clkdm_name = "l3_emif_clkdm",
  61. .mpu_irqs = omap44xx_dmm_irqs,
  62. .prcm = {
  63. .omap4 = {
  64. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  65. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  66. },
  67. },
  68. };
  69. /*
  70. * 'emif_fw' class
  71. * instance(s): emif_fw
  72. */
  73. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  74. .name = "emif_fw",
  75. };
  76. /* emif_fw */
  77. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  78. .name = "emif_fw",
  79. .class = &omap44xx_emif_fw_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'l3' class
  90. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  91. */
  92. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  93. .name = "l3",
  94. };
  95. /* l3_instr */
  96. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  97. .name = "l3_instr",
  98. .class = &omap44xx_l3_hwmod_class,
  99. .clkdm_name = "l3_instr_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  104. .modulemode = MODULEMODE_HWCTRL,
  105. },
  106. },
  107. };
  108. /* l3_main_1 */
  109. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  110. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  111. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  112. { .irq = -1 }
  113. };
  114. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  115. .name = "l3_main_1",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_1_clkdm",
  118. .mpu_irqs = omap44xx_l3_main_1_irqs,
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  123. },
  124. },
  125. };
  126. /* l3_main_2 */
  127. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  128. .name = "l3_main_2",
  129. .class = &omap44xx_l3_hwmod_class,
  130. .clkdm_name = "l3_2_clkdm",
  131. .prcm = {
  132. .omap4 = {
  133. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  134. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  135. },
  136. },
  137. };
  138. /* l3_main_3 */
  139. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  140. .name = "l3_main_3",
  141. .class = &omap44xx_l3_hwmod_class,
  142. .clkdm_name = "l3_instr_clkdm",
  143. .prcm = {
  144. .omap4 = {
  145. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  146. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  147. .modulemode = MODULEMODE_HWCTRL,
  148. },
  149. },
  150. };
  151. /*
  152. * 'l4' class
  153. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  154. */
  155. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  156. .name = "l4",
  157. };
  158. /* l4_abe */
  159. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  160. .name = "l4_abe",
  161. .class = &omap44xx_l4_hwmod_class,
  162. .clkdm_name = "abe_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  166. },
  167. },
  168. };
  169. /* l4_cfg */
  170. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  171. .name = "l4_cfg",
  172. .class = &omap44xx_l4_hwmod_class,
  173. .clkdm_name = "l4_cfg_clkdm",
  174. .prcm = {
  175. .omap4 = {
  176. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  177. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  178. },
  179. },
  180. };
  181. /* l4_per */
  182. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  183. .name = "l4_per",
  184. .class = &omap44xx_l4_hwmod_class,
  185. .clkdm_name = "l4_per_clkdm",
  186. .prcm = {
  187. .omap4 = {
  188. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  189. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  190. },
  191. },
  192. };
  193. /* l4_wkup */
  194. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  195. .name = "l4_wkup",
  196. .class = &omap44xx_l4_hwmod_class,
  197. .clkdm_name = "l4_wkup_clkdm",
  198. .prcm = {
  199. .omap4 = {
  200. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  201. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  202. },
  203. },
  204. };
  205. /*
  206. * 'mpu_bus' class
  207. * instance(s): mpu_private
  208. */
  209. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  210. .name = "mpu_bus",
  211. };
  212. /* mpu_private */
  213. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  214. .name = "mpu_private",
  215. .class = &omap44xx_mpu_bus_hwmod_class,
  216. .clkdm_name = "mpuss_clkdm",
  217. };
  218. /*
  219. * Modules omap_hwmod structures
  220. *
  221. * The following IPs are excluded for the moment because:
  222. * - They do not need an explicit SW control using omap_hwmod API.
  223. * - They still need to be validated with the driver
  224. * properly adapted to omap_hwmod / omap_device
  225. *
  226. * c2c
  227. * c2c_target_fw
  228. * cm_core
  229. * cm_core_aon
  230. * ctrl_module_core
  231. * ctrl_module_pad_core
  232. * ctrl_module_pad_wkup
  233. * ctrl_module_wkup
  234. * debugss
  235. * efuse_ctrl_cust
  236. * efuse_ctrl_std
  237. * elm
  238. * emif1
  239. * emif2
  240. * gpu
  241. * mcasp
  242. * mpu_c0
  243. * mpu_c1
  244. * ocmc_ram
  245. * ocp2scp_usb_phy
  246. * ocp_wp_noc
  247. * prcm_mpu
  248. * prm
  249. * scrm
  250. * sl2if
  251. * slimbus1
  252. * slimbus2
  253. * usb_host_fs
  254. * usb_host_hs
  255. * usb_phy_cm
  256. * usb_tll_hs
  257. * usim
  258. */
  259. /*
  260. * 'aess' class
  261. * audio engine sub system
  262. */
  263. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  264. .rev_offs = 0x0000,
  265. .sysc_offs = 0x0010,
  266. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  267. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  268. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  269. MSTANDBY_SMART_WKUP),
  270. .sysc_fields = &omap_hwmod_sysc_type2,
  271. };
  272. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  273. .name = "aess",
  274. .sysc = &omap44xx_aess_sysc,
  275. };
  276. /* aess */
  277. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  278. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  279. { .irq = -1 }
  280. };
  281. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  282. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  283. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  284. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  285. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  286. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  287. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  288. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  289. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  290. { .dma_req = -1 }
  291. };
  292. static struct omap_hwmod omap44xx_aess_hwmod = {
  293. .name = "aess",
  294. .class = &omap44xx_aess_hwmod_class,
  295. .clkdm_name = "abe_clkdm",
  296. .mpu_irqs = omap44xx_aess_irqs,
  297. .sdma_reqs = omap44xx_aess_sdma_reqs,
  298. .main_clk = "aess_fck",
  299. .prcm = {
  300. .omap4 = {
  301. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  302. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  303. .modulemode = MODULEMODE_SWCTRL,
  304. },
  305. },
  306. };
  307. /*
  308. * 'counter' class
  309. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  310. */
  311. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  312. .rev_offs = 0x0000,
  313. .sysc_offs = 0x0004,
  314. .sysc_flags = SYSC_HAS_SIDLEMODE,
  315. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  316. SIDLE_SMART_WKUP),
  317. .sysc_fields = &omap_hwmod_sysc_type1,
  318. };
  319. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  320. .name = "counter",
  321. .sysc = &omap44xx_counter_sysc,
  322. };
  323. /* counter_32k */
  324. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  325. .name = "counter_32k",
  326. .class = &omap44xx_counter_hwmod_class,
  327. .clkdm_name = "l4_wkup_clkdm",
  328. .flags = HWMOD_SWSUP_SIDLE,
  329. .main_clk = "sys_32k_ck",
  330. .prcm = {
  331. .omap4 = {
  332. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  333. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  334. },
  335. },
  336. };
  337. /*
  338. * 'dma' class
  339. * dma controller for data exchange between memory to memory (i.e. internal or
  340. * external memory) and gp peripherals to memory or memory to gp peripherals
  341. */
  342. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  343. .rev_offs = 0x0000,
  344. .sysc_offs = 0x002c,
  345. .syss_offs = 0x0028,
  346. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  347. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  348. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  349. SYSS_HAS_RESET_STATUS),
  350. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  351. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  352. .sysc_fields = &omap_hwmod_sysc_type1,
  353. };
  354. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  355. .name = "dma",
  356. .sysc = &omap44xx_dma_sysc,
  357. };
  358. /* dma dev_attr */
  359. static struct omap_dma_dev_attr dma_dev_attr = {
  360. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  361. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  362. .lch_count = 32,
  363. };
  364. /* dma_system */
  365. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  366. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  367. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  368. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  369. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  370. { .irq = -1 }
  371. };
  372. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  373. .name = "dma_system",
  374. .class = &omap44xx_dma_hwmod_class,
  375. .clkdm_name = "l3_dma_clkdm",
  376. .mpu_irqs = omap44xx_dma_system_irqs,
  377. .main_clk = "l3_div_ck",
  378. .prcm = {
  379. .omap4 = {
  380. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  381. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  382. },
  383. },
  384. .dev_attr = &dma_dev_attr,
  385. };
  386. /*
  387. * 'dmic' class
  388. * digital microphone controller
  389. */
  390. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  391. .rev_offs = 0x0000,
  392. .sysc_offs = 0x0010,
  393. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  394. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  395. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  396. SIDLE_SMART_WKUP),
  397. .sysc_fields = &omap_hwmod_sysc_type2,
  398. };
  399. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  400. .name = "dmic",
  401. .sysc = &omap44xx_dmic_sysc,
  402. };
  403. /* dmic */
  404. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  405. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  406. { .irq = -1 }
  407. };
  408. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  409. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  410. { .dma_req = -1 }
  411. };
  412. static struct omap_hwmod omap44xx_dmic_hwmod = {
  413. .name = "dmic",
  414. .class = &omap44xx_dmic_hwmod_class,
  415. .clkdm_name = "abe_clkdm",
  416. .mpu_irqs = omap44xx_dmic_irqs,
  417. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  418. .main_clk = "dmic_fck",
  419. .prcm = {
  420. .omap4 = {
  421. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  422. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  423. .modulemode = MODULEMODE_SWCTRL,
  424. },
  425. },
  426. };
  427. /*
  428. * 'dsp' class
  429. * dsp sub-system
  430. */
  431. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  432. .name = "dsp",
  433. };
  434. /* dsp */
  435. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  436. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  437. { .irq = -1 }
  438. };
  439. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  440. { .name = "dsp", .rst_shift = 0 },
  441. { .name = "mmu_cache", .rst_shift = 1 },
  442. };
  443. static struct omap_hwmod omap44xx_dsp_hwmod = {
  444. .name = "dsp",
  445. .class = &omap44xx_dsp_hwmod_class,
  446. .clkdm_name = "tesla_clkdm",
  447. .mpu_irqs = omap44xx_dsp_irqs,
  448. .rst_lines = omap44xx_dsp_resets,
  449. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  450. .main_clk = "dsp_fck",
  451. .prcm = {
  452. .omap4 = {
  453. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  454. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  455. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  456. .modulemode = MODULEMODE_HWCTRL,
  457. },
  458. },
  459. };
  460. /*
  461. * 'dss' class
  462. * display sub-system
  463. */
  464. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  465. .rev_offs = 0x0000,
  466. .syss_offs = 0x0014,
  467. .sysc_flags = SYSS_HAS_RESET_STATUS,
  468. };
  469. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  470. .name = "dss",
  471. .sysc = &omap44xx_dss_sysc,
  472. .reset = omap_dss_reset,
  473. };
  474. /* dss */
  475. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  476. { .role = "sys_clk", .clk = "dss_sys_clk" },
  477. { .role = "tv_clk", .clk = "dss_tv_clk" },
  478. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  479. };
  480. static struct omap_hwmod omap44xx_dss_hwmod = {
  481. .name = "dss_core",
  482. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  483. .class = &omap44xx_dss_hwmod_class,
  484. .clkdm_name = "l3_dss_clkdm",
  485. .main_clk = "dss_dss_clk",
  486. .prcm = {
  487. .omap4 = {
  488. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  489. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  490. },
  491. },
  492. .opt_clks = dss_opt_clks,
  493. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  494. };
  495. /*
  496. * 'dispc' class
  497. * display controller
  498. */
  499. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  500. .rev_offs = 0x0000,
  501. .sysc_offs = 0x0010,
  502. .syss_offs = 0x0014,
  503. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  504. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  505. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  506. SYSS_HAS_RESET_STATUS),
  507. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  508. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  509. .sysc_fields = &omap_hwmod_sysc_type1,
  510. };
  511. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  512. .name = "dispc",
  513. .sysc = &omap44xx_dispc_sysc,
  514. };
  515. /* dss_dispc */
  516. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  517. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  518. { .irq = -1 }
  519. };
  520. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  521. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  522. { .dma_req = -1 }
  523. };
  524. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  525. .manager_count = 3,
  526. .has_framedonetv_irq = 1
  527. };
  528. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  529. .name = "dss_dispc",
  530. .class = &omap44xx_dispc_hwmod_class,
  531. .clkdm_name = "l3_dss_clkdm",
  532. .mpu_irqs = omap44xx_dss_dispc_irqs,
  533. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  534. .main_clk = "dss_dss_clk",
  535. .prcm = {
  536. .omap4 = {
  537. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  538. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  539. },
  540. },
  541. .dev_attr = &omap44xx_dss_dispc_dev_attr
  542. };
  543. /*
  544. * 'dsi' class
  545. * display serial interface controller
  546. */
  547. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  548. .rev_offs = 0x0000,
  549. .sysc_offs = 0x0010,
  550. .syss_offs = 0x0014,
  551. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  552. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  553. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  554. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  555. .sysc_fields = &omap_hwmod_sysc_type1,
  556. };
  557. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  558. .name = "dsi",
  559. .sysc = &omap44xx_dsi_sysc,
  560. };
  561. /* dss_dsi1 */
  562. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  563. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  564. { .irq = -1 }
  565. };
  566. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  567. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  568. { .dma_req = -1 }
  569. };
  570. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  571. { .role = "sys_clk", .clk = "dss_sys_clk" },
  572. };
  573. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  574. .name = "dss_dsi1",
  575. .class = &omap44xx_dsi_hwmod_class,
  576. .clkdm_name = "l3_dss_clkdm",
  577. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  578. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  579. .main_clk = "dss_dss_clk",
  580. .prcm = {
  581. .omap4 = {
  582. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  583. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  584. },
  585. },
  586. .opt_clks = dss_dsi1_opt_clks,
  587. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  588. };
  589. /* dss_dsi2 */
  590. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  591. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  592. { .irq = -1 }
  593. };
  594. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  595. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  596. { .dma_req = -1 }
  597. };
  598. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  599. { .role = "sys_clk", .clk = "dss_sys_clk" },
  600. };
  601. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  602. .name = "dss_dsi2",
  603. .class = &omap44xx_dsi_hwmod_class,
  604. .clkdm_name = "l3_dss_clkdm",
  605. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  606. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  607. .main_clk = "dss_dss_clk",
  608. .prcm = {
  609. .omap4 = {
  610. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  611. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  612. },
  613. },
  614. .opt_clks = dss_dsi2_opt_clks,
  615. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  616. };
  617. /*
  618. * 'hdmi' class
  619. * hdmi controller
  620. */
  621. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  622. .rev_offs = 0x0000,
  623. .sysc_offs = 0x0010,
  624. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  625. SYSC_HAS_SOFTRESET),
  626. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  627. SIDLE_SMART_WKUP),
  628. .sysc_fields = &omap_hwmod_sysc_type2,
  629. };
  630. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  631. .name = "hdmi",
  632. .sysc = &omap44xx_hdmi_sysc,
  633. };
  634. /* dss_hdmi */
  635. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  636. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  637. { .irq = -1 }
  638. };
  639. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  640. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  641. { .dma_req = -1 }
  642. };
  643. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  644. { .role = "sys_clk", .clk = "dss_sys_clk" },
  645. };
  646. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  647. .name = "dss_hdmi",
  648. .class = &omap44xx_hdmi_hwmod_class,
  649. .clkdm_name = "l3_dss_clkdm",
  650. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  651. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  652. .main_clk = "dss_48mhz_clk",
  653. .prcm = {
  654. .omap4 = {
  655. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  656. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  657. },
  658. },
  659. .opt_clks = dss_hdmi_opt_clks,
  660. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  661. };
  662. /*
  663. * 'rfbi' class
  664. * remote frame buffer interface
  665. */
  666. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  667. .rev_offs = 0x0000,
  668. .sysc_offs = 0x0010,
  669. .syss_offs = 0x0014,
  670. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  671. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  672. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  673. .sysc_fields = &omap_hwmod_sysc_type1,
  674. };
  675. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  676. .name = "rfbi",
  677. .sysc = &omap44xx_rfbi_sysc,
  678. };
  679. /* dss_rfbi */
  680. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  681. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  682. { .dma_req = -1 }
  683. };
  684. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  685. { .role = "ick", .clk = "dss_fck" },
  686. };
  687. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  688. .name = "dss_rfbi",
  689. .class = &omap44xx_rfbi_hwmod_class,
  690. .clkdm_name = "l3_dss_clkdm",
  691. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  692. .main_clk = "dss_dss_clk",
  693. .prcm = {
  694. .omap4 = {
  695. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  696. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  697. },
  698. },
  699. .opt_clks = dss_rfbi_opt_clks,
  700. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  701. };
  702. /*
  703. * 'venc' class
  704. * video encoder
  705. */
  706. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  707. .name = "venc",
  708. };
  709. /* dss_venc */
  710. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  711. .name = "dss_venc",
  712. .class = &omap44xx_venc_hwmod_class,
  713. .clkdm_name = "l3_dss_clkdm",
  714. .main_clk = "dss_tv_clk",
  715. .prcm = {
  716. .omap4 = {
  717. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  718. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  719. },
  720. },
  721. };
  722. /*
  723. * 'fdif' class
  724. * face detection hw accelerator module
  725. */
  726. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  727. .rev_offs = 0x0000,
  728. .sysc_offs = 0x0010,
  729. /*
  730. * FDIF needs 100 OCP clk cycles delay after a softreset before
  731. * accessing sysconfig again.
  732. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  733. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  734. *
  735. * TODO: Indicate errata when available.
  736. */
  737. .srst_udelay = 2,
  738. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  739. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  740. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  741. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  742. .sysc_fields = &omap_hwmod_sysc_type2,
  743. };
  744. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  745. .name = "fdif",
  746. .sysc = &omap44xx_fdif_sysc,
  747. };
  748. /* fdif */
  749. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  750. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  751. { .irq = -1 }
  752. };
  753. static struct omap_hwmod omap44xx_fdif_hwmod = {
  754. .name = "fdif",
  755. .class = &omap44xx_fdif_hwmod_class,
  756. .clkdm_name = "iss_clkdm",
  757. .mpu_irqs = omap44xx_fdif_irqs,
  758. .main_clk = "fdif_fck",
  759. .prcm = {
  760. .omap4 = {
  761. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  762. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  763. .modulemode = MODULEMODE_SWCTRL,
  764. },
  765. },
  766. };
  767. /*
  768. * 'gpio' class
  769. * general purpose io module
  770. */
  771. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  772. .rev_offs = 0x0000,
  773. .sysc_offs = 0x0010,
  774. .syss_offs = 0x0114,
  775. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  776. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  777. SYSS_HAS_RESET_STATUS),
  778. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  779. SIDLE_SMART_WKUP),
  780. .sysc_fields = &omap_hwmod_sysc_type1,
  781. };
  782. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  783. .name = "gpio",
  784. .sysc = &omap44xx_gpio_sysc,
  785. .rev = 2,
  786. };
  787. /* gpio dev_attr */
  788. static struct omap_gpio_dev_attr gpio_dev_attr = {
  789. .bank_width = 32,
  790. .dbck_flag = true,
  791. };
  792. /* gpio1 */
  793. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  794. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  795. { .irq = -1 }
  796. };
  797. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  798. { .role = "dbclk", .clk = "gpio1_dbclk" },
  799. };
  800. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  801. .name = "gpio1",
  802. .class = &omap44xx_gpio_hwmod_class,
  803. .clkdm_name = "l4_wkup_clkdm",
  804. .mpu_irqs = omap44xx_gpio1_irqs,
  805. .main_clk = "gpio1_ick",
  806. .prcm = {
  807. .omap4 = {
  808. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  809. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  810. .modulemode = MODULEMODE_HWCTRL,
  811. },
  812. },
  813. .opt_clks = gpio1_opt_clks,
  814. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  815. .dev_attr = &gpio_dev_attr,
  816. };
  817. /* gpio2 */
  818. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  819. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  820. { .irq = -1 }
  821. };
  822. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  823. { .role = "dbclk", .clk = "gpio2_dbclk" },
  824. };
  825. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  826. .name = "gpio2",
  827. .class = &omap44xx_gpio_hwmod_class,
  828. .clkdm_name = "l4_per_clkdm",
  829. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  830. .mpu_irqs = omap44xx_gpio2_irqs,
  831. .main_clk = "gpio2_ick",
  832. .prcm = {
  833. .omap4 = {
  834. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  835. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  836. .modulemode = MODULEMODE_HWCTRL,
  837. },
  838. },
  839. .opt_clks = gpio2_opt_clks,
  840. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  841. .dev_attr = &gpio_dev_attr,
  842. };
  843. /* gpio3 */
  844. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  845. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  846. { .irq = -1 }
  847. };
  848. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  849. { .role = "dbclk", .clk = "gpio3_dbclk" },
  850. };
  851. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  852. .name = "gpio3",
  853. .class = &omap44xx_gpio_hwmod_class,
  854. .clkdm_name = "l4_per_clkdm",
  855. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  856. .mpu_irqs = omap44xx_gpio3_irqs,
  857. .main_clk = "gpio3_ick",
  858. .prcm = {
  859. .omap4 = {
  860. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  861. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  862. .modulemode = MODULEMODE_HWCTRL,
  863. },
  864. },
  865. .opt_clks = gpio3_opt_clks,
  866. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  867. .dev_attr = &gpio_dev_attr,
  868. };
  869. /* gpio4 */
  870. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  871. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  872. { .irq = -1 }
  873. };
  874. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  875. { .role = "dbclk", .clk = "gpio4_dbclk" },
  876. };
  877. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  878. .name = "gpio4",
  879. .class = &omap44xx_gpio_hwmod_class,
  880. .clkdm_name = "l4_per_clkdm",
  881. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  882. .mpu_irqs = omap44xx_gpio4_irqs,
  883. .main_clk = "gpio4_ick",
  884. .prcm = {
  885. .omap4 = {
  886. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  887. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  888. .modulemode = MODULEMODE_HWCTRL,
  889. },
  890. },
  891. .opt_clks = gpio4_opt_clks,
  892. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  893. .dev_attr = &gpio_dev_attr,
  894. };
  895. /* gpio5 */
  896. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  897. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  898. { .irq = -1 }
  899. };
  900. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  901. { .role = "dbclk", .clk = "gpio5_dbclk" },
  902. };
  903. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  904. .name = "gpio5",
  905. .class = &omap44xx_gpio_hwmod_class,
  906. .clkdm_name = "l4_per_clkdm",
  907. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  908. .mpu_irqs = omap44xx_gpio5_irqs,
  909. .main_clk = "gpio5_ick",
  910. .prcm = {
  911. .omap4 = {
  912. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  913. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  914. .modulemode = MODULEMODE_HWCTRL,
  915. },
  916. },
  917. .opt_clks = gpio5_opt_clks,
  918. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  919. .dev_attr = &gpio_dev_attr,
  920. };
  921. /* gpio6 */
  922. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  923. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  924. { .irq = -1 }
  925. };
  926. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  927. { .role = "dbclk", .clk = "gpio6_dbclk" },
  928. };
  929. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  930. .name = "gpio6",
  931. .class = &omap44xx_gpio_hwmod_class,
  932. .clkdm_name = "l4_per_clkdm",
  933. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  934. .mpu_irqs = omap44xx_gpio6_irqs,
  935. .main_clk = "gpio6_ick",
  936. .prcm = {
  937. .omap4 = {
  938. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  939. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  940. .modulemode = MODULEMODE_HWCTRL,
  941. },
  942. },
  943. .opt_clks = gpio6_opt_clks,
  944. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  945. .dev_attr = &gpio_dev_attr,
  946. };
  947. /*
  948. * 'gpmc' class
  949. * general purpose memory controller
  950. */
  951. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  952. .rev_offs = 0x0000,
  953. .sysc_offs = 0x0010,
  954. .syss_offs = 0x0014,
  955. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  956. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  957. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  958. .sysc_fields = &omap_hwmod_sysc_type1,
  959. };
  960. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  961. .name = "gpmc",
  962. .sysc = &omap44xx_gpmc_sysc,
  963. };
  964. /* gpmc */
  965. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  966. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  967. { .irq = -1 }
  968. };
  969. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  970. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  971. { .dma_req = -1 }
  972. };
  973. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  974. .name = "gpmc",
  975. .class = &omap44xx_gpmc_hwmod_class,
  976. .clkdm_name = "l3_2_clkdm",
  977. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  978. .mpu_irqs = omap44xx_gpmc_irqs,
  979. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  980. .prcm = {
  981. .omap4 = {
  982. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  983. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  984. .modulemode = MODULEMODE_HWCTRL,
  985. },
  986. },
  987. };
  988. /*
  989. * 'hdq1w' class
  990. * hdq / 1-wire serial interface controller
  991. */
  992. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  993. .rev_offs = 0x0000,
  994. .sysc_offs = 0x0014,
  995. .syss_offs = 0x0018,
  996. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  997. SYSS_HAS_RESET_STATUS),
  998. .sysc_fields = &omap_hwmod_sysc_type1,
  999. };
  1000. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1001. .name = "hdq1w",
  1002. .sysc = &omap44xx_hdq1w_sysc,
  1003. };
  1004. /* hdq1w */
  1005. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1006. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1007. { .irq = -1 }
  1008. };
  1009. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1010. .name = "hdq1w",
  1011. .class = &omap44xx_hdq1w_hwmod_class,
  1012. .clkdm_name = "l4_per_clkdm",
  1013. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1014. .mpu_irqs = omap44xx_hdq1w_irqs,
  1015. .main_clk = "hdq1w_fck",
  1016. .prcm = {
  1017. .omap4 = {
  1018. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1019. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1020. .modulemode = MODULEMODE_SWCTRL,
  1021. },
  1022. },
  1023. };
  1024. /*
  1025. * 'hsi' class
  1026. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1027. * serial if)
  1028. */
  1029. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1030. .rev_offs = 0x0000,
  1031. .sysc_offs = 0x0010,
  1032. .syss_offs = 0x0014,
  1033. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1034. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1035. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1036. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1037. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1038. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1039. .sysc_fields = &omap_hwmod_sysc_type1,
  1040. };
  1041. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1042. .name = "hsi",
  1043. .sysc = &omap44xx_hsi_sysc,
  1044. };
  1045. /* hsi */
  1046. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1047. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1048. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1049. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1050. { .irq = -1 }
  1051. };
  1052. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1053. .name = "hsi",
  1054. .class = &omap44xx_hsi_hwmod_class,
  1055. .clkdm_name = "l3_init_clkdm",
  1056. .mpu_irqs = omap44xx_hsi_irqs,
  1057. .main_clk = "hsi_fck",
  1058. .prcm = {
  1059. .omap4 = {
  1060. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1061. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1062. .modulemode = MODULEMODE_HWCTRL,
  1063. },
  1064. },
  1065. };
  1066. /*
  1067. * 'i2c' class
  1068. * multimaster high-speed i2c controller
  1069. */
  1070. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1071. .sysc_offs = 0x0010,
  1072. .syss_offs = 0x0090,
  1073. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1074. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1075. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1076. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1077. SIDLE_SMART_WKUP),
  1078. .clockact = CLOCKACT_TEST_ICLK,
  1079. .sysc_fields = &omap_hwmod_sysc_type1,
  1080. };
  1081. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1082. .name = "i2c",
  1083. .sysc = &omap44xx_i2c_sysc,
  1084. .rev = OMAP_I2C_IP_VERSION_2,
  1085. .reset = &omap_i2c_reset,
  1086. };
  1087. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1088. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1089. };
  1090. /* i2c1 */
  1091. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1092. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1093. { .irq = -1 }
  1094. };
  1095. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1096. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1097. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1098. { .dma_req = -1 }
  1099. };
  1100. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1101. .name = "i2c1",
  1102. .class = &omap44xx_i2c_hwmod_class,
  1103. .clkdm_name = "l4_per_clkdm",
  1104. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1105. .mpu_irqs = omap44xx_i2c1_irqs,
  1106. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1107. .main_clk = "i2c1_fck",
  1108. .prcm = {
  1109. .omap4 = {
  1110. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1111. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1112. .modulemode = MODULEMODE_SWCTRL,
  1113. },
  1114. },
  1115. .dev_attr = &i2c_dev_attr,
  1116. };
  1117. /* i2c2 */
  1118. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1119. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1120. { .irq = -1 }
  1121. };
  1122. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1123. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1124. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1125. { .dma_req = -1 }
  1126. };
  1127. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1128. .name = "i2c2",
  1129. .class = &omap44xx_i2c_hwmod_class,
  1130. .clkdm_name = "l4_per_clkdm",
  1131. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1132. .mpu_irqs = omap44xx_i2c2_irqs,
  1133. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1134. .main_clk = "i2c2_fck",
  1135. .prcm = {
  1136. .omap4 = {
  1137. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1138. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1139. .modulemode = MODULEMODE_SWCTRL,
  1140. },
  1141. },
  1142. .dev_attr = &i2c_dev_attr,
  1143. };
  1144. /* i2c3 */
  1145. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1146. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1147. { .irq = -1 }
  1148. };
  1149. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1150. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1151. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1152. { .dma_req = -1 }
  1153. };
  1154. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1155. .name = "i2c3",
  1156. .class = &omap44xx_i2c_hwmod_class,
  1157. .clkdm_name = "l4_per_clkdm",
  1158. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1159. .mpu_irqs = omap44xx_i2c3_irqs,
  1160. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1161. .main_clk = "i2c3_fck",
  1162. .prcm = {
  1163. .omap4 = {
  1164. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1165. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1166. .modulemode = MODULEMODE_SWCTRL,
  1167. },
  1168. },
  1169. .dev_attr = &i2c_dev_attr,
  1170. };
  1171. /* i2c4 */
  1172. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1173. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1174. { .irq = -1 }
  1175. };
  1176. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1177. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1178. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1179. { .dma_req = -1 }
  1180. };
  1181. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1182. .name = "i2c4",
  1183. .class = &omap44xx_i2c_hwmod_class,
  1184. .clkdm_name = "l4_per_clkdm",
  1185. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1186. .mpu_irqs = omap44xx_i2c4_irqs,
  1187. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1188. .main_clk = "i2c4_fck",
  1189. .prcm = {
  1190. .omap4 = {
  1191. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1192. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1193. .modulemode = MODULEMODE_SWCTRL,
  1194. },
  1195. },
  1196. .dev_attr = &i2c_dev_attr,
  1197. };
  1198. /*
  1199. * 'ipu' class
  1200. * imaging processor unit
  1201. */
  1202. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1203. .name = "ipu",
  1204. };
  1205. /* ipu */
  1206. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1207. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1208. { .irq = -1 }
  1209. };
  1210. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1211. { .name = "cpu0", .rst_shift = 0 },
  1212. { .name = "cpu1", .rst_shift = 1 },
  1213. { .name = "mmu_cache", .rst_shift = 2 },
  1214. };
  1215. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1216. .name = "ipu",
  1217. .class = &omap44xx_ipu_hwmod_class,
  1218. .clkdm_name = "ducati_clkdm",
  1219. .mpu_irqs = omap44xx_ipu_irqs,
  1220. .rst_lines = omap44xx_ipu_resets,
  1221. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1222. .main_clk = "ipu_fck",
  1223. .prcm = {
  1224. .omap4 = {
  1225. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1226. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1227. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1228. .modulemode = MODULEMODE_HWCTRL,
  1229. },
  1230. },
  1231. };
  1232. /*
  1233. * 'iss' class
  1234. * external images sensor pixel data processor
  1235. */
  1236. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1237. .rev_offs = 0x0000,
  1238. .sysc_offs = 0x0010,
  1239. /*
  1240. * ISS needs 100 OCP clk cycles delay after a softreset before
  1241. * accessing sysconfig again.
  1242. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1243. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1244. *
  1245. * TODO: Indicate errata when available.
  1246. */
  1247. .srst_udelay = 2,
  1248. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1249. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1250. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1251. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1252. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1253. .sysc_fields = &omap_hwmod_sysc_type2,
  1254. };
  1255. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1256. .name = "iss",
  1257. .sysc = &omap44xx_iss_sysc,
  1258. };
  1259. /* iss */
  1260. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1261. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1262. { .irq = -1 }
  1263. };
  1264. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1265. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1266. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1267. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1268. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1269. { .dma_req = -1 }
  1270. };
  1271. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1272. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1273. };
  1274. static struct omap_hwmod omap44xx_iss_hwmod = {
  1275. .name = "iss",
  1276. .class = &omap44xx_iss_hwmod_class,
  1277. .clkdm_name = "iss_clkdm",
  1278. .mpu_irqs = omap44xx_iss_irqs,
  1279. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1280. .main_clk = "iss_fck",
  1281. .prcm = {
  1282. .omap4 = {
  1283. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1284. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1285. .modulemode = MODULEMODE_SWCTRL,
  1286. },
  1287. },
  1288. .opt_clks = iss_opt_clks,
  1289. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1290. };
  1291. /*
  1292. * 'iva' class
  1293. * multi-standard video encoder/decoder hardware accelerator
  1294. */
  1295. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1296. .name = "iva",
  1297. };
  1298. /* iva */
  1299. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1300. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1301. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1302. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1303. { .irq = -1 }
  1304. };
  1305. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1306. { .name = "seq0", .rst_shift = 0 },
  1307. { .name = "seq1", .rst_shift = 1 },
  1308. { .name = "logic", .rst_shift = 2 },
  1309. };
  1310. static struct omap_hwmod omap44xx_iva_hwmod = {
  1311. .name = "iva",
  1312. .class = &omap44xx_iva_hwmod_class,
  1313. .clkdm_name = "ivahd_clkdm",
  1314. .mpu_irqs = omap44xx_iva_irqs,
  1315. .rst_lines = omap44xx_iva_resets,
  1316. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1317. .main_clk = "iva_fck",
  1318. .prcm = {
  1319. .omap4 = {
  1320. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1321. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1322. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1323. .modulemode = MODULEMODE_HWCTRL,
  1324. },
  1325. },
  1326. };
  1327. /*
  1328. * 'kbd' class
  1329. * keyboard controller
  1330. */
  1331. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1332. .rev_offs = 0x0000,
  1333. .sysc_offs = 0x0010,
  1334. .syss_offs = 0x0014,
  1335. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1336. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1337. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1338. SYSS_HAS_RESET_STATUS),
  1339. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1340. .sysc_fields = &omap_hwmod_sysc_type1,
  1341. };
  1342. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1343. .name = "kbd",
  1344. .sysc = &omap44xx_kbd_sysc,
  1345. };
  1346. /* kbd */
  1347. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1348. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1349. { .irq = -1 }
  1350. };
  1351. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1352. .name = "kbd",
  1353. .class = &omap44xx_kbd_hwmod_class,
  1354. .clkdm_name = "l4_wkup_clkdm",
  1355. .mpu_irqs = omap44xx_kbd_irqs,
  1356. .main_clk = "kbd_fck",
  1357. .prcm = {
  1358. .omap4 = {
  1359. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1360. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1361. .modulemode = MODULEMODE_SWCTRL,
  1362. },
  1363. },
  1364. };
  1365. /*
  1366. * 'mailbox' class
  1367. * mailbox module allowing communication between the on-chip processors using a
  1368. * queued mailbox-interrupt mechanism.
  1369. */
  1370. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1371. .rev_offs = 0x0000,
  1372. .sysc_offs = 0x0010,
  1373. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1374. SYSC_HAS_SOFTRESET),
  1375. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1376. .sysc_fields = &omap_hwmod_sysc_type2,
  1377. };
  1378. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1379. .name = "mailbox",
  1380. .sysc = &omap44xx_mailbox_sysc,
  1381. };
  1382. /* mailbox */
  1383. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1384. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1385. { .irq = -1 }
  1386. };
  1387. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1388. .name = "mailbox",
  1389. .class = &omap44xx_mailbox_hwmod_class,
  1390. .clkdm_name = "l4_cfg_clkdm",
  1391. .mpu_irqs = omap44xx_mailbox_irqs,
  1392. .prcm = {
  1393. .omap4 = {
  1394. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1395. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1396. },
  1397. },
  1398. };
  1399. /*
  1400. * 'mcbsp' class
  1401. * multi channel buffered serial port controller
  1402. */
  1403. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1404. .sysc_offs = 0x008c,
  1405. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1406. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1407. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1408. .sysc_fields = &omap_hwmod_sysc_type1,
  1409. };
  1410. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1411. .name = "mcbsp",
  1412. .sysc = &omap44xx_mcbsp_sysc,
  1413. .rev = MCBSP_CONFIG_TYPE4,
  1414. };
  1415. /* mcbsp1 */
  1416. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1417. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1418. { .irq = -1 }
  1419. };
  1420. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1421. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1422. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1423. { .dma_req = -1 }
  1424. };
  1425. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1426. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1427. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1428. };
  1429. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1430. .name = "mcbsp1",
  1431. .class = &omap44xx_mcbsp_hwmod_class,
  1432. .clkdm_name = "abe_clkdm",
  1433. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1434. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1435. .main_clk = "mcbsp1_fck",
  1436. .prcm = {
  1437. .omap4 = {
  1438. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1439. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1440. .modulemode = MODULEMODE_SWCTRL,
  1441. },
  1442. },
  1443. .opt_clks = mcbsp1_opt_clks,
  1444. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1445. };
  1446. /* mcbsp2 */
  1447. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1448. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1449. { .irq = -1 }
  1450. };
  1451. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1452. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1453. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1454. { .dma_req = -1 }
  1455. };
  1456. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1457. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1458. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1459. };
  1460. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1461. .name = "mcbsp2",
  1462. .class = &omap44xx_mcbsp_hwmod_class,
  1463. .clkdm_name = "abe_clkdm",
  1464. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1465. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1466. .main_clk = "mcbsp2_fck",
  1467. .prcm = {
  1468. .omap4 = {
  1469. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1470. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1471. .modulemode = MODULEMODE_SWCTRL,
  1472. },
  1473. },
  1474. .opt_clks = mcbsp2_opt_clks,
  1475. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1476. };
  1477. /* mcbsp3 */
  1478. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1479. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1480. { .irq = -1 }
  1481. };
  1482. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1483. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1484. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1485. { .dma_req = -1 }
  1486. };
  1487. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1488. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1489. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1490. };
  1491. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1492. .name = "mcbsp3",
  1493. .class = &omap44xx_mcbsp_hwmod_class,
  1494. .clkdm_name = "abe_clkdm",
  1495. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1496. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1497. .main_clk = "mcbsp3_fck",
  1498. .prcm = {
  1499. .omap4 = {
  1500. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1501. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1502. .modulemode = MODULEMODE_SWCTRL,
  1503. },
  1504. },
  1505. .opt_clks = mcbsp3_opt_clks,
  1506. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1507. };
  1508. /* mcbsp4 */
  1509. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1510. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1511. { .irq = -1 }
  1512. };
  1513. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1514. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1515. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1516. { .dma_req = -1 }
  1517. };
  1518. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1519. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1520. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1521. };
  1522. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1523. .name = "mcbsp4",
  1524. .class = &omap44xx_mcbsp_hwmod_class,
  1525. .clkdm_name = "l4_per_clkdm",
  1526. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1527. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1528. .main_clk = "mcbsp4_fck",
  1529. .prcm = {
  1530. .omap4 = {
  1531. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1532. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1533. .modulemode = MODULEMODE_SWCTRL,
  1534. },
  1535. },
  1536. .opt_clks = mcbsp4_opt_clks,
  1537. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1538. };
  1539. /*
  1540. * 'mcpdm' class
  1541. * multi channel pdm controller (proprietary interface with phoenix power
  1542. * ic)
  1543. */
  1544. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1545. .rev_offs = 0x0000,
  1546. .sysc_offs = 0x0010,
  1547. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1548. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1549. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1550. SIDLE_SMART_WKUP),
  1551. .sysc_fields = &omap_hwmod_sysc_type2,
  1552. };
  1553. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1554. .name = "mcpdm",
  1555. .sysc = &omap44xx_mcpdm_sysc,
  1556. };
  1557. /* mcpdm */
  1558. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1559. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1560. { .irq = -1 }
  1561. };
  1562. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1563. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1564. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1565. { .dma_req = -1 }
  1566. };
  1567. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1568. .name = "mcpdm",
  1569. .class = &omap44xx_mcpdm_hwmod_class,
  1570. .clkdm_name = "abe_clkdm",
  1571. .mpu_irqs = omap44xx_mcpdm_irqs,
  1572. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1573. .main_clk = "mcpdm_fck",
  1574. .prcm = {
  1575. .omap4 = {
  1576. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1577. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1578. .modulemode = MODULEMODE_SWCTRL,
  1579. },
  1580. },
  1581. };
  1582. /*
  1583. * 'mcspi' class
  1584. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1585. * bus
  1586. */
  1587. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1588. .rev_offs = 0x0000,
  1589. .sysc_offs = 0x0010,
  1590. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1591. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1592. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1593. SIDLE_SMART_WKUP),
  1594. .sysc_fields = &omap_hwmod_sysc_type2,
  1595. };
  1596. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1597. .name = "mcspi",
  1598. .sysc = &omap44xx_mcspi_sysc,
  1599. .rev = OMAP4_MCSPI_REV,
  1600. };
  1601. /* mcspi1 */
  1602. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1603. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1604. { .irq = -1 }
  1605. };
  1606. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1607. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1608. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1609. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1610. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1611. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1612. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1613. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1614. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1615. { .dma_req = -1 }
  1616. };
  1617. /* mcspi1 dev_attr */
  1618. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1619. .num_chipselect = 4,
  1620. };
  1621. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1622. .name = "mcspi1",
  1623. .class = &omap44xx_mcspi_hwmod_class,
  1624. .clkdm_name = "l4_per_clkdm",
  1625. .mpu_irqs = omap44xx_mcspi1_irqs,
  1626. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1627. .main_clk = "mcspi1_fck",
  1628. .prcm = {
  1629. .omap4 = {
  1630. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1631. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1632. .modulemode = MODULEMODE_SWCTRL,
  1633. },
  1634. },
  1635. .dev_attr = &mcspi1_dev_attr,
  1636. };
  1637. /* mcspi2 */
  1638. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1639. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1640. { .irq = -1 }
  1641. };
  1642. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1643. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1644. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1645. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1646. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1647. { .dma_req = -1 }
  1648. };
  1649. /* mcspi2 dev_attr */
  1650. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1651. .num_chipselect = 2,
  1652. };
  1653. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1654. .name = "mcspi2",
  1655. .class = &omap44xx_mcspi_hwmod_class,
  1656. .clkdm_name = "l4_per_clkdm",
  1657. .mpu_irqs = omap44xx_mcspi2_irqs,
  1658. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1659. .main_clk = "mcspi2_fck",
  1660. .prcm = {
  1661. .omap4 = {
  1662. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1663. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1664. .modulemode = MODULEMODE_SWCTRL,
  1665. },
  1666. },
  1667. .dev_attr = &mcspi2_dev_attr,
  1668. };
  1669. /* mcspi3 */
  1670. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1671. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1672. { .irq = -1 }
  1673. };
  1674. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1675. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1676. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1677. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1678. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1679. { .dma_req = -1 }
  1680. };
  1681. /* mcspi3 dev_attr */
  1682. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1683. .num_chipselect = 2,
  1684. };
  1685. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1686. .name = "mcspi3",
  1687. .class = &omap44xx_mcspi_hwmod_class,
  1688. .clkdm_name = "l4_per_clkdm",
  1689. .mpu_irqs = omap44xx_mcspi3_irqs,
  1690. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1691. .main_clk = "mcspi3_fck",
  1692. .prcm = {
  1693. .omap4 = {
  1694. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1695. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1696. .modulemode = MODULEMODE_SWCTRL,
  1697. },
  1698. },
  1699. .dev_attr = &mcspi3_dev_attr,
  1700. };
  1701. /* mcspi4 */
  1702. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1703. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1704. { .irq = -1 }
  1705. };
  1706. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1707. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1708. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1709. { .dma_req = -1 }
  1710. };
  1711. /* mcspi4 dev_attr */
  1712. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1713. .num_chipselect = 1,
  1714. };
  1715. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1716. .name = "mcspi4",
  1717. .class = &omap44xx_mcspi_hwmod_class,
  1718. .clkdm_name = "l4_per_clkdm",
  1719. .mpu_irqs = omap44xx_mcspi4_irqs,
  1720. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1721. .main_clk = "mcspi4_fck",
  1722. .prcm = {
  1723. .omap4 = {
  1724. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  1725. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  1726. .modulemode = MODULEMODE_SWCTRL,
  1727. },
  1728. },
  1729. .dev_attr = &mcspi4_dev_attr,
  1730. };
  1731. /*
  1732. * 'mmc' class
  1733. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  1734. */
  1735. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  1736. .rev_offs = 0x0000,
  1737. .sysc_offs = 0x0010,
  1738. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  1739. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1740. SYSC_HAS_SOFTRESET),
  1741. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1742. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1743. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1744. .sysc_fields = &omap_hwmod_sysc_type2,
  1745. };
  1746. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  1747. .name = "mmc",
  1748. .sysc = &omap44xx_mmc_sysc,
  1749. };
  1750. /* mmc1 */
  1751. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  1752. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  1753. { .irq = -1 }
  1754. };
  1755. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  1756. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  1757. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  1758. { .dma_req = -1 }
  1759. };
  1760. /* mmc1 dev_attr */
  1761. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  1762. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1763. };
  1764. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  1765. .name = "mmc1",
  1766. .class = &omap44xx_mmc_hwmod_class,
  1767. .clkdm_name = "l3_init_clkdm",
  1768. .mpu_irqs = omap44xx_mmc1_irqs,
  1769. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  1770. .main_clk = "mmc1_fck",
  1771. .prcm = {
  1772. .omap4 = {
  1773. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  1774. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  1775. .modulemode = MODULEMODE_SWCTRL,
  1776. },
  1777. },
  1778. .dev_attr = &mmc1_dev_attr,
  1779. };
  1780. /* mmc2 */
  1781. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  1782. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  1783. { .irq = -1 }
  1784. };
  1785. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  1786. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  1787. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  1788. { .dma_req = -1 }
  1789. };
  1790. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  1791. .name = "mmc2",
  1792. .class = &omap44xx_mmc_hwmod_class,
  1793. .clkdm_name = "l3_init_clkdm",
  1794. .mpu_irqs = omap44xx_mmc2_irqs,
  1795. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  1796. .main_clk = "mmc2_fck",
  1797. .prcm = {
  1798. .omap4 = {
  1799. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  1800. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  1801. .modulemode = MODULEMODE_SWCTRL,
  1802. },
  1803. },
  1804. };
  1805. /* mmc3 */
  1806. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  1807. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  1808. { .irq = -1 }
  1809. };
  1810. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  1811. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  1812. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  1813. { .dma_req = -1 }
  1814. };
  1815. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  1816. .name = "mmc3",
  1817. .class = &omap44xx_mmc_hwmod_class,
  1818. .clkdm_name = "l4_per_clkdm",
  1819. .mpu_irqs = omap44xx_mmc3_irqs,
  1820. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  1821. .main_clk = "mmc3_fck",
  1822. .prcm = {
  1823. .omap4 = {
  1824. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  1825. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  1826. .modulemode = MODULEMODE_SWCTRL,
  1827. },
  1828. },
  1829. };
  1830. /* mmc4 */
  1831. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  1832. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  1833. { .irq = -1 }
  1834. };
  1835. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  1836. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  1837. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  1838. { .dma_req = -1 }
  1839. };
  1840. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  1841. .name = "mmc4",
  1842. .class = &omap44xx_mmc_hwmod_class,
  1843. .clkdm_name = "l4_per_clkdm",
  1844. .mpu_irqs = omap44xx_mmc4_irqs,
  1845. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  1846. .main_clk = "mmc4_fck",
  1847. .prcm = {
  1848. .omap4 = {
  1849. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  1850. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  1851. .modulemode = MODULEMODE_SWCTRL,
  1852. },
  1853. },
  1854. };
  1855. /* mmc5 */
  1856. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  1857. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  1858. { .irq = -1 }
  1859. };
  1860. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  1861. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  1862. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  1863. { .dma_req = -1 }
  1864. };
  1865. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  1866. .name = "mmc5",
  1867. .class = &omap44xx_mmc_hwmod_class,
  1868. .clkdm_name = "l4_per_clkdm",
  1869. .mpu_irqs = omap44xx_mmc5_irqs,
  1870. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  1871. .main_clk = "mmc5_fck",
  1872. .prcm = {
  1873. .omap4 = {
  1874. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  1875. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  1876. .modulemode = MODULEMODE_SWCTRL,
  1877. },
  1878. },
  1879. };
  1880. /*
  1881. * 'mpu' class
  1882. * mpu sub-system
  1883. */
  1884. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  1885. .name = "mpu",
  1886. };
  1887. /* mpu */
  1888. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  1889. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  1890. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  1891. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  1892. { .irq = -1 }
  1893. };
  1894. static struct omap_hwmod omap44xx_mpu_hwmod = {
  1895. .name = "mpu",
  1896. .class = &omap44xx_mpu_hwmod_class,
  1897. .clkdm_name = "mpuss_clkdm",
  1898. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1899. .mpu_irqs = omap44xx_mpu_irqs,
  1900. .main_clk = "dpll_mpu_m2_ck",
  1901. .prcm = {
  1902. .omap4 = {
  1903. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  1904. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  1905. },
  1906. },
  1907. };
  1908. /*
  1909. * 'smartreflex' class
  1910. * smartreflex module (monitor silicon performance and outputs a measure of
  1911. * performance error)
  1912. */
  1913. /* The IP is not compliant to type1 / type2 scheme */
  1914. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  1915. .sidle_shift = 24,
  1916. .enwkup_shift = 26,
  1917. };
  1918. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  1919. .sysc_offs = 0x0038,
  1920. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  1921. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1922. SIDLE_SMART_WKUP),
  1923. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  1924. };
  1925. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  1926. .name = "smartreflex",
  1927. .sysc = &omap44xx_smartreflex_sysc,
  1928. .rev = 2,
  1929. };
  1930. /* smartreflex_core */
  1931. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  1932. .sensor_voltdm_name = "core",
  1933. };
  1934. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  1935. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  1936. { .irq = -1 }
  1937. };
  1938. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  1939. .name = "smartreflex_core",
  1940. .class = &omap44xx_smartreflex_hwmod_class,
  1941. .clkdm_name = "l4_ao_clkdm",
  1942. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  1943. .main_clk = "smartreflex_core_fck",
  1944. .prcm = {
  1945. .omap4 = {
  1946. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  1947. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  1948. .modulemode = MODULEMODE_SWCTRL,
  1949. },
  1950. },
  1951. .dev_attr = &smartreflex_core_dev_attr,
  1952. };
  1953. /* smartreflex_iva */
  1954. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  1955. .sensor_voltdm_name = "iva",
  1956. };
  1957. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  1958. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  1959. { .irq = -1 }
  1960. };
  1961. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  1962. .name = "smartreflex_iva",
  1963. .class = &omap44xx_smartreflex_hwmod_class,
  1964. .clkdm_name = "l4_ao_clkdm",
  1965. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  1966. .main_clk = "smartreflex_iva_fck",
  1967. .prcm = {
  1968. .omap4 = {
  1969. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  1970. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  1971. .modulemode = MODULEMODE_SWCTRL,
  1972. },
  1973. },
  1974. .dev_attr = &smartreflex_iva_dev_attr,
  1975. };
  1976. /* smartreflex_mpu */
  1977. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  1978. .sensor_voltdm_name = "mpu",
  1979. };
  1980. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  1981. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  1982. { .irq = -1 }
  1983. };
  1984. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  1985. .name = "smartreflex_mpu",
  1986. .class = &omap44xx_smartreflex_hwmod_class,
  1987. .clkdm_name = "l4_ao_clkdm",
  1988. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  1989. .main_clk = "smartreflex_mpu_fck",
  1990. .prcm = {
  1991. .omap4 = {
  1992. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  1993. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  1994. .modulemode = MODULEMODE_SWCTRL,
  1995. },
  1996. },
  1997. .dev_attr = &smartreflex_mpu_dev_attr,
  1998. };
  1999. /*
  2000. * 'spinlock' class
  2001. * spinlock provides hardware assistance for synchronizing the processes
  2002. * running on multiple processors
  2003. */
  2004. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2005. .rev_offs = 0x0000,
  2006. .sysc_offs = 0x0010,
  2007. .syss_offs = 0x0014,
  2008. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2009. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2010. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2011. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2012. SIDLE_SMART_WKUP),
  2013. .sysc_fields = &omap_hwmod_sysc_type1,
  2014. };
  2015. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2016. .name = "spinlock",
  2017. .sysc = &omap44xx_spinlock_sysc,
  2018. };
  2019. /* spinlock */
  2020. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2021. .name = "spinlock",
  2022. .class = &omap44xx_spinlock_hwmod_class,
  2023. .clkdm_name = "l4_cfg_clkdm",
  2024. .prcm = {
  2025. .omap4 = {
  2026. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2027. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2028. },
  2029. },
  2030. };
  2031. /*
  2032. * 'timer' class
  2033. * general purpose timer module with accurate 1ms tick
  2034. * This class contains several variants: ['timer_1ms', 'timer']
  2035. */
  2036. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2037. .rev_offs = 0x0000,
  2038. .sysc_offs = 0x0010,
  2039. .syss_offs = 0x0014,
  2040. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2041. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2042. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2043. SYSS_HAS_RESET_STATUS),
  2044. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2045. .sysc_fields = &omap_hwmod_sysc_type1,
  2046. };
  2047. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2048. .name = "timer",
  2049. .sysc = &omap44xx_timer_1ms_sysc,
  2050. };
  2051. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2052. .rev_offs = 0x0000,
  2053. .sysc_offs = 0x0010,
  2054. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2055. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2056. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2057. SIDLE_SMART_WKUP),
  2058. .sysc_fields = &omap_hwmod_sysc_type2,
  2059. };
  2060. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2061. .name = "timer",
  2062. .sysc = &omap44xx_timer_sysc,
  2063. };
  2064. /* always-on timers dev attribute */
  2065. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2066. .timer_capability = OMAP_TIMER_ALWON,
  2067. };
  2068. /* pwm timers dev attribute */
  2069. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2070. .timer_capability = OMAP_TIMER_HAS_PWM,
  2071. };
  2072. /* timer1 */
  2073. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2074. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2075. { .irq = -1 }
  2076. };
  2077. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2078. .name = "timer1",
  2079. .class = &omap44xx_timer_1ms_hwmod_class,
  2080. .clkdm_name = "l4_wkup_clkdm",
  2081. .mpu_irqs = omap44xx_timer1_irqs,
  2082. .main_clk = "timer1_fck",
  2083. .prcm = {
  2084. .omap4 = {
  2085. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2086. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2087. .modulemode = MODULEMODE_SWCTRL,
  2088. },
  2089. },
  2090. .dev_attr = &capability_alwon_dev_attr,
  2091. };
  2092. /* timer2 */
  2093. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2094. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2095. { .irq = -1 }
  2096. };
  2097. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2098. .name = "timer2",
  2099. .class = &omap44xx_timer_1ms_hwmod_class,
  2100. .clkdm_name = "l4_per_clkdm",
  2101. .mpu_irqs = omap44xx_timer2_irqs,
  2102. .main_clk = "timer2_fck",
  2103. .prcm = {
  2104. .omap4 = {
  2105. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2106. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2107. .modulemode = MODULEMODE_SWCTRL,
  2108. },
  2109. },
  2110. .dev_attr = &capability_alwon_dev_attr,
  2111. };
  2112. /* timer3 */
  2113. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2114. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2115. { .irq = -1 }
  2116. };
  2117. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2118. .name = "timer3",
  2119. .class = &omap44xx_timer_hwmod_class,
  2120. .clkdm_name = "l4_per_clkdm",
  2121. .mpu_irqs = omap44xx_timer3_irqs,
  2122. .main_clk = "timer3_fck",
  2123. .prcm = {
  2124. .omap4 = {
  2125. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2126. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2127. .modulemode = MODULEMODE_SWCTRL,
  2128. },
  2129. },
  2130. .dev_attr = &capability_alwon_dev_attr,
  2131. };
  2132. /* timer4 */
  2133. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2134. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2135. { .irq = -1 }
  2136. };
  2137. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2138. .name = "timer4",
  2139. .class = &omap44xx_timer_hwmod_class,
  2140. .clkdm_name = "l4_per_clkdm",
  2141. .mpu_irqs = omap44xx_timer4_irqs,
  2142. .main_clk = "timer4_fck",
  2143. .prcm = {
  2144. .omap4 = {
  2145. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2146. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2147. .modulemode = MODULEMODE_SWCTRL,
  2148. },
  2149. },
  2150. .dev_attr = &capability_alwon_dev_attr,
  2151. };
  2152. /* timer5 */
  2153. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2154. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2155. { .irq = -1 }
  2156. };
  2157. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2158. .name = "timer5",
  2159. .class = &omap44xx_timer_hwmod_class,
  2160. .clkdm_name = "abe_clkdm",
  2161. .mpu_irqs = omap44xx_timer5_irqs,
  2162. .main_clk = "timer5_fck",
  2163. .prcm = {
  2164. .omap4 = {
  2165. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2166. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2167. .modulemode = MODULEMODE_SWCTRL,
  2168. },
  2169. },
  2170. .dev_attr = &capability_alwon_dev_attr,
  2171. };
  2172. /* timer6 */
  2173. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2174. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2175. { .irq = -1 }
  2176. };
  2177. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2178. .name = "timer6",
  2179. .class = &omap44xx_timer_hwmod_class,
  2180. .clkdm_name = "abe_clkdm",
  2181. .mpu_irqs = omap44xx_timer6_irqs,
  2182. .main_clk = "timer6_fck",
  2183. .prcm = {
  2184. .omap4 = {
  2185. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2186. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2187. .modulemode = MODULEMODE_SWCTRL,
  2188. },
  2189. },
  2190. .dev_attr = &capability_alwon_dev_attr,
  2191. };
  2192. /* timer7 */
  2193. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2194. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2195. { .irq = -1 }
  2196. };
  2197. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2198. .name = "timer7",
  2199. .class = &omap44xx_timer_hwmod_class,
  2200. .clkdm_name = "abe_clkdm",
  2201. .mpu_irqs = omap44xx_timer7_irqs,
  2202. .main_clk = "timer7_fck",
  2203. .prcm = {
  2204. .omap4 = {
  2205. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2206. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2207. .modulemode = MODULEMODE_SWCTRL,
  2208. },
  2209. },
  2210. .dev_attr = &capability_alwon_dev_attr,
  2211. };
  2212. /* timer8 */
  2213. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2214. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2215. { .irq = -1 }
  2216. };
  2217. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2218. .name = "timer8",
  2219. .class = &omap44xx_timer_hwmod_class,
  2220. .clkdm_name = "abe_clkdm",
  2221. .mpu_irqs = omap44xx_timer8_irqs,
  2222. .main_clk = "timer8_fck",
  2223. .prcm = {
  2224. .omap4 = {
  2225. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2226. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2227. .modulemode = MODULEMODE_SWCTRL,
  2228. },
  2229. },
  2230. .dev_attr = &capability_pwm_dev_attr,
  2231. };
  2232. /* timer9 */
  2233. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2234. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2235. { .irq = -1 }
  2236. };
  2237. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2238. .name = "timer9",
  2239. .class = &omap44xx_timer_hwmod_class,
  2240. .clkdm_name = "l4_per_clkdm",
  2241. .mpu_irqs = omap44xx_timer9_irqs,
  2242. .main_clk = "timer9_fck",
  2243. .prcm = {
  2244. .omap4 = {
  2245. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2246. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2247. .modulemode = MODULEMODE_SWCTRL,
  2248. },
  2249. },
  2250. .dev_attr = &capability_pwm_dev_attr,
  2251. };
  2252. /* timer10 */
  2253. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2254. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2255. { .irq = -1 }
  2256. };
  2257. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2258. .name = "timer10",
  2259. .class = &omap44xx_timer_1ms_hwmod_class,
  2260. .clkdm_name = "l4_per_clkdm",
  2261. .mpu_irqs = omap44xx_timer10_irqs,
  2262. .main_clk = "timer10_fck",
  2263. .prcm = {
  2264. .omap4 = {
  2265. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2266. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2267. .modulemode = MODULEMODE_SWCTRL,
  2268. },
  2269. },
  2270. .dev_attr = &capability_pwm_dev_attr,
  2271. };
  2272. /* timer11 */
  2273. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2274. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2275. { .irq = -1 }
  2276. };
  2277. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2278. .name = "timer11",
  2279. .class = &omap44xx_timer_hwmod_class,
  2280. .clkdm_name = "l4_per_clkdm",
  2281. .mpu_irqs = omap44xx_timer11_irqs,
  2282. .main_clk = "timer11_fck",
  2283. .prcm = {
  2284. .omap4 = {
  2285. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2286. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2287. .modulemode = MODULEMODE_SWCTRL,
  2288. },
  2289. },
  2290. .dev_attr = &capability_pwm_dev_attr,
  2291. };
  2292. /*
  2293. * 'uart' class
  2294. * universal asynchronous receiver/transmitter (uart)
  2295. */
  2296. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2297. .rev_offs = 0x0050,
  2298. .sysc_offs = 0x0054,
  2299. .syss_offs = 0x0058,
  2300. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2301. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2302. SYSS_HAS_RESET_STATUS),
  2303. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2304. SIDLE_SMART_WKUP),
  2305. .sysc_fields = &omap_hwmod_sysc_type1,
  2306. };
  2307. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2308. .name = "uart",
  2309. .sysc = &omap44xx_uart_sysc,
  2310. };
  2311. /* uart1 */
  2312. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2313. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2314. { .irq = -1 }
  2315. };
  2316. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2317. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2318. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2319. { .dma_req = -1 }
  2320. };
  2321. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2322. .name = "uart1",
  2323. .class = &omap44xx_uart_hwmod_class,
  2324. .clkdm_name = "l4_per_clkdm",
  2325. .mpu_irqs = omap44xx_uart1_irqs,
  2326. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2327. .main_clk = "uart1_fck",
  2328. .prcm = {
  2329. .omap4 = {
  2330. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2331. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2332. .modulemode = MODULEMODE_SWCTRL,
  2333. },
  2334. },
  2335. };
  2336. /* uart2 */
  2337. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2338. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2339. { .irq = -1 }
  2340. };
  2341. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2342. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2343. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2344. { .dma_req = -1 }
  2345. };
  2346. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2347. .name = "uart2",
  2348. .class = &omap44xx_uart_hwmod_class,
  2349. .clkdm_name = "l4_per_clkdm",
  2350. .mpu_irqs = omap44xx_uart2_irqs,
  2351. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2352. .main_clk = "uart2_fck",
  2353. .prcm = {
  2354. .omap4 = {
  2355. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2356. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2357. .modulemode = MODULEMODE_SWCTRL,
  2358. },
  2359. },
  2360. };
  2361. /* uart3 */
  2362. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2363. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2364. { .irq = -1 }
  2365. };
  2366. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2367. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2368. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2369. { .dma_req = -1 }
  2370. };
  2371. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2372. .name = "uart3",
  2373. .class = &omap44xx_uart_hwmod_class,
  2374. .clkdm_name = "l4_per_clkdm",
  2375. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2376. .mpu_irqs = omap44xx_uart3_irqs,
  2377. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2378. .main_clk = "uart3_fck",
  2379. .prcm = {
  2380. .omap4 = {
  2381. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2382. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2383. .modulemode = MODULEMODE_SWCTRL,
  2384. },
  2385. },
  2386. };
  2387. /* uart4 */
  2388. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2389. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2390. { .irq = -1 }
  2391. };
  2392. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2393. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2394. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2395. { .dma_req = -1 }
  2396. };
  2397. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2398. .name = "uart4",
  2399. .class = &omap44xx_uart_hwmod_class,
  2400. .clkdm_name = "l4_per_clkdm",
  2401. .mpu_irqs = omap44xx_uart4_irqs,
  2402. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2403. .main_clk = "uart4_fck",
  2404. .prcm = {
  2405. .omap4 = {
  2406. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2407. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2408. .modulemode = MODULEMODE_SWCTRL,
  2409. },
  2410. },
  2411. };
  2412. /*
  2413. * 'usb_host_hs' class
  2414. * high-speed multi-port usb host controller
  2415. */
  2416. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2417. .rev_offs = 0x0000,
  2418. .sysc_offs = 0x0010,
  2419. .syss_offs = 0x0014,
  2420. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2421. SYSC_HAS_SOFTRESET),
  2422. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2423. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2424. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2425. .sysc_fields = &omap_hwmod_sysc_type2,
  2426. };
  2427. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2428. .name = "usb_host_hs",
  2429. .sysc = &omap44xx_usb_host_hs_sysc,
  2430. };
  2431. /* usb_host_hs */
  2432. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2433. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2434. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2435. { .irq = -1 }
  2436. };
  2437. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2438. .name = "usb_host_hs",
  2439. .class = &omap44xx_usb_host_hs_hwmod_class,
  2440. .clkdm_name = "l3_init_clkdm",
  2441. .main_clk = "usb_host_hs_fck",
  2442. .prcm = {
  2443. .omap4 = {
  2444. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2445. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2446. .modulemode = MODULEMODE_SWCTRL,
  2447. },
  2448. },
  2449. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2450. /*
  2451. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2452. * id: i660
  2453. *
  2454. * Description:
  2455. * In the following configuration :
  2456. * - USBHOST module is set to smart-idle mode
  2457. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2458. * happens when the system is going to a low power mode : all ports
  2459. * have been suspended, the master part of the USBHOST module has
  2460. * entered the standby state, and SW has cut the functional clocks)
  2461. * - an USBHOST interrupt occurs before the module is able to answer
  2462. * idle_ack, typically a remote wakeup IRQ.
  2463. * Then the USB HOST module will enter a deadlock situation where it
  2464. * is no more accessible nor functional.
  2465. *
  2466. * Workaround:
  2467. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2468. */
  2469. /*
  2470. * Errata: USB host EHCI may stall when entering smart-standby mode
  2471. * Id: i571
  2472. *
  2473. * Description:
  2474. * When the USBHOST module is set to smart-standby mode, and when it is
  2475. * ready to enter the standby state (i.e. all ports are suspended and
  2476. * all attached devices are in suspend mode), then it can wrongly assert
  2477. * the Mstandby signal too early while there are still some residual OCP
  2478. * transactions ongoing. If this condition occurs, the internal state
  2479. * machine may go to an undefined state and the USB link may be stuck
  2480. * upon the next resume.
  2481. *
  2482. * Workaround:
  2483. * Don't use smart standby; use only force standby,
  2484. * hence HWMOD_SWSUP_MSTANDBY
  2485. */
  2486. /*
  2487. * During system boot; If the hwmod framework resets the module
  2488. * the module will have smart idle settings; which can lead to deadlock
  2489. * (above Errata Id:i660); so, dont reset the module during boot;
  2490. * Use HWMOD_INIT_NO_RESET.
  2491. */
  2492. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  2493. HWMOD_INIT_NO_RESET,
  2494. };
  2495. /*
  2496. * 'usb_otg_hs' class
  2497. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  2498. */
  2499. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  2500. .rev_offs = 0x0400,
  2501. .sysc_offs = 0x0404,
  2502. .syss_offs = 0x0408,
  2503. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2504. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2505. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2506. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2507. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2508. MSTANDBY_SMART),
  2509. .sysc_fields = &omap_hwmod_sysc_type1,
  2510. };
  2511. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  2512. .name = "usb_otg_hs",
  2513. .sysc = &omap44xx_usb_otg_hs_sysc,
  2514. };
  2515. /* usb_otg_hs */
  2516. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  2517. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  2518. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  2519. { .irq = -1 }
  2520. };
  2521. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  2522. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  2523. };
  2524. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  2525. .name = "usb_otg_hs",
  2526. .class = &omap44xx_usb_otg_hs_hwmod_class,
  2527. .clkdm_name = "l3_init_clkdm",
  2528. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  2529. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  2530. .main_clk = "usb_otg_hs_ick",
  2531. .prcm = {
  2532. .omap4 = {
  2533. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  2534. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  2535. .modulemode = MODULEMODE_HWCTRL,
  2536. },
  2537. },
  2538. .opt_clks = usb_otg_hs_opt_clks,
  2539. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  2540. };
  2541. /*
  2542. * 'usb_tll_hs' class
  2543. * usb_tll_hs module is the adapter on the usb_host_hs ports
  2544. */
  2545. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  2546. .rev_offs = 0x0000,
  2547. .sysc_offs = 0x0010,
  2548. .syss_offs = 0x0014,
  2549. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2550. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2551. SYSC_HAS_AUTOIDLE),
  2552. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2553. .sysc_fields = &omap_hwmod_sysc_type1,
  2554. };
  2555. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  2556. .name = "usb_tll_hs",
  2557. .sysc = &omap44xx_usb_tll_hs_sysc,
  2558. };
  2559. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  2560. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  2561. { .irq = -1 }
  2562. };
  2563. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  2564. .name = "usb_tll_hs",
  2565. .class = &omap44xx_usb_tll_hs_hwmod_class,
  2566. .clkdm_name = "l3_init_clkdm",
  2567. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  2568. .main_clk = "usb_tll_hs_ick",
  2569. .prcm = {
  2570. .omap4 = {
  2571. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  2572. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  2573. .modulemode = MODULEMODE_HWCTRL,
  2574. },
  2575. },
  2576. };
  2577. /*
  2578. * 'wd_timer' class
  2579. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  2580. * overflow condition
  2581. */
  2582. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  2583. .rev_offs = 0x0000,
  2584. .sysc_offs = 0x0010,
  2585. .syss_offs = 0x0014,
  2586. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  2587. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2588. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2589. SIDLE_SMART_WKUP),
  2590. .sysc_fields = &omap_hwmod_sysc_type1,
  2591. };
  2592. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  2593. .name = "wd_timer",
  2594. .sysc = &omap44xx_wd_timer_sysc,
  2595. .pre_shutdown = &omap2_wd_timer_disable,
  2596. };
  2597. /* wd_timer2 */
  2598. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  2599. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  2600. { .irq = -1 }
  2601. };
  2602. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  2603. .name = "wd_timer2",
  2604. .class = &omap44xx_wd_timer_hwmod_class,
  2605. .clkdm_name = "l4_wkup_clkdm",
  2606. .mpu_irqs = omap44xx_wd_timer2_irqs,
  2607. .main_clk = "wd_timer2_fck",
  2608. .prcm = {
  2609. .omap4 = {
  2610. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  2611. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  2612. .modulemode = MODULEMODE_SWCTRL,
  2613. },
  2614. },
  2615. };
  2616. /* wd_timer3 */
  2617. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  2618. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  2619. { .irq = -1 }
  2620. };
  2621. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  2622. .name = "wd_timer3",
  2623. .class = &omap44xx_wd_timer_hwmod_class,
  2624. .clkdm_name = "abe_clkdm",
  2625. .mpu_irqs = omap44xx_wd_timer3_irqs,
  2626. .main_clk = "wd_timer3_fck",
  2627. .prcm = {
  2628. .omap4 = {
  2629. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  2630. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  2631. .modulemode = MODULEMODE_SWCTRL,
  2632. },
  2633. },
  2634. };
  2635. /*
  2636. * interfaces
  2637. */
  2638. /* l3_main_1 -> dmm */
  2639. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  2640. .master = &omap44xx_l3_main_1_hwmod,
  2641. .slave = &omap44xx_dmm_hwmod,
  2642. .clk = "l3_div_ck",
  2643. .user = OCP_USER_SDMA,
  2644. };
  2645. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  2646. {
  2647. .pa_start = 0x4e000000,
  2648. .pa_end = 0x4e0007ff,
  2649. .flags = ADDR_TYPE_RT
  2650. },
  2651. { }
  2652. };
  2653. /* mpu -> dmm */
  2654. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  2655. .master = &omap44xx_mpu_hwmod,
  2656. .slave = &omap44xx_dmm_hwmod,
  2657. .clk = "l3_div_ck",
  2658. .addr = omap44xx_dmm_addrs,
  2659. .user = OCP_USER_MPU,
  2660. };
  2661. /* dmm -> emif_fw */
  2662. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  2663. .master = &omap44xx_dmm_hwmod,
  2664. .slave = &omap44xx_emif_fw_hwmod,
  2665. .clk = "l3_div_ck",
  2666. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2667. };
  2668. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  2669. {
  2670. .pa_start = 0x4a20c000,
  2671. .pa_end = 0x4a20c0ff,
  2672. .flags = ADDR_TYPE_RT
  2673. },
  2674. { }
  2675. };
  2676. /* l4_cfg -> emif_fw */
  2677. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  2678. .master = &omap44xx_l4_cfg_hwmod,
  2679. .slave = &omap44xx_emif_fw_hwmod,
  2680. .clk = "l4_div_ck",
  2681. .addr = omap44xx_emif_fw_addrs,
  2682. .user = OCP_USER_MPU,
  2683. };
  2684. /* iva -> l3_instr */
  2685. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  2686. .master = &omap44xx_iva_hwmod,
  2687. .slave = &omap44xx_l3_instr_hwmod,
  2688. .clk = "l3_div_ck",
  2689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2690. };
  2691. /* l3_main_3 -> l3_instr */
  2692. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  2693. .master = &omap44xx_l3_main_3_hwmod,
  2694. .slave = &omap44xx_l3_instr_hwmod,
  2695. .clk = "l3_div_ck",
  2696. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2697. };
  2698. /* dsp -> l3_main_1 */
  2699. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  2700. .master = &omap44xx_dsp_hwmod,
  2701. .slave = &omap44xx_l3_main_1_hwmod,
  2702. .clk = "l3_div_ck",
  2703. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2704. };
  2705. /* dss -> l3_main_1 */
  2706. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  2707. .master = &omap44xx_dss_hwmod,
  2708. .slave = &omap44xx_l3_main_1_hwmod,
  2709. .clk = "l3_div_ck",
  2710. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2711. };
  2712. /* l3_main_2 -> l3_main_1 */
  2713. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  2714. .master = &omap44xx_l3_main_2_hwmod,
  2715. .slave = &omap44xx_l3_main_1_hwmod,
  2716. .clk = "l3_div_ck",
  2717. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2718. };
  2719. /* l4_cfg -> l3_main_1 */
  2720. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  2721. .master = &omap44xx_l4_cfg_hwmod,
  2722. .slave = &omap44xx_l3_main_1_hwmod,
  2723. .clk = "l4_div_ck",
  2724. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2725. };
  2726. /* mmc1 -> l3_main_1 */
  2727. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  2728. .master = &omap44xx_mmc1_hwmod,
  2729. .slave = &omap44xx_l3_main_1_hwmod,
  2730. .clk = "l3_div_ck",
  2731. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2732. };
  2733. /* mmc2 -> l3_main_1 */
  2734. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  2735. .master = &omap44xx_mmc2_hwmod,
  2736. .slave = &omap44xx_l3_main_1_hwmod,
  2737. .clk = "l3_div_ck",
  2738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2739. };
  2740. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  2741. {
  2742. .pa_start = 0x44000000,
  2743. .pa_end = 0x44000fff,
  2744. .flags = ADDR_TYPE_RT
  2745. },
  2746. { }
  2747. };
  2748. /* mpu -> l3_main_1 */
  2749. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  2750. .master = &omap44xx_mpu_hwmod,
  2751. .slave = &omap44xx_l3_main_1_hwmod,
  2752. .clk = "l3_div_ck",
  2753. .addr = omap44xx_l3_main_1_addrs,
  2754. .user = OCP_USER_MPU,
  2755. };
  2756. /* dma_system -> l3_main_2 */
  2757. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  2758. .master = &omap44xx_dma_system_hwmod,
  2759. .slave = &omap44xx_l3_main_2_hwmod,
  2760. .clk = "l3_div_ck",
  2761. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2762. };
  2763. /* fdif -> l3_main_2 */
  2764. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  2765. .master = &omap44xx_fdif_hwmod,
  2766. .slave = &omap44xx_l3_main_2_hwmod,
  2767. .clk = "l3_div_ck",
  2768. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2769. };
  2770. /* hsi -> l3_main_2 */
  2771. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  2772. .master = &omap44xx_hsi_hwmod,
  2773. .slave = &omap44xx_l3_main_2_hwmod,
  2774. .clk = "l3_div_ck",
  2775. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2776. };
  2777. /* ipu -> l3_main_2 */
  2778. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  2779. .master = &omap44xx_ipu_hwmod,
  2780. .slave = &omap44xx_l3_main_2_hwmod,
  2781. .clk = "l3_div_ck",
  2782. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2783. };
  2784. /* iss -> l3_main_2 */
  2785. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  2786. .master = &omap44xx_iss_hwmod,
  2787. .slave = &omap44xx_l3_main_2_hwmod,
  2788. .clk = "l3_div_ck",
  2789. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2790. };
  2791. /* iva -> l3_main_2 */
  2792. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  2793. .master = &omap44xx_iva_hwmod,
  2794. .slave = &omap44xx_l3_main_2_hwmod,
  2795. .clk = "l3_div_ck",
  2796. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2797. };
  2798. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  2799. {
  2800. .pa_start = 0x44800000,
  2801. .pa_end = 0x44801fff,
  2802. .flags = ADDR_TYPE_RT
  2803. },
  2804. { }
  2805. };
  2806. /* l3_main_1 -> l3_main_2 */
  2807. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  2808. .master = &omap44xx_l3_main_1_hwmod,
  2809. .slave = &omap44xx_l3_main_2_hwmod,
  2810. .clk = "l3_div_ck",
  2811. .addr = omap44xx_l3_main_2_addrs,
  2812. .user = OCP_USER_MPU,
  2813. };
  2814. /* l4_cfg -> l3_main_2 */
  2815. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  2816. .master = &omap44xx_l4_cfg_hwmod,
  2817. .slave = &omap44xx_l3_main_2_hwmod,
  2818. .clk = "l4_div_ck",
  2819. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2820. };
  2821. /* usb_host_hs -> l3_main_2 */
  2822. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  2823. .master = &omap44xx_usb_host_hs_hwmod,
  2824. .slave = &omap44xx_l3_main_2_hwmod,
  2825. .clk = "l3_div_ck",
  2826. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2827. };
  2828. /* usb_otg_hs -> l3_main_2 */
  2829. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  2830. .master = &omap44xx_usb_otg_hs_hwmod,
  2831. .slave = &omap44xx_l3_main_2_hwmod,
  2832. .clk = "l3_div_ck",
  2833. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2834. };
  2835. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  2836. {
  2837. .pa_start = 0x45000000,
  2838. .pa_end = 0x45000fff,
  2839. .flags = ADDR_TYPE_RT
  2840. },
  2841. { }
  2842. };
  2843. /* l3_main_1 -> l3_main_3 */
  2844. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  2845. .master = &omap44xx_l3_main_1_hwmod,
  2846. .slave = &omap44xx_l3_main_3_hwmod,
  2847. .clk = "l3_div_ck",
  2848. .addr = omap44xx_l3_main_3_addrs,
  2849. .user = OCP_USER_MPU,
  2850. };
  2851. /* l3_main_2 -> l3_main_3 */
  2852. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  2853. .master = &omap44xx_l3_main_2_hwmod,
  2854. .slave = &omap44xx_l3_main_3_hwmod,
  2855. .clk = "l3_div_ck",
  2856. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2857. };
  2858. /* l4_cfg -> l3_main_3 */
  2859. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  2860. .master = &omap44xx_l4_cfg_hwmod,
  2861. .slave = &omap44xx_l3_main_3_hwmod,
  2862. .clk = "l4_div_ck",
  2863. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2864. };
  2865. /* aess -> l4_abe */
  2866. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  2867. .master = &omap44xx_aess_hwmod,
  2868. .slave = &omap44xx_l4_abe_hwmod,
  2869. .clk = "ocp_abe_iclk",
  2870. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2871. };
  2872. /* dsp -> l4_abe */
  2873. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  2874. .master = &omap44xx_dsp_hwmod,
  2875. .slave = &omap44xx_l4_abe_hwmod,
  2876. .clk = "ocp_abe_iclk",
  2877. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2878. };
  2879. /* l3_main_1 -> l4_abe */
  2880. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  2881. .master = &omap44xx_l3_main_1_hwmod,
  2882. .slave = &omap44xx_l4_abe_hwmod,
  2883. .clk = "l3_div_ck",
  2884. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2885. };
  2886. /* mpu -> l4_abe */
  2887. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  2888. .master = &omap44xx_mpu_hwmod,
  2889. .slave = &omap44xx_l4_abe_hwmod,
  2890. .clk = "ocp_abe_iclk",
  2891. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2892. };
  2893. /* l3_main_1 -> l4_cfg */
  2894. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  2895. .master = &omap44xx_l3_main_1_hwmod,
  2896. .slave = &omap44xx_l4_cfg_hwmod,
  2897. .clk = "l3_div_ck",
  2898. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2899. };
  2900. /* l3_main_2 -> l4_per */
  2901. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  2902. .master = &omap44xx_l3_main_2_hwmod,
  2903. .slave = &omap44xx_l4_per_hwmod,
  2904. .clk = "l3_div_ck",
  2905. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2906. };
  2907. /* l4_cfg -> l4_wkup */
  2908. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  2909. .master = &omap44xx_l4_cfg_hwmod,
  2910. .slave = &omap44xx_l4_wkup_hwmod,
  2911. .clk = "l4_div_ck",
  2912. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2913. };
  2914. /* mpu -> mpu_private */
  2915. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  2916. .master = &omap44xx_mpu_hwmod,
  2917. .slave = &omap44xx_mpu_private_hwmod,
  2918. .clk = "l3_div_ck",
  2919. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2920. };
  2921. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  2922. {
  2923. .pa_start = 0x401f1000,
  2924. .pa_end = 0x401f13ff,
  2925. .flags = ADDR_TYPE_RT
  2926. },
  2927. { }
  2928. };
  2929. /* l4_abe -> aess */
  2930. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  2931. .master = &omap44xx_l4_abe_hwmod,
  2932. .slave = &omap44xx_aess_hwmod,
  2933. .clk = "ocp_abe_iclk",
  2934. .addr = omap44xx_aess_addrs,
  2935. .user = OCP_USER_MPU,
  2936. };
  2937. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  2938. {
  2939. .pa_start = 0x490f1000,
  2940. .pa_end = 0x490f13ff,
  2941. .flags = ADDR_TYPE_RT
  2942. },
  2943. { }
  2944. };
  2945. /* l4_abe -> aess (dma) */
  2946. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  2947. .master = &omap44xx_l4_abe_hwmod,
  2948. .slave = &omap44xx_aess_hwmod,
  2949. .clk = "ocp_abe_iclk",
  2950. .addr = omap44xx_aess_dma_addrs,
  2951. .user = OCP_USER_SDMA,
  2952. };
  2953. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  2954. {
  2955. .pa_start = 0x4a304000,
  2956. .pa_end = 0x4a30401f,
  2957. .flags = ADDR_TYPE_RT
  2958. },
  2959. { }
  2960. };
  2961. /* l4_wkup -> counter_32k */
  2962. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  2963. .master = &omap44xx_l4_wkup_hwmod,
  2964. .slave = &omap44xx_counter_32k_hwmod,
  2965. .clk = "l4_wkup_clk_mux_ck",
  2966. .addr = omap44xx_counter_32k_addrs,
  2967. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2968. };
  2969. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  2970. {
  2971. .pa_start = 0x4a056000,
  2972. .pa_end = 0x4a056fff,
  2973. .flags = ADDR_TYPE_RT
  2974. },
  2975. { }
  2976. };
  2977. /* l4_cfg -> dma_system */
  2978. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  2979. .master = &omap44xx_l4_cfg_hwmod,
  2980. .slave = &omap44xx_dma_system_hwmod,
  2981. .clk = "l4_div_ck",
  2982. .addr = omap44xx_dma_system_addrs,
  2983. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2984. };
  2985. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  2986. {
  2987. .name = "mpu",
  2988. .pa_start = 0x4012e000,
  2989. .pa_end = 0x4012e07f,
  2990. .flags = ADDR_TYPE_RT
  2991. },
  2992. { }
  2993. };
  2994. /* l4_abe -> dmic */
  2995. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  2996. .master = &omap44xx_l4_abe_hwmod,
  2997. .slave = &omap44xx_dmic_hwmod,
  2998. .clk = "ocp_abe_iclk",
  2999. .addr = omap44xx_dmic_addrs,
  3000. .user = OCP_USER_MPU,
  3001. };
  3002. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3003. {
  3004. .name = "dma",
  3005. .pa_start = 0x4902e000,
  3006. .pa_end = 0x4902e07f,
  3007. .flags = ADDR_TYPE_RT
  3008. },
  3009. { }
  3010. };
  3011. /* l4_abe -> dmic (dma) */
  3012. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3013. .master = &omap44xx_l4_abe_hwmod,
  3014. .slave = &omap44xx_dmic_hwmod,
  3015. .clk = "ocp_abe_iclk",
  3016. .addr = omap44xx_dmic_dma_addrs,
  3017. .user = OCP_USER_SDMA,
  3018. };
  3019. /* dsp -> iva */
  3020. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3021. .master = &omap44xx_dsp_hwmod,
  3022. .slave = &omap44xx_iva_hwmod,
  3023. .clk = "dpll_iva_m5x2_ck",
  3024. .user = OCP_USER_DSP,
  3025. };
  3026. /* l4_cfg -> dsp */
  3027. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3028. .master = &omap44xx_l4_cfg_hwmod,
  3029. .slave = &omap44xx_dsp_hwmod,
  3030. .clk = "l4_div_ck",
  3031. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3032. };
  3033. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3034. {
  3035. .pa_start = 0x58000000,
  3036. .pa_end = 0x5800007f,
  3037. .flags = ADDR_TYPE_RT
  3038. },
  3039. { }
  3040. };
  3041. /* l3_main_2 -> dss */
  3042. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3043. .master = &omap44xx_l3_main_2_hwmod,
  3044. .slave = &omap44xx_dss_hwmod,
  3045. .clk = "dss_fck",
  3046. .addr = omap44xx_dss_dma_addrs,
  3047. .user = OCP_USER_SDMA,
  3048. };
  3049. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3050. {
  3051. .pa_start = 0x48040000,
  3052. .pa_end = 0x4804007f,
  3053. .flags = ADDR_TYPE_RT
  3054. },
  3055. { }
  3056. };
  3057. /* l4_per -> dss */
  3058. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3059. .master = &omap44xx_l4_per_hwmod,
  3060. .slave = &omap44xx_dss_hwmod,
  3061. .clk = "l4_div_ck",
  3062. .addr = omap44xx_dss_addrs,
  3063. .user = OCP_USER_MPU,
  3064. };
  3065. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3066. {
  3067. .pa_start = 0x58001000,
  3068. .pa_end = 0x58001fff,
  3069. .flags = ADDR_TYPE_RT
  3070. },
  3071. { }
  3072. };
  3073. /* l3_main_2 -> dss_dispc */
  3074. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3075. .master = &omap44xx_l3_main_2_hwmod,
  3076. .slave = &omap44xx_dss_dispc_hwmod,
  3077. .clk = "dss_fck",
  3078. .addr = omap44xx_dss_dispc_dma_addrs,
  3079. .user = OCP_USER_SDMA,
  3080. };
  3081. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3082. {
  3083. .pa_start = 0x48041000,
  3084. .pa_end = 0x48041fff,
  3085. .flags = ADDR_TYPE_RT
  3086. },
  3087. { }
  3088. };
  3089. /* l4_per -> dss_dispc */
  3090. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3091. .master = &omap44xx_l4_per_hwmod,
  3092. .slave = &omap44xx_dss_dispc_hwmod,
  3093. .clk = "l4_div_ck",
  3094. .addr = omap44xx_dss_dispc_addrs,
  3095. .user = OCP_USER_MPU,
  3096. };
  3097. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3098. {
  3099. .pa_start = 0x58004000,
  3100. .pa_end = 0x580041ff,
  3101. .flags = ADDR_TYPE_RT
  3102. },
  3103. { }
  3104. };
  3105. /* l3_main_2 -> dss_dsi1 */
  3106. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3107. .master = &omap44xx_l3_main_2_hwmod,
  3108. .slave = &omap44xx_dss_dsi1_hwmod,
  3109. .clk = "dss_fck",
  3110. .addr = omap44xx_dss_dsi1_dma_addrs,
  3111. .user = OCP_USER_SDMA,
  3112. };
  3113. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3114. {
  3115. .pa_start = 0x48044000,
  3116. .pa_end = 0x480441ff,
  3117. .flags = ADDR_TYPE_RT
  3118. },
  3119. { }
  3120. };
  3121. /* l4_per -> dss_dsi1 */
  3122. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3123. .master = &omap44xx_l4_per_hwmod,
  3124. .slave = &omap44xx_dss_dsi1_hwmod,
  3125. .clk = "l4_div_ck",
  3126. .addr = omap44xx_dss_dsi1_addrs,
  3127. .user = OCP_USER_MPU,
  3128. };
  3129. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3130. {
  3131. .pa_start = 0x58005000,
  3132. .pa_end = 0x580051ff,
  3133. .flags = ADDR_TYPE_RT
  3134. },
  3135. { }
  3136. };
  3137. /* l3_main_2 -> dss_dsi2 */
  3138. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3139. .master = &omap44xx_l3_main_2_hwmod,
  3140. .slave = &omap44xx_dss_dsi2_hwmod,
  3141. .clk = "dss_fck",
  3142. .addr = omap44xx_dss_dsi2_dma_addrs,
  3143. .user = OCP_USER_SDMA,
  3144. };
  3145. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3146. {
  3147. .pa_start = 0x48045000,
  3148. .pa_end = 0x480451ff,
  3149. .flags = ADDR_TYPE_RT
  3150. },
  3151. { }
  3152. };
  3153. /* l4_per -> dss_dsi2 */
  3154. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3155. .master = &omap44xx_l4_per_hwmod,
  3156. .slave = &omap44xx_dss_dsi2_hwmod,
  3157. .clk = "l4_div_ck",
  3158. .addr = omap44xx_dss_dsi2_addrs,
  3159. .user = OCP_USER_MPU,
  3160. };
  3161. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3162. {
  3163. .pa_start = 0x58006000,
  3164. .pa_end = 0x58006fff,
  3165. .flags = ADDR_TYPE_RT
  3166. },
  3167. { }
  3168. };
  3169. /* l3_main_2 -> dss_hdmi */
  3170. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3171. .master = &omap44xx_l3_main_2_hwmod,
  3172. .slave = &omap44xx_dss_hdmi_hwmod,
  3173. .clk = "dss_fck",
  3174. .addr = omap44xx_dss_hdmi_dma_addrs,
  3175. .user = OCP_USER_SDMA,
  3176. };
  3177. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3178. {
  3179. .pa_start = 0x48046000,
  3180. .pa_end = 0x48046fff,
  3181. .flags = ADDR_TYPE_RT
  3182. },
  3183. { }
  3184. };
  3185. /* l4_per -> dss_hdmi */
  3186. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3187. .master = &omap44xx_l4_per_hwmod,
  3188. .slave = &omap44xx_dss_hdmi_hwmod,
  3189. .clk = "l4_div_ck",
  3190. .addr = omap44xx_dss_hdmi_addrs,
  3191. .user = OCP_USER_MPU,
  3192. };
  3193. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3194. {
  3195. .pa_start = 0x58002000,
  3196. .pa_end = 0x580020ff,
  3197. .flags = ADDR_TYPE_RT
  3198. },
  3199. { }
  3200. };
  3201. /* l3_main_2 -> dss_rfbi */
  3202. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3203. .master = &omap44xx_l3_main_2_hwmod,
  3204. .slave = &omap44xx_dss_rfbi_hwmod,
  3205. .clk = "dss_fck",
  3206. .addr = omap44xx_dss_rfbi_dma_addrs,
  3207. .user = OCP_USER_SDMA,
  3208. };
  3209. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3210. {
  3211. .pa_start = 0x48042000,
  3212. .pa_end = 0x480420ff,
  3213. .flags = ADDR_TYPE_RT
  3214. },
  3215. { }
  3216. };
  3217. /* l4_per -> dss_rfbi */
  3218. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3219. .master = &omap44xx_l4_per_hwmod,
  3220. .slave = &omap44xx_dss_rfbi_hwmod,
  3221. .clk = "l4_div_ck",
  3222. .addr = omap44xx_dss_rfbi_addrs,
  3223. .user = OCP_USER_MPU,
  3224. };
  3225. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3226. {
  3227. .pa_start = 0x58003000,
  3228. .pa_end = 0x580030ff,
  3229. .flags = ADDR_TYPE_RT
  3230. },
  3231. { }
  3232. };
  3233. /* l3_main_2 -> dss_venc */
  3234. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3235. .master = &omap44xx_l3_main_2_hwmod,
  3236. .slave = &omap44xx_dss_venc_hwmod,
  3237. .clk = "dss_fck",
  3238. .addr = omap44xx_dss_venc_dma_addrs,
  3239. .user = OCP_USER_SDMA,
  3240. };
  3241. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3242. {
  3243. .pa_start = 0x48043000,
  3244. .pa_end = 0x480430ff,
  3245. .flags = ADDR_TYPE_RT
  3246. },
  3247. { }
  3248. };
  3249. /* l4_per -> dss_venc */
  3250. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3251. .master = &omap44xx_l4_per_hwmod,
  3252. .slave = &omap44xx_dss_venc_hwmod,
  3253. .clk = "l4_div_ck",
  3254. .addr = omap44xx_dss_venc_addrs,
  3255. .user = OCP_USER_MPU,
  3256. };
  3257. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  3258. {
  3259. .pa_start = 0x4a10a000,
  3260. .pa_end = 0x4a10a1ff,
  3261. .flags = ADDR_TYPE_RT
  3262. },
  3263. { }
  3264. };
  3265. /* l4_cfg -> fdif */
  3266. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  3267. .master = &omap44xx_l4_cfg_hwmod,
  3268. .slave = &omap44xx_fdif_hwmod,
  3269. .clk = "l4_div_ck",
  3270. .addr = omap44xx_fdif_addrs,
  3271. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3272. };
  3273. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  3274. {
  3275. .pa_start = 0x4a310000,
  3276. .pa_end = 0x4a3101ff,
  3277. .flags = ADDR_TYPE_RT
  3278. },
  3279. { }
  3280. };
  3281. /* l4_wkup -> gpio1 */
  3282. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  3283. .master = &omap44xx_l4_wkup_hwmod,
  3284. .slave = &omap44xx_gpio1_hwmod,
  3285. .clk = "l4_wkup_clk_mux_ck",
  3286. .addr = omap44xx_gpio1_addrs,
  3287. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3288. };
  3289. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  3290. {
  3291. .pa_start = 0x48055000,
  3292. .pa_end = 0x480551ff,
  3293. .flags = ADDR_TYPE_RT
  3294. },
  3295. { }
  3296. };
  3297. /* l4_per -> gpio2 */
  3298. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  3299. .master = &omap44xx_l4_per_hwmod,
  3300. .slave = &omap44xx_gpio2_hwmod,
  3301. .clk = "l4_div_ck",
  3302. .addr = omap44xx_gpio2_addrs,
  3303. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3304. };
  3305. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  3306. {
  3307. .pa_start = 0x48057000,
  3308. .pa_end = 0x480571ff,
  3309. .flags = ADDR_TYPE_RT
  3310. },
  3311. { }
  3312. };
  3313. /* l4_per -> gpio3 */
  3314. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  3315. .master = &omap44xx_l4_per_hwmod,
  3316. .slave = &omap44xx_gpio3_hwmod,
  3317. .clk = "l4_div_ck",
  3318. .addr = omap44xx_gpio3_addrs,
  3319. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3320. };
  3321. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  3322. {
  3323. .pa_start = 0x48059000,
  3324. .pa_end = 0x480591ff,
  3325. .flags = ADDR_TYPE_RT
  3326. },
  3327. { }
  3328. };
  3329. /* l4_per -> gpio4 */
  3330. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  3331. .master = &omap44xx_l4_per_hwmod,
  3332. .slave = &omap44xx_gpio4_hwmod,
  3333. .clk = "l4_div_ck",
  3334. .addr = omap44xx_gpio4_addrs,
  3335. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3336. };
  3337. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  3338. {
  3339. .pa_start = 0x4805b000,
  3340. .pa_end = 0x4805b1ff,
  3341. .flags = ADDR_TYPE_RT
  3342. },
  3343. { }
  3344. };
  3345. /* l4_per -> gpio5 */
  3346. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  3347. .master = &omap44xx_l4_per_hwmod,
  3348. .slave = &omap44xx_gpio5_hwmod,
  3349. .clk = "l4_div_ck",
  3350. .addr = omap44xx_gpio5_addrs,
  3351. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3352. };
  3353. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  3354. {
  3355. .pa_start = 0x4805d000,
  3356. .pa_end = 0x4805d1ff,
  3357. .flags = ADDR_TYPE_RT
  3358. },
  3359. { }
  3360. };
  3361. /* l4_per -> gpio6 */
  3362. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  3363. .master = &omap44xx_l4_per_hwmod,
  3364. .slave = &omap44xx_gpio6_hwmod,
  3365. .clk = "l4_div_ck",
  3366. .addr = omap44xx_gpio6_addrs,
  3367. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3368. };
  3369. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  3370. {
  3371. .pa_start = 0x50000000,
  3372. .pa_end = 0x500003ff,
  3373. .flags = ADDR_TYPE_RT
  3374. },
  3375. { }
  3376. };
  3377. /* l3_main_2 -> gpmc */
  3378. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  3379. .master = &omap44xx_l3_main_2_hwmod,
  3380. .slave = &omap44xx_gpmc_hwmod,
  3381. .clk = "l3_div_ck",
  3382. .addr = omap44xx_gpmc_addrs,
  3383. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3384. };
  3385. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  3386. {
  3387. .pa_start = 0x480b2000,
  3388. .pa_end = 0x480b201f,
  3389. .flags = ADDR_TYPE_RT
  3390. },
  3391. { }
  3392. };
  3393. /* l4_per -> hdq1w */
  3394. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  3395. .master = &omap44xx_l4_per_hwmod,
  3396. .slave = &omap44xx_hdq1w_hwmod,
  3397. .clk = "l4_div_ck",
  3398. .addr = omap44xx_hdq1w_addrs,
  3399. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3400. };
  3401. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  3402. {
  3403. .pa_start = 0x4a058000,
  3404. .pa_end = 0x4a05bfff,
  3405. .flags = ADDR_TYPE_RT
  3406. },
  3407. { }
  3408. };
  3409. /* l4_cfg -> hsi */
  3410. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  3411. .master = &omap44xx_l4_cfg_hwmod,
  3412. .slave = &omap44xx_hsi_hwmod,
  3413. .clk = "l4_div_ck",
  3414. .addr = omap44xx_hsi_addrs,
  3415. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3416. };
  3417. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  3418. {
  3419. .pa_start = 0x48070000,
  3420. .pa_end = 0x480700ff,
  3421. .flags = ADDR_TYPE_RT
  3422. },
  3423. { }
  3424. };
  3425. /* l4_per -> i2c1 */
  3426. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  3427. .master = &omap44xx_l4_per_hwmod,
  3428. .slave = &omap44xx_i2c1_hwmod,
  3429. .clk = "l4_div_ck",
  3430. .addr = omap44xx_i2c1_addrs,
  3431. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3432. };
  3433. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  3434. {
  3435. .pa_start = 0x48072000,
  3436. .pa_end = 0x480720ff,
  3437. .flags = ADDR_TYPE_RT
  3438. },
  3439. { }
  3440. };
  3441. /* l4_per -> i2c2 */
  3442. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  3443. .master = &omap44xx_l4_per_hwmod,
  3444. .slave = &omap44xx_i2c2_hwmod,
  3445. .clk = "l4_div_ck",
  3446. .addr = omap44xx_i2c2_addrs,
  3447. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3448. };
  3449. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  3450. {
  3451. .pa_start = 0x48060000,
  3452. .pa_end = 0x480600ff,
  3453. .flags = ADDR_TYPE_RT
  3454. },
  3455. { }
  3456. };
  3457. /* l4_per -> i2c3 */
  3458. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  3459. .master = &omap44xx_l4_per_hwmod,
  3460. .slave = &omap44xx_i2c3_hwmod,
  3461. .clk = "l4_div_ck",
  3462. .addr = omap44xx_i2c3_addrs,
  3463. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3464. };
  3465. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  3466. {
  3467. .pa_start = 0x48350000,
  3468. .pa_end = 0x483500ff,
  3469. .flags = ADDR_TYPE_RT
  3470. },
  3471. { }
  3472. };
  3473. /* l4_per -> i2c4 */
  3474. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  3475. .master = &omap44xx_l4_per_hwmod,
  3476. .slave = &omap44xx_i2c4_hwmod,
  3477. .clk = "l4_div_ck",
  3478. .addr = omap44xx_i2c4_addrs,
  3479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3480. };
  3481. /* l3_main_2 -> ipu */
  3482. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  3483. .master = &omap44xx_l3_main_2_hwmod,
  3484. .slave = &omap44xx_ipu_hwmod,
  3485. .clk = "l3_div_ck",
  3486. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3487. };
  3488. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  3489. {
  3490. .pa_start = 0x52000000,
  3491. .pa_end = 0x520000ff,
  3492. .flags = ADDR_TYPE_RT
  3493. },
  3494. { }
  3495. };
  3496. /* l3_main_2 -> iss */
  3497. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  3498. .master = &omap44xx_l3_main_2_hwmod,
  3499. .slave = &omap44xx_iss_hwmod,
  3500. .clk = "l3_div_ck",
  3501. .addr = omap44xx_iss_addrs,
  3502. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3503. };
  3504. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  3505. {
  3506. .pa_start = 0x5a000000,
  3507. .pa_end = 0x5a07ffff,
  3508. .flags = ADDR_TYPE_RT
  3509. },
  3510. { }
  3511. };
  3512. /* l3_main_2 -> iva */
  3513. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  3514. .master = &omap44xx_l3_main_2_hwmod,
  3515. .slave = &omap44xx_iva_hwmod,
  3516. .clk = "l3_div_ck",
  3517. .addr = omap44xx_iva_addrs,
  3518. .user = OCP_USER_MPU,
  3519. };
  3520. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  3521. {
  3522. .pa_start = 0x4a31c000,
  3523. .pa_end = 0x4a31c07f,
  3524. .flags = ADDR_TYPE_RT
  3525. },
  3526. { }
  3527. };
  3528. /* l4_wkup -> kbd */
  3529. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  3530. .master = &omap44xx_l4_wkup_hwmod,
  3531. .slave = &omap44xx_kbd_hwmod,
  3532. .clk = "l4_wkup_clk_mux_ck",
  3533. .addr = omap44xx_kbd_addrs,
  3534. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3535. };
  3536. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  3537. {
  3538. .pa_start = 0x4a0f4000,
  3539. .pa_end = 0x4a0f41ff,
  3540. .flags = ADDR_TYPE_RT
  3541. },
  3542. { }
  3543. };
  3544. /* l4_cfg -> mailbox */
  3545. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  3546. .master = &omap44xx_l4_cfg_hwmod,
  3547. .slave = &omap44xx_mailbox_hwmod,
  3548. .clk = "l4_div_ck",
  3549. .addr = omap44xx_mailbox_addrs,
  3550. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3551. };
  3552. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  3553. {
  3554. .name = "mpu",
  3555. .pa_start = 0x40122000,
  3556. .pa_end = 0x401220ff,
  3557. .flags = ADDR_TYPE_RT
  3558. },
  3559. { }
  3560. };
  3561. /* l4_abe -> mcbsp1 */
  3562. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  3563. .master = &omap44xx_l4_abe_hwmod,
  3564. .slave = &omap44xx_mcbsp1_hwmod,
  3565. .clk = "ocp_abe_iclk",
  3566. .addr = omap44xx_mcbsp1_addrs,
  3567. .user = OCP_USER_MPU,
  3568. };
  3569. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  3570. {
  3571. .name = "dma",
  3572. .pa_start = 0x49022000,
  3573. .pa_end = 0x490220ff,
  3574. .flags = ADDR_TYPE_RT
  3575. },
  3576. { }
  3577. };
  3578. /* l4_abe -> mcbsp1 (dma) */
  3579. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  3580. .master = &omap44xx_l4_abe_hwmod,
  3581. .slave = &omap44xx_mcbsp1_hwmod,
  3582. .clk = "ocp_abe_iclk",
  3583. .addr = omap44xx_mcbsp1_dma_addrs,
  3584. .user = OCP_USER_SDMA,
  3585. };
  3586. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  3587. {
  3588. .name = "mpu",
  3589. .pa_start = 0x40124000,
  3590. .pa_end = 0x401240ff,
  3591. .flags = ADDR_TYPE_RT
  3592. },
  3593. { }
  3594. };
  3595. /* l4_abe -> mcbsp2 */
  3596. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  3597. .master = &omap44xx_l4_abe_hwmod,
  3598. .slave = &omap44xx_mcbsp2_hwmod,
  3599. .clk = "ocp_abe_iclk",
  3600. .addr = omap44xx_mcbsp2_addrs,
  3601. .user = OCP_USER_MPU,
  3602. };
  3603. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  3604. {
  3605. .name = "dma",
  3606. .pa_start = 0x49024000,
  3607. .pa_end = 0x490240ff,
  3608. .flags = ADDR_TYPE_RT
  3609. },
  3610. { }
  3611. };
  3612. /* l4_abe -> mcbsp2 (dma) */
  3613. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  3614. .master = &omap44xx_l4_abe_hwmod,
  3615. .slave = &omap44xx_mcbsp2_hwmod,
  3616. .clk = "ocp_abe_iclk",
  3617. .addr = omap44xx_mcbsp2_dma_addrs,
  3618. .user = OCP_USER_SDMA,
  3619. };
  3620. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  3621. {
  3622. .name = "mpu",
  3623. .pa_start = 0x40126000,
  3624. .pa_end = 0x401260ff,
  3625. .flags = ADDR_TYPE_RT
  3626. },
  3627. { }
  3628. };
  3629. /* l4_abe -> mcbsp3 */
  3630. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  3631. .master = &omap44xx_l4_abe_hwmod,
  3632. .slave = &omap44xx_mcbsp3_hwmod,
  3633. .clk = "ocp_abe_iclk",
  3634. .addr = omap44xx_mcbsp3_addrs,
  3635. .user = OCP_USER_MPU,
  3636. };
  3637. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  3638. {
  3639. .name = "dma",
  3640. .pa_start = 0x49026000,
  3641. .pa_end = 0x490260ff,
  3642. .flags = ADDR_TYPE_RT
  3643. },
  3644. { }
  3645. };
  3646. /* l4_abe -> mcbsp3 (dma) */
  3647. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  3648. .master = &omap44xx_l4_abe_hwmod,
  3649. .slave = &omap44xx_mcbsp3_hwmod,
  3650. .clk = "ocp_abe_iclk",
  3651. .addr = omap44xx_mcbsp3_dma_addrs,
  3652. .user = OCP_USER_SDMA,
  3653. };
  3654. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  3655. {
  3656. .pa_start = 0x48096000,
  3657. .pa_end = 0x480960ff,
  3658. .flags = ADDR_TYPE_RT
  3659. },
  3660. { }
  3661. };
  3662. /* l4_per -> mcbsp4 */
  3663. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  3664. .master = &omap44xx_l4_per_hwmod,
  3665. .slave = &omap44xx_mcbsp4_hwmod,
  3666. .clk = "l4_div_ck",
  3667. .addr = omap44xx_mcbsp4_addrs,
  3668. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3669. };
  3670. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  3671. {
  3672. .pa_start = 0x40132000,
  3673. .pa_end = 0x4013207f,
  3674. .flags = ADDR_TYPE_RT
  3675. },
  3676. { }
  3677. };
  3678. /* l4_abe -> mcpdm */
  3679. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  3680. .master = &omap44xx_l4_abe_hwmod,
  3681. .slave = &omap44xx_mcpdm_hwmod,
  3682. .clk = "ocp_abe_iclk",
  3683. .addr = omap44xx_mcpdm_addrs,
  3684. .user = OCP_USER_MPU,
  3685. };
  3686. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  3687. {
  3688. .pa_start = 0x49032000,
  3689. .pa_end = 0x4903207f,
  3690. .flags = ADDR_TYPE_RT
  3691. },
  3692. { }
  3693. };
  3694. /* l4_abe -> mcpdm (dma) */
  3695. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  3696. .master = &omap44xx_l4_abe_hwmod,
  3697. .slave = &omap44xx_mcpdm_hwmod,
  3698. .clk = "ocp_abe_iclk",
  3699. .addr = omap44xx_mcpdm_dma_addrs,
  3700. .user = OCP_USER_SDMA,
  3701. };
  3702. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  3703. {
  3704. .pa_start = 0x48098000,
  3705. .pa_end = 0x480981ff,
  3706. .flags = ADDR_TYPE_RT
  3707. },
  3708. { }
  3709. };
  3710. /* l4_per -> mcspi1 */
  3711. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3712. .master = &omap44xx_l4_per_hwmod,
  3713. .slave = &omap44xx_mcspi1_hwmod,
  3714. .clk = "l4_div_ck",
  3715. .addr = omap44xx_mcspi1_addrs,
  3716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3717. };
  3718. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3719. {
  3720. .pa_start = 0x4809a000,
  3721. .pa_end = 0x4809a1ff,
  3722. .flags = ADDR_TYPE_RT
  3723. },
  3724. { }
  3725. };
  3726. /* l4_per -> mcspi2 */
  3727. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3728. .master = &omap44xx_l4_per_hwmod,
  3729. .slave = &omap44xx_mcspi2_hwmod,
  3730. .clk = "l4_div_ck",
  3731. .addr = omap44xx_mcspi2_addrs,
  3732. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3733. };
  3734. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3735. {
  3736. .pa_start = 0x480b8000,
  3737. .pa_end = 0x480b81ff,
  3738. .flags = ADDR_TYPE_RT
  3739. },
  3740. { }
  3741. };
  3742. /* l4_per -> mcspi3 */
  3743. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3744. .master = &omap44xx_l4_per_hwmod,
  3745. .slave = &omap44xx_mcspi3_hwmod,
  3746. .clk = "l4_div_ck",
  3747. .addr = omap44xx_mcspi3_addrs,
  3748. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3749. };
  3750. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3751. {
  3752. .pa_start = 0x480ba000,
  3753. .pa_end = 0x480ba1ff,
  3754. .flags = ADDR_TYPE_RT
  3755. },
  3756. { }
  3757. };
  3758. /* l4_per -> mcspi4 */
  3759. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3760. .master = &omap44xx_l4_per_hwmod,
  3761. .slave = &omap44xx_mcspi4_hwmod,
  3762. .clk = "l4_div_ck",
  3763. .addr = omap44xx_mcspi4_addrs,
  3764. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3765. };
  3766. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3767. {
  3768. .pa_start = 0x4809c000,
  3769. .pa_end = 0x4809c3ff,
  3770. .flags = ADDR_TYPE_RT
  3771. },
  3772. { }
  3773. };
  3774. /* l4_per -> mmc1 */
  3775. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3776. .master = &omap44xx_l4_per_hwmod,
  3777. .slave = &omap44xx_mmc1_hwmod,
  3778. .clk = "l4_div_ck",
  3779. .addr = omap44xx_mmc1_addrs,
  3780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3781. };
  3782. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3783. {
  3784. .pa_start = 0x480b4000,
  3785. .pa_end = 0x480b43ff,
  3786. .flags = ADDR_TYPE_RT
  3787. },
  3788. { }
  3789. };
  3790. /* l4_per -> mmc2 */
  3791. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3792. .master = &omap44xx_l4_per_hwmod,
  3793. .slave = &omap44xx_mmc2_hwmod,
  3794. .clk = "l4_div_ck",
  3795. .addr = omap44xx_mmc2_addrs,
  3796. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3797. };
  3798. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3799. {
  3800. .pa_start = 0x480ad000,
  3801. .pa_end = 0x480ad3ff,
  3802. .flags = ADDR_TYPE_RT
  3803. },
  3804. { }
  3805. };
  3806. /* l4_per -> mmc3 */
  3807. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3808. .master = &omap44xx_l4_per_hwmod,
  3809. .slave = &omap44xx_mmc3_hwmod,
  3810. .clk = "l4_div_ck",
  3811. .addr = omap44xx_mmc3_addrs,
  3812. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3813. };
  3814. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3815. {
  3816. .pa_start = 0x480d1000,
  3817. .pa_end = 0x480d13ff,
  3818. .flags = ADDR_TYPE_RT
  3819. },
  3820. { }
  3821. };
  3822. /* l4_per -> mmc4 */
  3823. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3824. .master = &omap44xx_l4_per_hwmod,
  3825. .slave = &omap44xx_mmc4_hwmod,
  3826. .clk = "l4_div_ck",
  3827. .addr = omap44xx_mmc4_addrs,
  3828. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3829. };
  3830. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3831. {
  3832. .pa_start = 0x480d5000,
  3833. .pa_end = 0x480d53ff,
  3834. .flags = ADDR_TYPE_RT
  3835. },
  3836. { }
  3837. };
  3838. /* l4_per -> mmc5 */
  3839. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3840. .master = &omap44xx_l4_per_hwmod,
  3841. .slave = &omap44xx_mmc5_hwmod,
  3842. .clk = "l4_div_ck",
  3843. .addr = omap44xx_mmc5_addrs,
  3844. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3845. };
  3846. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3847. {
  3848. .pa_start = 0x4a0dd000,
  3849. .pa_end = 0x4a0dd03f,
  3850. .flags = ADDR_TYPE_RT
  3851. },
  3852. { }
  3853. };
  3854. /* l4_cfg -> smartreflex_core */
  3855. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3856. .master = &omap44xx_l4_cfg_hwmod,
  3857. .slave = &omap44xx_smartreflex_core_hwmod,
  3858. .clk = "l4_div_ck",
  3859. .addr = omap44xx_smartreflex_core_addrs,
  3860. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3861. };
  3862. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3863. {
  3864. .pa_start = 0x4a0db000,
  3865. .pa_end = 0x4a0db03f,
  3866. .flags = ADDR_TYPE_RT
  3867. },
  3868. { }
  3869. };
  3870. /* l4_cfg -> smartreflex_iva */
  3871. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3872. .master = &omap44xx_l4_cfg_hwmod,
  3873. .slave = &omap44xx_smartreflex_iva_hwmod,
  3874. .clk = "l4_div_ck",
  3875. .addr = omap44xx_smartreflex_iva_addrs,
  3876. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3877. };
  3878. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3879. {
  3880. .pa_start = 0x4a0d9000,
  3881. .pa_end = 0x4a0d903f,
  3882. .flags = ADDR_TYPE_RT
  3883. },
  3884. { }
  3885. };
  3886. /* l4_cfg -> smartreflex_mpu */
  3887. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3888. .master = &omap44xx_l4_cfg_hwmod,
  3889. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3890. .clk = "l4_div_ck",
  3891. .addr = omap44xx_smartreflex_mpu_addrs,
  3892. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3893. };
  3894. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3895. {
  3896. .pa_start = 0x4a0f6000,
  3897. .pa_end = 0x4a0f6fff,
  3898. .flags = ADDR_TYPE_RT
  3899. },
  3900. { }
  3901. };
  3902. /* l4_cfg -> spinlock */
  3903. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3904. .master = &omap44xx_l4_cfg_hwmod,
  3905. .slave = &omap44xx_spinlock_hwmod,
  3906. .clk = "l4_div_ck",
  3907. .addr = omap44xx_spinlock_addrs,
  3908. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3909. };
  3910. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3911. {
  3912. .pa_start = 0x4a318000,
  3913. .pa_end = 0x4a31807f,
  3914. .flags = ADDR_TYPE_RT
  3915. },
  3916. { }
  3917. };
  3918. /* l4_wkup -> timer1 */
  3919. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3920. .master = &omap44xx_l4_wkup_hwmod,
  3921. .slave = &omap44xx_timer1_hwmod,
  3922. .clk = "l4_wkup_clk_mux_ck",
  3923. .addr = omap44xx_timer1_addrs,
  3924. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3925. };
  3926. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3927. {
  3928. .pa_start = 0x48032000,
  3929. .pa_end = 0x4803207f,
  3930. .flags = ADDR_TYPE_RT
  3931. },
  3932. { }
  3933. };
  3934. /* l4_per -> timer2 */
  3935. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3936. .master = &omap44xx_l4_per_hwmod,
  3937. .slave = &omap44xx_timer2_hwmod,
  3938. .clk = "l4_div_ck",
  3939. .addr = omap44xx_timer2_addrs,
  3940. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3941. };
  3942. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3943. {
  3944. .pa_start = 0x48034000,
  3945. .pa_end = 0x4803407f,
  3946. .flags = ADDR_TYPE_RT
  3947. },
  3948. { }
  3949. };
  3950. /* l4_per -> timer3 */
  3951. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3952. .master = &omap44xx_l4_per_hwmod,
  3953. .slave = &omap44xx_timer3_hwmod,
  3954. .clk = "l4_div_ck",
  3955. .addr = omap44xx_timer3_addrs,
  3956. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3957. };
  3958. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3959. {
  3960. .pa_start = 0x48036000,
  3961. .pa_end = 0x4803607f,
  3962. .flags = ADDR_TYPE_RT
  3963. },
  3964. { }
  3965. };
  3966. /* l4_per -> timer4 */
  3967. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3968. .master = &omap44xx_l4_per_hwmod,
  3969. .slave = &omap44xx_timer4_hwmod,
  3970. .clk = "l4_div_ck",
  3971. .addr = omap44xx_timer4_addrs,
  3972. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3973. };
  3974. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3975. {
  3976. .pa_start = 0x40138000,
  3977. .pa_end = 0x4013807f,
  3978. .flags = ADDR_TYPE_RT
  3979. },
  3980. { }
  3981. };
  3982. /* l4_abe -> timer5 */
  3983. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3984. .master = &omap44xx_l4_abe_hwmod,
  3985. .slave = &omap44xx_timer5_hwmod,
  3986. .clk = "ocp_abe_iclk",
  3987. .addr = omap44xx_timer5_addrs,
  3988. .user = OCP_USER_MPU,
  3989. };
  3990. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3991. {
  3992. .pa_start = 0x49038000,
  3993. .pa_end = 0x4903807f,
  3994. .flags = ADDR_TYPE_RT
  3995. },
  3996. { }
  3997. };
  3998. /* l4_abe -> timer5 (dma) */
  3999. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4000. .master = &omap44xx_l4_abe_hwmod,
  4001. .slave = &omap44xx_timer5_hwmod,
  4002. .clk = "ocp_abe_iclk",
  4003. .addr = omap44xx_timer5_dma_addrs,
  4004. .user = OCP_USER_SDMA,
  4005. };
  4006. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4007. {
  4008. .pa_start = 0x4013a000,
  4009. .pa_end = 0x4013a07f,
  4010. .flags = ADDR_TYPE_RT
  4011. },
  4012. { }
  4013. };
  4014. /* l4_abe -> timer6 */
  4015. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4016. .master = &omap44xx_l4_abe_hwmod,
  4017. .slave = &omap44xx_timer6_hwmod,
  4018. .clk = "ocp_abe_iclk",
  4019. .addr = omap44xx_timer6_addrs,
  4020. .user = OCP_USER_MPU,
  4021. };
  4022. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4023. {
  4024. .pa_start = 0x4903a000,
  4025. .pa_end = 0x4903a07f,
  4026. .flags = ADDR_TYPE_RT
  4027. },
  4028. { }
  4029. };
  4030. /* l4_abe -> timer6 (dma) */
  4031. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4032. .master = &omap44xx_l4_abe_hwmod,
  4033. .slave = &omap44xx_timer6_hwmod,
  4034. .clk = "ocp_abe_iclk",
  4035. .addr = omap44xx_timer6_dma_addrs,
  4036. .user = OCP_USER_SDMA,
  4037. };
  4038. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4039. {
  4040. .pa_start = 0x4013c000,
  4041. .pa_end = 0x4013c07f,
  4042. .flags = ADDR_TYPE_RT
  4043. },
  4044. { }
  4045. };
  4046. /* l4_abe -> timer7 */
  4047. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4048. .master = &omap44xx_l4_abe_hwmod,
  4049. .slave = &omap44xx_timer7_hwmod,
  4050. .clk = "ocp_abe_iclk",
  4051. .addr = omap44xx_timer7_addrs,
  4052. .user = OCP_USER_MPU,
  4053. };
  4054. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4055. {
  4056. .pa_start = 0x4903c000,
  4057. .pa_end = 0x4903c07f,
  4058. .flags = ADDR_TYPE_RT
  4059. },
  4060. { }
  4061. };
  4062. /* l4_abe -> timer7 (dma) */
  4063. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4064. .master = &omap44xx_l4_abe_hwmod,
  4065. .slave = &omap44xx_timer7_hwmod,
  4066. .clk = "ocp_abe_iclk",
  4067. .addr = omap44xx_timer7_dma_addrs,
  4068. .user = OCP_USER_SDMA,
  4069. };
  4070. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4071. {
  4072. .pa_start = 0x4013e000,
  4073. .pa_end = 0x4013e07f,
  4074. .flags = ADDR_TYPE_RT
  4075. },
  4076. { }
  4077. };
  4078. /* l4_abe -> timer8 */
  4079. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4080. .master = &omap44xx_l4_abe_hwmod,
  4081. .slave = &omap44xx_timer8_hwmod,
  4082. .clk = "ocp_abe_iclk",
  4083. .addr = omap44xx_timer8_addrs,
  4084. .user = OCP_USER_MPU,
  4085. };
  4086. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4087. {
  4088. .pa_start = 0x4903e000,
  4089. .pa_end = 0x4903e07f,
  4090. .flags = ADDR_TYPE_RT
  4091. },
  4092. { }
  4093. };
  4094. /* l4_abe -> timer8 (dma) */
  4095. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4096. .master = &omap44xx_l4_abe_hwmod,
  4097. .slave = &omap44xx_timer8_hwmod,
  4098. .clk = "ocp_abe_iclk",
  4099. .addr = omap44xx_timer8_dma_addrs,
  4100. .user = OCP_USER_SDMA,
  4101. };
  4102. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4103. {
  4104. .pa_start = 0x4803e000,
  4105. .pa_end = 0x4803e07f,
  4106. .flags = ADDR_TYPE_RT
  4107. },
  4108. { }
  4109. };
  4110. /* l4_per -> timer9 */
  4111. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4112. .master = &omap44xx_l4_per_hwmod,
  4113. .slave = &omap44xx_timer9_hwmod,
  4114. .clk = "l4_div_ck",
  4115. .addr = omap44xx_timer9_addrs,
  4116. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4117. };
  4118. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4119. {
  4120. .pa_start = 0x48086000,
  4121. .pa_end = 0x4808607f,
  4122. .flags = ADDR_TYPE_RT
  4123. },
  4124. { }
  4125. };
  4126. /* l4_per -> timer10 */
  4127. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4128. .master = &omap44xx_l4_per_hwmod,
  4129. .slave = &omap44xx_timer10_hwmod,
  4130. .clk = "l4_div_ck",
  4131. .addr = omap44xx_timer10_addrs,
  4132. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4133. };
  4134. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4135. {
  4136. .pa_start = 0x48088000,
  4137. .pa_end = 0x4808807f,
  4138. .flags = ADDR_TYPE_RT
  4139. },
  4140. { }
  4141. };
  4142. /* l4_per -> timer11 */
  4143. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4144. .master = &omap44xx_l4_per_hwmod,
  4145. .slave = &omap44xx_timer11_hwmod,
  4146. .clk = "l4_div_ck",
  4147. .addr = omap44xx_timer11_addrs,
  4148. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4149. };
  4150. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4151. {
  4152. .pa_start = 0x4806a000,
  4153. .pa_end = 0x4806a0ff,
  4154. .flags = ADDR_TYPE_RT
  4155. },
  4156. { }
  4157. };
  4158. /* l4_per -> uart1 */
  4159. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4160. .master = &omap44xx_l4_per_hwmod,
  4161. .slave = &omap44xx_uart1_hwmod,
  4162. .clk = "l4_div_ck",
  4163. .addr = omap44xx_uart1_addrs,
  4164. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4165. };
  4166. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4167. {
  4168. .pa_start = 0x4806c000,
  4169. .pa_end = 0x4806c0ff,
  4170. .flags = ADDR_TYPE_RT
  4171. },
  4172. { }
  4173. };
  4174. /* l4_per -> uart2 */
  4175. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4176. .master = &omap44xx_l4_per_hwmod,
  4177. .slave = &omap44xx_uart2_hwmod,
  4178. .clk = "l4_div_ck",
  4179. .addr = omap44xx_uart2_addrs,
  4180. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4181. };
  4182. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4183. {
  4184. .pa_start = 0x48020000,
  4185. .pa_end = 0x480200ff,
  4186. .flags = ADDR_TYPE_RT
  4187. },
  4188. { }
  4189. };
  4190. /* l4_per -> uart3 */
  4191. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4192. .master = &omap44xx_l4_per_hwmod,
  4193. .slave = &omap44xx_uart3_hwmod,
  4194. .clk = "l4_div_ck",
  4195. .addr = omap44xx_uart3_addrs,
  4196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4197. };
  4198. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4199. {
  4200. .pa_start = 0x4806e000,
  4201. .pa_end = 0x4806e0ff,
  4202. .flags = ADDR_TYPE_RT
  4203. },
  4204. { }
  4205. };
  4206. /* l4_per -> uart4 */
  4207. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4208. .master = &omap44xx_l4_per_hwmod,
  4209. .slave = &omap44xx_uart4_hwmod,
  4210. .clk = "l4_div_ck",
  4211. .addr = omap44xx_uart4_addrs,
  4212. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4213. };
  4214. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4215. {
  4216. .name = "uhh",
  4217. .pa_start = 0x4a064000,
  4218. .pa_end = 0x4a0647ff,
  4219. .flags = ADDR_TYPE_RT
  4220. },
  4221. {
  4222. .name = "ohci",
  4223. .pa_start = 0x4a064800,
  4224. .pa_end = 0x4a064bff,
  4225. },
  4226. {
  4227. .name = "ehci",
  4228. .pa_start = 0x4a064c00,
  4229. .pa_end = 0x4a064fff,
  4230. },
  4231. {}
  4232. };
  4233. /* l4_cfg -> usb_host_hs */
  4234. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4235. .master = &omap44xx_l4_cfg_hwmod,
  4236. .slave = &omap44xx_usb_host_hs_hwmod,
  4237. .clk = "l4_div_ck",
  4238. .addr = omap44xx_usb_host_hs_addrs,
  4239. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4240. };
  4241. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4242. {
  4243. .pa_start = 0x4a0ab000,
  4244. .pa_end = 0x4a0ab003,
  4245. .flags = ADDR_TYPE_RT
  4246. },
  4247. { }
  4248. };
  4249. /* l4_cfg -> usb_otg_hs */
  4250. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4251. .master = &omap44xx_l4_cfg_hwmod,
  4252. .slave = &omap44xx_usb_otg_hs_hwmod,
  4253. .clk = "l4_div_ck",
  4254. .addr = omap44xx_usb_otg_hs_addrs,
  4255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4256. };
  4257. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4258. {
  4259. .name = "tll",
  4260. .pa_start = 0x4a062000,
  4261. .pa_end = 0x4a063fff,
  4262. .flags = ADDR_TYPE_RT
  4263. },
  4264. {}
  4265. };
  4266. /* l4_cfg -> usb_tll_hs */
  4267. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4268. .master = &omap44xx_l4_cfg_hwmod,
  4269. .slave = &omap44xx_usb_tll_hs_hwmod,
  4270. .clk = "l4_div_ck",
  4271. .addr = omap44xx_usb_tll_hs_addrs,
  4272. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4273. };
  4274. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4275. {
  4276. .pa_start = 0x4a314000,
  4277. .pa_end = 0x4a31407f,
  4278. .flags = ADDR_TYPE_RT
  4279. },
  4280. { }
  4281. };
  4282. /* l4_wkup -> wd_timer2 */
  4283. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4284. .master = &omap44xx_l4_wkup_hwmod,
  4285. .slave = &omap44xx_wd_timer2_hwmod,
  4286. .clk = "l4_wkup_clk_mux_ck",
  4287. .addr = omap44xx_wd_timer2_addrs,
  4288. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4289. };
  4290. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4291. {
  4292. .pa_start = 0x40130000,
  4293. .pa_end = 0x4013007f,
  4294. .flags = ADDR_TYPE_RT
  4295. },
  4296. { }
  4297. };
  4298. /* l4_abe -> wd_timer3 */
  4299. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4300. .master = &omap44xx_l4_abe_hwmod,
  4301. .slave = &omap44xx_wd_timer3_hwmod,
  4302. .clk = "ocp_abe_iclk",
  4303. .addr = omap44xx_wd_timer3_addrs,
  4304. .user = OCP_USER_MPU,
  4305. };
  4306. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4307. {
  4308. .pa_start = 0x49030000,
  4309. .pa_end = 0x4903007f,
  4310. .flags = ADDR_TYPE_RT
  4311. },
  4312. { }
  4313. };
  4314. /* l4_abe -> wd_timer3 (dma) */
  4315. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4316. .master = &omap44xx_l4_abe_hwmod,
  4317. .slave = &omap44xx_wd_timer3_hwmod,
  4318. .clk = "ocp_abe_iclk",
  4319. .addr = omap44xx_wd_timer3_dma_addrs,
  4320. .user = OCP_USER_SDMA,
  4321. };
  4322. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  4323. &omap44xx_l3_main_1__dmm,
  4324. &omap44xx_mpu__dmm,
  4325. &omap44xx_dmm__emif_fw,
  4326. &omap44xx_l4_cfg__emif_fw,
  4327. &omap44xx_iva__l3_instr,
  4328. &omap44xx_l3_main_3__l3_instr,
  4329. &omap44xx_dsp__l3_main_1,
  4330. &omap44xx_dss__l3_main_1,
  4331. &omap44xx_l3_main_2__l3_main_1,
  4332. &omap44xx_l4_cfg__l3_main_1,
  4333. &omap44xx_mmc1__l3_main_1,
  4334. &omap44xx_mmc2__l3_main_1,
  4335. &omap44xx_mpu__l3_main_1,
  4336. &omap44xx_dma_system__l3_main_2,
  4337. &omap44xx_fdif__l3_main_2,
  4338. &omap44xx_hsi__l3_main_2,
  4339. &omap44xx_ipu__l3_main_2,
  4340. &omap44xx_iss__l3_main_2,
  4341. &omap44xx_iva__l3_main_2,
  4342. &omap44xx_l3_main_1__l3_main_2,
  4343. &omap44xx_l4_cfg__l3_main_2,
  4344. &omap44xx_usb_host_hs__l3_main_2,
  4345. &omap44xx_usb_otg_hs__l3_main_2,
  4346. &omap44xx_l3_main_1__l3_main_3,
  4347. &omap44xx_l3_main_2__l3_main_3,
  4348. &omap44xx_l4_cfg__l3_main_3,
  4349. &omap44xx_aess__l4_abe,
  4350. &omap44xx_dsp__l4_abe,
  4351. &omap44xx_l3_main_1__l4_abe,
  4352. &omap44xx_mpu__l4_abe,
  4353. &omap44xx_l3_main_1__l4_cfg,
  4354. &omap44xx_l3_main_2__l4_per,
  4355. &omap44xx_l4_cfg__l4_wkup,
  4356. &omap44xx_mpu__mpu_private,
  4357. &omap44xx_l4_abe__aess,
  4358. &omap44xx_l4_abe__aess_dma,
  4359. &omap44xx_l4_wkup__counter_32k,
  4360. &omap44xx_l4_cfg__dma_system,
  4361. &omap44xx_l4_abe__dmic,
  4362. &omap44xx_l4_abe__dmic_dma,
  4363. &omap44xx_dsp__iva,
  4364. &omap44xx_l4_cfg__dsp,
  4365. &omap44xx_l3_main_2__dss,
  4366. &omap44xx_l4_per__dss,
  4367. &omap44xx_l3_main_2__dss_dispc,
  4368. &omap44xx_l4_per__dss_dispc,
  4369. &omap44xx_l3_main_2__dss_dsi1,
  4370. &omap44xx_l4_per__dss_dsi1,
  4371. &omap44xx_l3_main_2__dss_dsi2,
  4372. &omap44xx_l4_per__dss_dsi2,
  4373. &omap44xx_l3_main_2__dss_hdmi,
  4374. &omap44xx_l4_per__dss_hdmi,
  4375. &omap44xx_l3_main_2__dss_rfbi,
  4376. &omap44xx_l4_per__dss_rfbi,
  4377. &omap44xx_l3_main_2__dss_venc,
  4378. &omap44xx_l4_per__dss_venc,
  4379. &omap44xx_l4_cfg__fdif,
  4380. &omap44xx_l4_wkup__gpio1,
  4381. &omap44xx_l4_per__gpio2,
  4382. &omap44xx_l4_per__gpio3,
  4383. &omap44xx_l4_per__gpio4,
  4384. &omap44xx_l4_per__gpio5,
  4385. &omap44xx_l4_per__gpio6,
  4386. &omap44xx_l3_main_2__gpmc,
  4387. &omap44xx_l4_per__hdq1w,
  4388. &omap44xx_l4_cfg__hsi,
  4389. &omap44xx_l4_per__i2c1,
  4390. &omap44xx_l4_per__i2c2,
  4391. &omap44xx_l4_per__i2c3,
  4392. &omap44xx_l4_per__i2c4,
  4393. &omap44xx_l3_main_2__ipu,
  4394. &omap44xx_l3_main_2__iss,
  4395. &omap44xx_l3_main_2__iva,
  4396. &omap44xx_l4_wkup__kbd,
  4397. &omap44xx_l4_cfg__mailbox,
  4398. &omap44xx_l4_abe__mcbsp1,
  4399. &omap44xx_l4_abe__mcbsp1_dma,
  4400. &omap44xx_l4_abe__mcbsp2,
  4401. &omap44xx_l4_abe__mcbsp2_dma,
  4402. &omap44xx_l4_abe__mcbsp3,
  4403. &omap44xx_l4_abe__mcbsp3_dma,
  4404. &omap44xx_l4_per__mcbsp4,
  4405. &omap44xx_l4_abe__mcpdm,
  4406. &omap44xx_l4_abe__mcpdm_dma,
  4407. &omap44xx_l4_per__mcspi1,
  4408. &omap44xx_l4_per__mcspi2,
  4409. &omap44xx_l4_per__mcspi3,
  4410. &omap44xx_l4_per__mcspi4,
  4411. &omap44xx_l4_per__mmc1,
  4412. &omap44xx_l4_per__mmc2,
  4413. &omap44xx_l4_per__mmc3,
  4414. &omap44xx_l4_per__mmc4,
  4415. &omap44xx_l4_per__mmc5,
  4416. &omap44xx_l4_cfg__smartreflex_core,
  4417. &omap44xx_l4_cfg__smartreflex_iva,
  4418. &omap44xx_l4_cfg__smartreflex_mpu,
  4419. &omap44xx_l4_cfg__spinlock,
  4420. &omap44xx_l4_wkup__timer1,
  4421. &omap44xx_l4_per__timer2,
  4422. &omap44xx_l4_per__timer3,
  4423. &omap44xx_l4_per__timer4,
  4424. &omap44xx_l4_abe__timer5,
  4425. &omap44xx_l4_abe__timer5_dma,
  4426. &omap44xx_l4_abe__timer6,
  4427. &omap44xx_l4_abe__timer6_dma,
  4428. &omap44xx_l4_abe__timer7,
  4429. &omap44xx_l4_abe__timer7_dma,
  4430. &omap44xx_l4_abe__timer8,
  4431. &omap44xx_l4_abe__timer8_dma,
  4432. &omap44xx_l4_per__timer9,
  4433. &omap44xx_l4_per__timer10,
  4434. &omap44xx_l4_per__timer11,
  4435. &omap44xx_l4_per__uart1,
  4436. &omap44xx_l4_per__uart2,
  4437. &omap44xx_l4_per__uart3,
  4438. &omap44xx_l4_per__uart4,
  4439. &omap44xx_l4_cfg__usb_host_hs,
  4440. &omap44xx_l4_cfg__usb_otg_hs,
  4441. &omap44xx_l4_cfg__usb_tll_hs,
  4442. &omap44xx_l4_wkup__wd_timer2,
  4443. &omap44xx_l4_abe__wd_timer3,
  4444. &omap44xx_l4_abe__wd_timer3_dma,
  4445. NULL,
  4446. };
  4447. int __init omap44xx_hwmod_init(void)
  4448. {
  4449. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  4450. }