qlcnic_83xx_init.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_hw.h"
  10. /* Reset template definitions */
  11. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  12. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  13. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  14. #define QLC_83XX_OPCODE_NOP 0x0000
  15. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  16. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  17. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  18. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  19. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  20. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  21. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  22. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  23. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  24. /* EPORT control registers */
  25. #define QLC_83XX_RESET_CONTROL 0x28084E50
  26. #define QLC_83XX_RESET_REG 0x28084E60
  27. #define QLC_83XX_RESET_PORT0 0x28084E70
  28. #define QLC_83XX_RESET_PORT1 0x28084E80
  29. #define QLC_83XX_RESET_PORT2 0x28084E90
  30. #define QLC_83XX_RESET_PORT3 0x28084EA0
  31. #define QLC_83XX_RESET_SRESHIM 0x28084EB0
  32. #define QLC_83XX_RESET_EPGSHIM 0x28084EC0
  33. #define QLC_83XX_RESET_ETHERPCS 0x28084ED0
  34. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  35. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  36. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  37. /* Template header */
  38. struct qlc_83xx_reset_hdr {
  39. #if defined(__LITTLE_ENDIAN)
  40. u16 version;
  41. u16 signature;
  42. u16 size;
  43. u16 entries;
  44. u16 hdr_size;
  45. u16 checksum;
  46. u16 init_offset;
  47. u16 start_offset;
  48. #elif defined(__BIG_ENDIAN)
  49. u16 signature;
  50. u16 version;
  51. u16 entries;
  52. u16 size;
  53. u16 checksum;
  54. u16 hdr_size;
  55. u16 start_offset;
  56. u16 init_offset;
  57. #endif
  58. } __packed;
  59. /* Command entry header. */
  60. struct qlc_83xx_entry_hdr {
  61. #if defined(__LITTLE_ENDIAN)
  62. u16 cmd;
  63. u16 size;
  64. u16 count;
  65. u16 delay;
  66. #elif defined(__BIG_ENDIAN)
  67. u16 size;
  68. u16 cmd;
  69. u16 delay;
  70. u16 count;
  71. #endif
  72. } __packed;
  73. /* Generic poll command */
  74. struct qlc_83xx_poll {
  75. u32 mask;
  76. u32 status;
  77. } __packed;
  78. /* Read modify write command */
  79. struct qlc_83xx_rmw {
  80. u32 mask;
  81. u32 xor_value;
  82. u32 or_value;
  83. #if defined(__LITTLE_ENDIAN)
  84. u8 shl;
  85. u8 shr;
  86. u8 index_a;
  87. u8 rsvd;
  88. #elif defined(__BIG_ENDIAN)
  89. u8 rsvd;
  90. u8 index_a;
  91. u8 shr;
  92. u8 shl;
  93. #endif
  94. } __packed;
  95. /* Generic command with 2 DWORD */
  96. struct qlc_83xx_entry {
  97. u32 arg1;
  98. u32 arg2;
  99. } __packed;
  100. /* Generic command with 4 DWORD */
  101. struct qlc_83xx_quad_entry {
  102. u32 dr_addr;
  103. u32 dr_value;
  104. u32 ar_addr;
  105. u32 ar_value;
  106. } __packed;
  107. static const char *const qlc_83xx_idc_states[] = {
  108. "Unknown",
  109. "Cold",
  110. "Init",
  111. "Ready",
  112. "Need Reset",
  113. "Need Quiesce",
  114. "Failed",
  115. "Quiesce"
  116. };
  117. static int
  118. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  119. {
  120. u32 val;
  121. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  122. if ((val & 0xFFFF))
  123. return 1;
  124. else
  125. return 0;
  126. }
  127. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  128. {
  129. u32 cur, prev;
  130. cur = adapter->ahw->idc.curr_state;
  131. prev = adapter->ahw->idc.prev_state;
  132. dev_info(&adapter->pdev->dev,
  133. "current state = %s, prev state = %s\n",
  134. adapter->ahw->idc.name[cur],
  135. adapter->ahw->idc.name[prev]);
  136. }
  137. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  138. u8 mode, int lock)
  139. {
  140. u32 val;
  141. int seconds;
  142. if (lock) {
  143. if (qlcnic_83xx_lock_driver(adapter))
  144. return -EBUSY;
  145. }
  146. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  147. val |= (adapter->portnum & 0xf);
  148. val |= mode << 7;
  149. if (mode)
  150. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  151. else
  152. seconds = jiffies / HZ;
  153. val |= seconds << 8;
  154. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  155. adapter->ahw->idc.sec_counter = jiffies / HZ;
  156. if (lock)
  157. qlcnic_83xx_unlock_driver(adapter);
  158. return 0;
  159. }
  160. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  161. {
  162. u32 val;
  163. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  164. val = val & ~(0x3 << (adapter->portnum * 2));
  165. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  166. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  167. }
  168. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  169. int lock)
  170. {
  171. u32 val;
  172. if (lock) {
  173. if (qlcnic_83xx_lock_driver(adapter))
  174. return -EBUSY;
  175. }
  176. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  177. val = val & ~0xFF;
  178. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  179. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  180. if (lock)
  181. qlcnic_83xx_unlock_driver(adapter);
  182. return 0;
  183. }
  184. static int
  185. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  186. int status, int lock)
  187. {
  188. u32 val;
  189. if (lock) {
  190. if (qlcnic_83xx_lock_driver(adapter))
  191. return -EBUSY;
  192. }
  193. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  194. if (status)
  195. val = val | (1 << adapter->portnum);
  196. else
  197. val = val & ~(1 << adapter->portnum);
  198. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  199. qlcnic_83xx_idc_update_minor_version(adapter);
  200. if (lock)
  201. qlcnic_83xx_unlock_driver(adapter);
  202. return 0;
  203. }
  204. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  205. {
  206. u32 val;
  207. u8 version;
  208. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  209. version = val & 0xFF;
  210. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  211. dev_info(&adapter->pdev->dev,
  212. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  213. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  214. return -EIO;
  215. }
  216. return 0;
  217. }
  218. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  219. int lock)
  220. {
  221. u32 val;
  222. if (lock) {
  223. if (qlcnic_83xx_lock_driver(adapter))
  224. return -EBUSY;
  225. }
  226. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  227. /* Clear gracefull reset bit */
  228. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  229. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  230. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  231. if (lock)
  232. qlcnic_83xx_unlock_driver(adapter);
  233. return 0;
  234. }
  235. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  236. int flag, int lock)
  237. {
  238. u32 val;
  239. if (lock) {
  240. if (qlcnic_83xx_lock_driver(adapter))
  241. return -EBUSY;
  242. }
  243. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  244. if (flag)
  245. val = val | (1 << adapter->portnum);
  246. else
  247. val = val & ~(1 << adapter->portnum);
  248. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  249. if (lock)
  250. qlcnic_83xx_unlock_driver(adapter);
  251. return 0;
  252. }
  253. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  254. int time_limit)
  255. {
  256. u64 seconds;
  257. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  258. if (seconds <= time_limit)
  259. return 0;
  260. else
  261. return -EBUSY;
  262. }
  263. /**
  264. * qlcnic_83xx_idc_check_reset_ack_reg
  265. *
  266. * @adapter: adapter structure
  267. *
  268. * Check ACK wait limit and clear the functions which failed to ACK
  269. *
  270. * Return 0 if all functions have acknowledged the reset request.
  271. **/
  272. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  273. {
  274. int timeout;
  275. u32 ack, presence, val;
  276. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  277. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  278. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  279. dev_info(&adapter->pdev->dev,
  280. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  281. if (!((ack & presence) == presence)) {
  282. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  283. /* Clear functions which failed to ACK */
  284. dev_info(&adapter->pdev->dev,
  285. "%s: ACK wait exceeds time limit\n", __func__);
  286. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  287. val = val & ~(ack ^ presence);
  288. if (qlcnic_83xx_lock_driver(adapter))
  289. return -EBUSY;
  290. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  291. dev_info(&adapter->pdev->dev,
  292. "%s: updated drv presence reg = 0x%x\n",
  293. __func__, val);
  294. qlcnic_83xx_unlock_driver(adapter);
  295. return 0;
  296. } else {
  297. return 1;
  298. }
  299. } else {
  300. dev_info(&adapter->pdev->dev,
  301. "%s: Reset ACK received from all functions\n",
  302. __func__);
  303. return 0;
  304. }
  305. }
  306. /**
  307. * qlcnic_83xx_idc_tx_soft_reset
  308. *
  309. * @adapter: adapter structure
  310. *
  311. * Handle context deletion and recreation request from transmit routine
  312. *
  313. * Returns -EBUSY or Success (0)
  314. *
  315. **/
  316. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  317. {
  318. struct net_device *netdev = adapter->netdev;
  319. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  320. return -EBUSY;
  321. netif_device_detach(netdev);
  322. qlcnic_down(adapter, netdev);
  323. qlcnic_up(adapter, netdev);
  324. netif_device_attach(netdev);
  325. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  326. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  327. return 0;
  328. }
  329. /**
  330. * qlcnic_83xx_idc_detach_driver
  331. *
  332. * @adapter: adapter structure
  333. * Detach net interface, stop TX and cleanup resources before the HW reset.
  334. * Returns: None
  335. *
  336. **/
  337. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  338. {
  339. int i;
  340. struct net_device *netdev = adapter->netdev;
  341. netif_device_detach(netdev);
  342. /* Disable mailbox interrupt */
  343. qlcnic_83xx_disable_mbx_intr(adapter);
  344. qlcnic_down(adapter, netdev);
  345. for (i = 0; i < adapter->ahw->num_msix; i++) {
  346. adapter->ahw->intr_tbl[i].id = i;
  347. adapter->ahw->intr_tbl[i].enabled = 0;
  348. adapter->ahw->intr_tbl[i].src = 0;
  349. }
  350. if (qlcnic_sriov_pf_check(adapter))
  351. qlcnic_sriov_pf_reset(adapter);
  352. }
  353. /**
  354. * qlcnic_83xx_idc_attach_driver
  355. *
  356. * @adapter: adapter structure
  357. *
  358. * Re-attach and re-enable net interface
  359. * Returns: None
  360. *
  361. **/
  362. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  363. {
  364. struct net_device *netdev = adapter->netdev;
  365. if (netif_running(netdev)) {
  366. if (qlcnic_up(adapter, netdev))
  367. goto done;
  368. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  369. }
  370. done:
  371. netif_device_attach(netdev);
  372. }
  373. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  374. int lock)
  375. {
  376. if (lock) {
  377. if (qlcnic_83xx_lock_driver(adapter))
  378. return -EBUSY;
  379. }
  380. qlcnic_83xx_idc_clear_registers(adapter, 0);
  381. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  382. if (lock)
  383. qlcnic_83xx_unlock_driver(adapter);
  384. qlcnic_83xx_idc_log_state_history(adapter);
  385. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  386. return 0;
  387. }
  388. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  389. int lock)
  390. {
  391. if (lock) {
  392. if (qlcnic_83xx_lock_driver(adapter))
  393. return -EBUSY;
  394. }
  395. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  396. if (lock)
  397. qlcnic_83xx_unlock_driver(adapter);
  398. return 0;
  399. }
  400. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  401. int lock)
  402. {
  403. if (lock) {
  404. if (qlcnic_83xx_lock_driver(adapter))
  405. return -EBUSY;
  406. }
  407. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  408. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  409. if (lock)
  410. qlcnic_83xx_unlock_driver(adapter);
  411. return 0;
  412. }
  413. static int
  414. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  415. {
  416. if (lock) {
  417. if (qlcnic_83xx_lock_driver(adapter))
  418. return -EBUSY;
  419. }
  420. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  421. QLC_83XX_IDC_DEV_NEED_RESET);
  422. if (lock)
  423. qlcnic_83xx_unlock_driver(adapter);
  424. return 0;
  425. }
  426. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  427. int lock)
  428. {
  429. if (lock) {
  430. if (qlcnic_83xx_lock_driver(adapter))
  431. return -EBUSY;
  432. }
  433. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  434. if (lock)
  435. qlcnic_83xx_unlock_driver(adapter);
  436. return 0;
  437. }
  438. /**
  439. * qlcnic_83xx_idc_find_reset_owner_id
  440. *
  441. * @adapter: adapter structure
  442. *
  443. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  444. * Within the same class, function with lowest PCI ID assumes ownership
  445. *
  446. * Returns: reset owner id or failure indication (-EIO)
  447. *
  448. **/
  449. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  450. {
  451. u32 reg, reg1, reg2, i, j, owner, class;
  452. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  453. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  454. owner = QLCNIC_TYPE_NIC;
  455. i = 0;
  456. j = 0;
  457. reg = reg1;
  458. do {
  459. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  460. if (class == owner)
  461. break;
  462. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  463. reg = reg2;
  464. j = 0;
  465. } else {
  466. j++;
  467. }
  468. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  469. if (owner == QLCNIC_TYPE_NIC)
  470. owner = QLCNIC_TYPE_ISCSI;
  471. else if (owner == QLCNIC_TYPE_ISCSI)
  472. owner = QLCNIC_TYPE_FCOE;
  473. else if (owner == QLCNIC_TYPE_FCOE)
  474. return -EIO;
  475. reg = reg1;
  476. j = 0;
  477. i = 0;
  478. }
  479. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  480. return i;
  481. }
  482. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  483. {
  484. int ret = 0;
  485. ret = qlcnic_83xx_restart_hw(adapter);
  486. if (ret) {
  487. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  488. } else {
  489. qlcnic_83xx_idc_clear_registers(adapter, lock);
  490. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  491. }
  492. return ret;
  493. }
  494. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  495. {
  496. u32 status;
  497. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  498. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  499. dev_err(&adapter->pdev->dev,
  500. "peg halt status1=0x%x\n", status);
  501. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  502. dev_err(&adapter->pdev->dev,
  503. "On board active cooling fan failed. "
  504. "Device has been halted.\n");
  505. dev_err(&adapter->pdev->dev,
  506. "Replace the adapter.\n");
  507. return -EIO;
  508. }
  509. }
  510. return 0;
  511. }
  512. static int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  513. {
  514. int err;
  515. /* register for NIC IDC AEN Events */
  516. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  517. err = qlcnic_sriov_pf_reinit(adapter);
  518. if (err)
  519. return err;
  520. qlcnic_83xx_enable_mbx_intrpt(adapter);
  521. if (qlcnic_83xx_configure_opmode(adapter)) {
  522. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  523. return -EIO;
  524. }
  525. if (adapter->nic_ops->init_driver(adapter)) {
  526. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  527. return -EIO;
  528. }
  529. qlcnic_83xx_idc_attach_driver(adapter);
  530. return 0;
  531. }
  532. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  533. {
  534. struct qlcnic_hardware_context *ahw = adapter->ahw;
  535. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  536. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  537. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  538. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  539. ahw->idc.quiesce_req = 0;
  540. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  541. ahw->idc.err_code = 0;
  542. ahw->idc.collect_dump = 0;
  543. ahw->reset_context = 0;
  544. adapter->tx_timeo_cnt = 0;
  545. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  546. }
  547. /**
  548. * qlcnic_83xx_idc_ready_state_entry
  549. *
  550. * @adapter: adapter structure
  551. *
  552. * Perform ready state initialization, this routine will get invoked only
  553. * once from READY state.
  554. *
  555. * Returns: Error code or Success(0)
  556. *
  557. **/
  558. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  559. {
  560. struct qlcnic_hardware_context *ahw = adapter->ahw;
  561. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  562. qlcnic_83xx_idc_update_idc_params(adapter);
  563. /* Re-attach the device if required */
  564. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  565. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  566. if (qlcnic_83xx_idc_reattach_driver(adapter))
  567. return -EIO;
  568. }
  569. }
  570. return 0;
  571. }
  572. /**
  573. * qlcnic_83xx_idc_vnic_pf_entry
  574. *
  575. * @adapter: adapter structure
  576. *
  577. * Ensure vNIC mode privileged function starts only after vNIC mode is
  578. * enabled by management function.
  579. * If vNIC mode is ready, start initialization.
  580. *
  581. * Returns: -EIO or 0
  582. *
  583. **/
  584. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  585. {
  586. u32 state;
  587. struct qlcnic_hardware_context *ahw = adapter->ahw;
  588. /* Privileged function waits till mgmt function enables VNIC mode */
  589. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  590. if (state != QLCNIC_DEV_NPAR_OPER) {
  591. if (!ahw->idc.vnic_wait_limit--) {
  592. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  593. return -EIO;
  594. }
  595. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  596. return -EIO;
  597. } else {
  598. /* Perform one time initialization from ready state */
  599. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  600. qlcnic_83xx_idc_update_idc_params(adapter);
  601. /* If the previous state is UNKNOWN, device will be
  602. already attached properly by Init routine*/
  603. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  604. if (qlcnic_83xx_idc_reattach_driver(adapter))
  605. return -EIO;
  606. }
  607. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  608. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  609. }
  610. }
  611. return 0;
  612. }
  613. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  614. {
  615. adapter->ahw->idc.err_code = -EIO;
  616. dev_err(&adapter->pdev->dev,
  617. "%s: Device in unknown state\n", __func__);
  618. return 0;
  619. }
  620. /**
  621. * qlcnic_83xx_idc_cold_state
  622. *
  623. * @adapter: adapter structure
  624. *
  625. * If HW is up and running device will enter READY state.
  626. * If firmware image from host needs to be loaded, device is
  627. * forced to start with the file firmware image.
  628. *
  629. * Returns: Error code or Success(0)
  630. *
  631. **/
  632. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  633. {
  634. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  635. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  636. if (qlcnic_load_fw_file) {
  637. qlcnic_83xx_idc_restart_hw(adapter, 0);
  638. } else {
  639. if (qlcnic_83xx_check_hw_status(adapter)) {
  640. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  641. return -EIO;
  642. } else {
  643. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  644. }
  645. }
  646. return 0;
  647. }
  648. /**
  649. * qlcnic_83xx_idc_init_state
  650. *
  651. * @adapter: adapter structure
  652. *
  653. * Reset owner will restart the device from this state.
  654. * Device will enter failed state if it remains
  655. * in this state for more than DEV_INIT time limit.
  656. *
  657. * Returns: Error code or Success(0)
  658. *
  659. **/
  660. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  661. {
  662. int timeout, ret = 0;
  663. u32 owner;
  664. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  665. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  666. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  667. if (adapter->ahw->pci_func == owner)
  668. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  669. } else {
  670. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  671. return ret;
  672. }
  673. return ret;
  674. }
  675. /**
  676. * qlcnic_83xx_idc_ready_state
  677. *
  678. * @adapter: adapter structure
  679. *
  680. * Perform IDC protocol specicifed actions after monitoring device state and
  681. * events.
  682. *
  683. * Returns: Error code or Success(0)
  684. *
  685. **/
  686. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  687. {
  688. u32 val;
  689. struct qlcnic_hardware_context *ahw = adapter->ahw;
  690. int ret = 0;
  691. /* Perform NIC configuration based ready state entry actions */
  692. if (ahw->idc.state_entry(adapter))
  693. return -EIO;
  694. if (qlcnic_check_temp(adapter)) {
  695. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  696. qlcnic_83xx_idc_check_fan_failure(adapter);
  697. dev_err(&adapter->pdev->dev,
  698. "Error: device temperature %d above limits\n",
  699. adapter->ahw->temp);
  700. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  701. set_bit(__QLCNIC_RESETTING, &adapter->state);
  702. qlcnic_83xx_idc_detach_driver(adapter);
  703. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  704. return -EIO;
  705. }
  706. }
  707. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  708. ret = qlcnic_83xx_check_heartbeat(adapter);
  709. if (ret) {
  710. adapter->flags |= QLCNIC_FW_HANG;
  711. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  712. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  713. set_bit(__QLCNIC_RESETTING, &adapter->state);
  714. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  715. }
  716. return -EIO;
  717. }
  718. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  719. /* Move to need reset state and prepare for reset */
  720. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  721. return ret;
  722. }
  723. /* Check for soft reset request */
  724. if (ahw->reset_context &&
  725. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  726. adapter->ahw->reset_context = 0;
  727. qlcnic_83xx_idc_tx_soft_reset(adapter);
  728. return ret;
  729. }
  730. /* Move to need quiesce state if requested */
  731. if (adapter->ahw->idc.quiesce_req) {
  732. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  733. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  734. return ret;
  735. }
  736. return ret;
  737. }
  738. /**
  739. * qlcnic_83xx_idc_need_reset_state
  740. *
  741. * @adapter: adapter structure
  742. *
  743. * Device will remain in this state until:
  744. * Reset request ACK's are recieved from all the functions
  745. * Wait time exceeds max time limit
  746. *
  747. * Returns: Error code or Success(0)
  748. *
  749. **/
  750. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  751. {
  752. int ret = 0;
  753. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  754. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  755. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  756. set_bit(__QLCNIC_RESETTING, &adapter->state);
  757. clear_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  758. if (adapter->ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE)
  759. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  760. qlcnic_83xx_idc_detach_driver(adapter);
  761. }
  762. /* Check ACK from other functions */
  763. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  764. if (ret) {
  765. dev_info(&adapter->pdev->dev,
  766. "%s: Waiting for reset ACK\n", __func__);
  767. return 0;
  768. }
  769. /* Transit to INIT state and restart the HW */
  770. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  771. return ret;
  772. }
  773. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  774. {
  775. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  776. return 0;
  777. }
  778. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  779. {
  780. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  781. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  782. adapter->ahw->idc.err_code = -EIO;
  783. return 0;
  784. }
  785. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  786. {
  787. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  788. return 0;
  789. }
  790. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  791. u32 state)
  792. {
  793. u32 cur, prev, next;
  794. cur = adapter->ahw->idc.curr_state;
  795. prev = adapter->ahw->idc.prev_state;
  796. next = state;
  797. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  798. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  799. dev_err(&adapter->pdev->dev,
  800. "%s: curr %d, prev %d, next state %d is invalid\n",
  801. __func__, cur, prev, state);
  802. return 1;
  803. }
  804. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  805. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  806. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  807. (next != QLC_83XX_IDC_DEV_READY)) {
  808. dev_err(&adapter->pdev->dev,
  809. "%s: failed, cur %d prev %d next %d\n",
  810. __func__, cur, prev, next);
  811. return 1;
  812. }
  813. }
  814. if (next == QLC_83XX_IDC_DEV_INIT) {
  815. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  816. (prev != QLC_83XX_IDC_DEV_COLD) &&
  817. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  818. dev_err(&adapter->pdev->dev,
  819. "%s: failed, cur %d prev %d next %d\n",
  820. __func__, cur, prev, next);
  821. return 1;
  822. }
  823. }
  824. return 0;
  825. }
  826. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  827. {
  828. if (adapter->fhash.fnum)
  829. qlcnic_prune_lb_filters(adapter);
  830. }
  831. /**
  832. * qlcnic_83xx_idc_poll_dev_state
  833. *
  834. * @work: kernel work queue structure used to schedule the function
  835. *
  836. * Poll device state periodically and perform state specific
  837. * actions defined by Inter Driver Communication (IDC) protocol.
  838. *
  839. * Returns: None
  840. *
  841. **/
  842. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  843. {
  844. struct qlcnic_adapter *adapter;
  845. u32 state;
  846. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  847. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  848. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  849. qlcnic_83xx_idc_log_state_history(adapter);
  850. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  851. } else {
  852. adapter->ahw->idc.curr_state = state;
  853. }
  854. switch (adapter->ahw->idc.curr_state) {
  855. case QLC_83XX_IDC_DEV_READY:
  856. qlcnic_83xx_idc_ready_state(adapter);
  857. break;
  858. case QLC_83XX_IDC_DEV_NEED_RESET:
  859. qlcnic_83xx_idc_need_reset_state(adapter);
  860. break;
  861. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  862. qlcnic_83xx_idc_need_quiesce_state(adapter);
  863. break;
  864. case QLC_83XX_IDC_DEV_FAILED:
  865. qlcnic_83xx_idc_failed_state(adapter);
  866. return;
  867. case QLC_83XX_IDC_DEV_INIT:
  868. qlcnic_83xx_idc_init_state(adapter);
  869. break;
  870. case QLC_83XX_IDC_DEV_QUISCENT:
  871. qlcnic_83xx_idc_quiesce_state(adapter);
  872. break;
  873. default:
  874. qlcnic_83xx_idc_unknown_state(adapter);
  875. return;
  876. }
  877. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  878. qlcnic_83xx_periodic_tasks(adapter);
  879. /* Re-schedule the function */
  880. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  881. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  882. adapter->ahw->idc.delay);
  883. }
  884. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  885. {
  886. u32 idc_params, val;
  887. if (qlcnic_83xx_lockless_flash_read32(adapter,
  888. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  889. (u8 *)&idc_params, 1)) {
  890. dev_info(&adapter->pdev->dev,
  891. "%s:failed to get IDC params from flash\n", __func__);
  892. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  893. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  894. } else {
  895. adapter->dev_init_timeo = idc_params & 0xFFFF;
  896. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  897. }
  898. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  899. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  900. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  901. adapter->ahw->idc.err_code = 0;
  902. adapter->ahw->idc.collect_dump = 0;
  903. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  904. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  905. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  906. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  907. /* Check if reset recovery is disabled */
  908. if (!qlcnic_auto_fw_reset) {
  909. /* Propagate do not reset request to other functions */
  910. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  911. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  912. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  913. }
  914. }
  915. static int
  916. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  917. {
  918. u32 state, val;
  919. if (qlcnic_83xx_lock_driver(adapter))
  920. return -EIO;
  921. /* Clear driver lock register */
  922. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  923. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  924. qlcnic_83xx_unlock_driver(adapter);
  925. return -EIO;
  926. }
  927. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  928. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  929. qlcnic_83xx_unlock_driver(adapter);
  930. return -EIO;
  931. }
  932. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  933. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  934. QLC_83XX_IDC_DEV_COLD);
  935. state = QLC_83XX_IDC_DEV_COLD;
  936. }
  937. adapter->ahw->idc.curr_state = state;
  938. /* First to load function should cold boot the device */
  939. if (state == QLC_83XX_IDC_DEV_COLD)
  940. qlcnic_83xx_idc_cold_state_handler(adapter);
  941. /* Check if reset recovery is enabled */
  942. if (qlcnic_auto_fw_reset) {
  943. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  944. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  945. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  946. }
  947. qlcnic_83xx_unlock_driver(adapter);
  948. return 0;
  949. }
  950. static int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  951. {
  952. int ret = -EIO;
  953. qlcnic_83xx_setup_idc_parameters(adapter);
  954. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  955. return ret;
  956. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  957. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  958. return -EIO;
  959. } else {
  960. if (qlcnic_83xx_idc_check_major_version(adapter))
  961. return -EIO;
  962. }
  963. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  964. return 0;
  965. }
  966. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  967. {
  968. int id;
  969. u32 val;
  970. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  971. usleep_range(10000, 11000);
  972. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  973. id = id & 0xFF;
  974. if (id == adapter->portnum) {
  975. dev_err(&adapter->pdev->dev,
  976. "%s: wait for lock recovery.. %d\n", __func__, id);
  977. msleep(20);
  978. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  979. id = id & 0xFF;
  980. }
  981. /* Clear driver presence bit */
  982. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  983. val = val & ~(1 << adapter->portnum);
  984. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  985. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  986. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  987. cancel_delayed_work_sync(&adapter->fw_work);
  988. }
  989. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  990. {
  991. u32 val;
  992. if (qlcnic_83xx_lock_driver(adapter)) {
  993. dev_err(&adapter->pdev->dev,
  994. "%s:failed, please retry\n", __func__);
  995. return;
  996. }
  997. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  998. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  999. !qlcnic_auto_fw_reset) {
  1000. dev_err(&adapter->pdev->dev,
  1001. "%s:failed, device in non reset mode\n", __func__);
  1002. qlcnic_83xx_unlock_driver(adapter);
  1003. return;
  1004. }
  1005. if (key == QLCNIC_FORCE_FW_RESET) {
  1006. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1007. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  1008. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  1009. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  1010. adapter->ahw->idc.collect_dump = 1;
  1011. }
  1012. qlcnic_83xx_unlock_driver(adapter);
  1013. return;
  1014. }
  1015. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  1016. {
  1017. u8 *p_cache;
  1018. u32 src, size;
  1019. u64 dest;
  1020. int ret = -EIO;
  1021. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  1022. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  1023. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  1024. /* alignment check */
  1025. if (size & 0xF)
  1026. size = (size + 16) & ~0xF;
  1027. p_cache = kzalloc(size, GFP_KERNEL);
  1028. if (p_cache == NULL)
  1029. return -ENOMEM;
  1030. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1031. size / sizeof(u32));
  1032. if (ret) {
  1033. kfree(p_cache);
  1034. return ret;
  1035. }
  1036. /* 16 byte write to MS memory */
  1037. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1038. size / 16);
  1039. if (ret) {
  1040. kfree(p_cache);
  1041. return ret;
  1042. }
  1043. kfree(p_cache);
  1044. return ret;
  1045. }
  1046. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1047. {
  1048. u32 dest, *p_cache;
  1049. u64 addr;
  1050. u8 data[16];
  1051. size_t size;
  1052. int i, ret = -EIO;
  1053. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1054. size = (adapter->ahw->fw_info.fw->size & ~0xF);
  1055. p_cache = (u32 *)adapter->ahw->fw_info.fw->data;
  1056. addr = (u64)dest;
  1057. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1058. (u32 *)p_cache, size / 16);
  1059. if (ret) {
  1060. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1061. release_firmware(adapter->ahw->fw_info.fw);
  1062. adapter->ahw->fw_info.fw = NULL;
  1063. return -EIO;
  1064. }
  1065. /* alignment check */
  1066. if (adapter->ahw->fw_info.fw->size & 0xF) {
  1067. addr = dest + size;
  1068. for (i = 0; i < (adapter->ahw->fw_info.fw->size & 0xF); i++)
  1069. data[i] = adapter->ahw->fw_info.fw->data[size + i];
  1070. for (; i < 16; i++)
  1071. data[i] = 0;
  1072. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1073. (u32 *)data, 1);
  1074. if (ret) {
  1075. dev_err(&adapter->pdev->dev,
  1076. "MS memory write failed\n");
  1077. release_firmware(adapter->ahw->fw_info.fw);
  1078. adapter->ahw->fw_info.fw = NULL;
  1079. return -EIO;
  1080. }
  1081. }
  1082. release_firmware(adapter->ahw->fw_info.fw);
  1083. adapter->ahw->fw_info.fw = NULL;
  1084. return 0;
  1085. }
  1086. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1087. {
  1088. int i, j;
  1089. u32 val = 0, val1 = 0, reg = 0;
  1090. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG);
  1091. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1092. for (j = 0; j < 2; j++) {
  1093. if (j == 0) {
  1094. dev_info(&adapter->pdev->dev,
  1095. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1096. reg = QLC_83XX_PORT0_THRESHOLD;
  1097. } else if (j == 1) {
  1098. dev_info(&adapter->pdev->dev,
  1099. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1100. reg = QLC_83XX_PORT1_THRESHOLD;
  1101. }
  1102. for (i = 0; i < 8; i++) {
  1103. val = QLCRD32(adapter, reg + (i * 0x4));
  1104. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1105. }
  1106. dev_info(&adapter->pdev->dev, "\n");
  1107. }
  1108. for (j = 0; j < 2; j++) {
  1109. if (j == 0) {
  1110. dev_info(&adapter->pdev->dev,
  1111. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1112. reg = QLC_83XX_PORT0_TC_MC_REG;
  1113. } else if (j == 1) {
  1114. dev_info(&adapter->pdev->dev,
  1115. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1116. reg = QLC_83XX_PORT1_TC_MC_REG;
  1117. }
  1118. for (i = 0; i < 4; i++) {
  1119. val = QLCRD32(adapter, reg + (i * 0x4));
  1120. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1121. }
  1122. dev_info(&adapter->pdev->dev, "\n");
  1123. }
  1124. for (j = 0; j < 2; j++) {
  1125. if (j == 0) {
  1126. dev_info(&adapter->pdev->dev,
  1127. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1128. reg = QLC_83XX_PORT0_TC_STATS;
  1129. } else if (j == 1) {
  1130. dev_info(&adapter->pdev->dev,
  1131. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1132. reg = QLC_83XX_PORT1_TC_STATS;
  1133. }
  1134. for (i = 7; i >= 0; i--) {
  1135. val = QLCRD32(adapter, reg);
  1136. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1137. QLCWR32(adapter, reg, (val | (i << 29)));
  1138. val = QLCRD32(adapter, reg);
  1139. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1140. }
  1141. dev_info(&adapter->pdev->dev, "\n");
  1142. }
  1143. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD);
  1144. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD);
  1145. dev_info(&adapter->pdev->dev,
  1146. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1147. val, val1);
  1148. }
  1149. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1150. {
  1151. u32 reg = 0, i, j;
  1152. if (qlcnic_83xx_lock_driver(adapter)) {
  1153. dev_err(&adapter->pdev->dev,
  1154. "%s:failed to acquire driver lock\n", __func__);
  1155. return;
  1156. }
  1157. qlcnic_83xx_dump_pause_control_regs(adapter);
  1158. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1159. for (j = 0; j < 2; j++) {
  1160. if (j == 0)
  1161. reg = QLC_83XX_PORT0_THRESHOLD;
  1162. else if (j == 1)
  1163. reg = QLC_83XX_PORT1_THRESHOLD;
  1164. for (i = 0; i < 8; i++)
  1165. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1166. }
  1167. for (j = 0; j < 2; j++) {
  1168. if (j == 0)
  1169. reg = QLC_83XX_PORT0_TC_MC_REG;
  1170. else if (j == 1)
  1171. reg = QLC_83XX_PORT1_TC_MC_REG;
  1172. for (i = 0; i < 4; i++)
  1173. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1174. }
  1175. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1176. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1177. dev_info(&adapter->pdev->dev,
  1178. "Disabled pause frames successfully on all ports\n");
  1179. qlcnic_83xx_unlock_driver(adapter);
  1180. }
  1181. static void qlcnic_83xx_take_eport_out_of_reset(struct qlcnic_adapter *adapter)
  1182. {
  1183. QLCWR32(adapter, QLC_83XX_RESET_REG, 0);
  1184. QLCWR32(adapter, QLC_83XX_RESET_PORT0, 0);
  1185. QLCWR32(adapter, QLC_83XX_RESET_PORT1, 0);
  1186. QLCWR32(adapter, QLC_83XX_RESET_PORT2, 0);
  1187. QLCWR32(adapter, QLC_83XX_RESET_PORT3, 0);
  1188. QLCWR32(adapter, QLC_83XX_RESET_SRESHIM, 0);
  1189. QLCWR32(adapter, QLC_83XX_RESET_EPGSHIM, 0);
  1190. QLCWR32(adapter, QLC_83XX_RESET_ETHERPCS, 0);
  1191. QLCWR32(adapter, QLC_83XX_RESET_CONTROL, 1);
  1192. }
  1193. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1194. {
  1195. u32 heartbeat, peg_status;
  1196. int retries, ret = -EIO;
  1197. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1198. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1199. QLCNIC_PEG_ALIVE_COUNTER);
  1200. do {
  1201. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1202. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1203. QLCNIC_PEG_ALIVE_COUNTER);
  1204. if (heartbeat != p_dev->heartbeat) {
  1205. ret = QLCNIC_RCODE_SUCCESS;
  1206. break;
  1207. }
  1208. } while (--retries);
  1209. if (ret) {
  1210. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1211. qlcnic_83xx_take_eport_out_of_reset(p_dev);
  1212. qlcnic_83xx_disable_pause_frames(p_dev);
  1213. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1214. QLCNIC_PEG_HALT_STATUS1);
  1215. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1216. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1217. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1218. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1219. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1220. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1221. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0),
  1222. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1),
  1223. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2),
  1224. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3),
  1225. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4));
  1226. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1227. dev_err(&p_dev->pdev->dev,
  1228. "Device is being reset err code 0x00006700.\n");
  1229. }
  1230. return ret;
  1231. }
  1232. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1233. {
  1234. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1235. u32 val;
  1236. do {
  1237. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1238. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1239. return 0;
  1240. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1241. } while (--retries);
  1242. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1243. return -EIO;
  1244. }
  1245. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1246. {
  1247. int err;
  1248. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1249. if (err)
  1250. return err;
  1251. err = qlcnic_83xx_check_heartbeat(p_dev);
  1252. if (err)
  1253. return err;
  1254. return err;
  1255. }
  1256. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1257. int duration, u32 mask, u32 status)
  1258. {
  1259. u32 value;
  1260. int timeout_error;
  1261. u8 retries;
  1262. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1263. retries = duration / 10;
  1264. do {
  1265. if ((value & mask) != status) {
  1266. timeout_error = 1;
  1267. msleep(duration / 10);
  1268. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1269. } else {
  1270. timeout_error = 0;
  1271. break;
  1272. }
  1273. } while (retries--);
  1274. if (timeout_error) {
  1275. p_dev->ahw->reset.seq_error++;
  1276. dev_err(&p_dev->pdev->dev,
  1277. "%s: Timeout Err, entry_num = %d\n",
  1278. __func__, p_dev->ahw->reset.seq_index);
  1279. dev_err(&p_dev->pdev->dev,
  1280. "0x%08x 0x%08x 0x%08x\n",
  1281. value, mask, status);
  1282. }
  1283. return timeout_error;
  1284. }
  1285. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1286. {
  1287. u32 sum = 0;
  1288. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1289. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1290. while (count-- > 0)
  1291. sum += *buff++;
  1292. while (sum >> 16)
  1293. sum = (sum & 0xFFFF) + (sum >> 16);
  1294. if (~sum) {
  1295. return 0;
  1296. } else {
  1297. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1298. return -1;
  1299. }
  1300. }
  1301. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1302. {
  1303. u8 *p_buff;
  1304. u32 addr, count;
  1305. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1306. ahw->reset.seq_error = 0;
  1307. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1308. if (p_dev->ahw->reset.buff == NULL)
  1309. return -ENOMEM;
  1310. p_buff = p_dev->ahw->reset.buff;
  1311. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1312. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1313. /* Copy template header from flash */
  1314. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1315. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1316. return -EIO;
  1317. }
  1318. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1319. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1320. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1321. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1322. /* Copy rest of the template */
  1323. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1324. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1325. return -EIO;
  1326. }
  1327. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1328. return -EIO;
  1329. /* Get Stop, Start and Init command offsets */
  1330. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1331. ahw->reset.start_offset = ahw->reset.buff +
  1332. ahw->reset.hdr->start_offset;
  1333. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1334. return 0;
  1335. }
  1336. /* Read Write HW register command */
  1337. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1338. u32 raddr, u32 waddr)
  1339. {
  1340. int value;
  1341. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1342. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1343. }
  1344. /* Read Modify Write HW register command */
  1345. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1346. u32 raddr, u32 waddr,
  1347. struct qlc_83xx_rmw *p_rmw_hdr)
  1348. {
  1349. int value;
  1350. if (p_rmw_hdr->index_a)
  1351. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1352. else
  1353. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1354. value &= p_rmw_hdr->mask;
  1355. value <<= p_rmw_hdr->shl;
  1356. value >>= p_rmw_hdr->shr;
  1357. value |= p_rmw_hdr->or_value;
  1358. value ^= p_rmw_hdr->xor_value;
  1359. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1360. }
  1361. /* Write HW register command */
  1362. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1363. struct qlc_83xx_entry_hdr *p_hdr)
  1364. {
  1365. int i;
  1366. struct qlc_83xx_entry *entry;
  1367. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1368. sizeof(struct qlc_83xx_entry_hdr));
  1369. for (i = 0; i < p_hdr->count; i++, entry++) {
  1370. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1371. entry->arg2);
  1372. if (p_hdr->delay)
  1373. udelay((u32)(p_hdr->delay));
  1374. }
  1375. }
  1376. /* Read and Write instruction */
  1377. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1378. struct qlc_83xx_entry_hdr *p_hdr)
  1379. {
  1380. int i;
  1381. struct qlc_83xx_entry *entry;
  1382. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1383. sizeof(struct qlc_83xx_entry_hdr));
  1384. for (i = 0; i < p_hdr->count; i++, entry++) {
  1385. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1386. entry->arg2);
  1387. if (p_hdr->delay)
  1388. udelay((u32)(p_hdr->delay));
  1389. }
  1390. }
  1391. /* Poll HW register command */
  1392. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1393. struct qlc_83xx_entry_hdr *p_hdr)
  1394. {
  1395. long delay;
  1396. struct qlc_83xx_entry *entry;
  1397. struct qlc_83xx_poll *poll;
  1398. int i;
  1399. unsigned long arg1, arg2;
  1400. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1401. sizeof(struct qlc_83xx_entry_hdr));
  1402. entry = (struct qlc_83xx_entry *)((char *)poll +
  1403. sizeof(struct qlc_83xx_poll));
  1404. delay = (long)p_hdr->delay;
  1405. if (!delay) {
  1406. for (i = 0; i < p_hdr->count; i++, entry++)
  1407. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1408. delay, poll->mask,
  1409. poll->status);
  1410. } else {
  1411. for (i = 0; i < p_hdr->count; i++, entry++) {
  1412. arg1 = entry->arg1;
  1413. arg2 = entry->arg2;
  1414. if (delay) {
  1415. if (qlcnic_83xx_poll_reg(p_dev,
  1416. arg1, delay,
  1417. poll->mask,
  1418. poll->status)){
  1419. qlcnic_83xx_rd_reg_indirect(p_dev,
  1420. arg1);
  1421. qlcnic_83xx_rd_reg_indirect(p_dev,
  1422. arg2);
  1423. }
  1424. }
  1425. }
  1426. }
  1427. }
  1428. /* Poll and write HW register command */
  1429. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1430. struct qlc_83xx_entry_hdr *p_hdr)
  1431. {
  1432. int i;
  1433. long delay;
  1434. struct qlc_83xx_quad_entry *entry;
  1435. struct qlc_83xx_poll *poll;
  1436. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1437. sizeof(struct qlc_83xx_entry_hdr));
  1438. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1439. sizeof(struct qlc_83xx_poll));
  1440. delay = (long)p_hdr->delay;
  1441. for (i = 0; i < p_hdr->count; i++, entry++) {
  1442. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1443. entry->dr_value);
  1444. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1445. entry->ar_value);
  1446. if (delay)
  1447. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1448. poll->mask, poll->status);
  1449. }
  1450. }
  1451. /* Read Modify Write register command */
  1452. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1453. struct qlc_83xx_entry_hdr *p_hdr)
  1454. {
  1455. int i;
  1456. struct qlc_83xx_entry *entry;
  1457. struct qlc_83xx_rmw *rmw_hdr;
  1458. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1459. sizeof(struct qlc_83xx_entry_hdr));
  1460. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1461. sizeof(struct qlc_83xx_rmw));
  1462. for (i = 0; i < p_hdr->count; i++, entry++) {
  1463. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1464. entry->arg2, rmw_hdr);
  1465. if (p_hdr->delay)
  1466. udelay((u32)(p_hdr->delay));
  1467. }
  1468. }
  1469. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1470. {
  1471. if (p_hdr->delay)
  1472. mdelay((u32)((long)p_hdr->delay));
  1473. }
  1474. /* Read and poll register command */
  1475. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1476. struct qlc_83xx_entry_hdr *p_hdr)
  1477. {
  1478. long delay;
  1479. int index, i, j;
  1480. struct qlc_83xx_quad_entry *entry;
  1481. struct qlc_83xx_poll *poll;
  1482. unsigned long addr;
  1483. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1484. sizeof(struct qlc_83xx_entry_hdr));
  1485. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1486. sizeof(struct qlc_83xx_poll));
  1487. delay = (long)p_hdr->delay;
  1488. for (i = 0; i < p_hdr->count; i++, entry++) {
  1489. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1490. entry->ar_value);
  1491. if (delay) {
  1492. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1493. poll->mask, poll->status)){
  1494. index = p_dev->ahw->reset.array_index;
  1495. addr = entry->dr_addr;
  1496. j = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1497. p_dev->ahw->reset.array[index++] = j;
  1498. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1499. p_dev->ahw->reset.array_index = 1;
  1500. }
  1501. }
  1502. }
  1503. }
  1504. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1505. {
  1506. p_dev->ahw->reset.seq_end = 1;
  1507. }
  1508. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1509. {
  1510. p_dev->ahw->reset.template_end = 1;
  1511. if (p_dev->ahw->reset.seq_error == 0)
  1512. dev_err(&p_dev->pdev->dev,
  1513. "HW restart process completed successfully.\n");
  1514. else
  1515. dev_err(&p_dev->pdev->dev,
  1516. "HW restart completed with timeout errors.\n");
  1517. }
  1518. /**
  1519. * qlcnic_83xx_exec_template_cmd
  1520. *
  1521. * @p_dev: adapter structure
  1522. * @p_buff: Poiter to instruction template
  1523. *
  1524. * Template provides instructions to stop, restart and initalize firmware.
  1525. * These instructions are abstracted as a series of read, write and
  1526. * poll operations on hardware registers. Register information and operation
  1527. * specifics are not exposed to the driver. Driver reads the template from
  1528. * flash and executes the instructions located at pre-defined offsets.
  1529. *
  1530. * Returns: None
  1531. * */
  1532. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1533. char *p_buff)
  1534. {
  1535. int index, entries;
  1536. struct qlc_83xx_entry_hdr *p_hdr;
  1537. char *entry = p_buff;
  1538. p_dev->ahw->reset.seq_end = 0;
  1539. p_dev->ahw->reset.template_end = 0;
  1540. entries = p_dev->ahw->reset.hdr->entries;
  1541. index = p_dev->ahw->reset.seq_index;
  1542. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1543. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1544. switch (p_hdr->cmd) {
  1545. case QLC_83XX_OPCODE_NOP:
  1546. break;
  1547. case QLC_83XX_OPCODE_WRITE_LIST:
  1548. qlcnic_83xx_write_list(p_dev, p_hdr);
  1549. break;
  1550. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1551. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1552. break;
  1553. case QLC_83XX_OPCODE_POLL_LIST:
  1554. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1555. break;
  1556. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1557. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1558. break;
  1559. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1560. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1561. break;
  1562. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1563. qlcnic_83xx_pause(p_hdr);
  1564. break;
  1565. case QLC_83XX_OPCODE_SEQ_END:
  1566. qlcnic_83xx_seq_end(p_dev);
  1567. break;
  1568. case QLC_83XX_OPCODE_TMPL_END:
  1569. qlcnic_83xx_template_end(p_dev);
  1570. break;
  1571. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1572. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1573. break;
  1574. default:
  1575. dev_err(&p_dev->pdev->dev,
  1576. "%s: Unknown opcode 0x%04x in template %d\n",
  1577. __func__, p_hdr->cmd, index);
  1578. break;
  1579. }
  1580. entry += p_hdr->size;
  1581. }
  1582. p_dev->ahw->reset.seq_index = index;
  1583. }
  1584. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1585. {
  1586. p_dev->ahw->reset.seq_index = 0;
  1587. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1588. if (p_dev->ahw->reset.seq_end != 1)
  1589. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1590. }
  1591. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1592. {
  1593. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1594. if (p_dev->ahw->reset.template_end != 1)
  1595. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1596. }
  1597. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1598. {
  1599. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1600. if (p_dev->ahw->reset.seq_end != 1)
  1601. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1602. }
  1603. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1604. {
  1605. int err = -EIO;
  1606. if (request_firmware(&adapter->ahw->fw_info.fw,
  1607. QLC_83XX_FW_FILE_NAME, &(adapter->pdev->dev))) {
  1608. dev_err(&adapter->pdev->dev,
  1609. "No file FW image, loading flash FW image.\n");
  1610. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1611. QLC_83XX_BOOT_FROM_FLASH);
  1612. } else {
  1613. if (qlcnic_83xx_copy_fw_file(adapter))
  1614. return err;
  1615. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1616. QLC_83XX_BOOT_FROM_FILE);
  1617. }
  1618. return 0;
  1619. }
  1620. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1621. {
  1622. u32 val;
  1623. int err = -EIO;
  1624. qlcnic_83xx_stop_hw(adapter);
  1625. /* Collect FW register dump if required */
  1626. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1627. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1628. qlcnic_dump_fw(adapter);
  1629. qlcnic_83xx_init_hw(adapter);
  1630. if (qlcnic_83xx_copy_bootloader(adapter))
  1631. return err;
  1632. /* Boot either flash image or firmware image from host file system */
  1633. if (qlcnic_load_fw_file) {
  1634. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1635. return err;
  1636. } else {
  1637. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1638. QLC_83XX_BOOT_FROM_FLASH);
  1639. }
  1640. qlcnic_83xx_start_hw(adapter);
  1641. if (qlcnic_83xx_check_hw_status(adapter))
  1642. return -EIO;
  1643. return 0;
  1644. }
  1645. /**
  1646. * qlcnic_83xx_config_default_opmode
  1647. *
  1648. * @adapter: adapter structure
  1649. *
  1650. * Configure default driver operating mode
  1651. *
  1652. * Returns: Error code or Success(0)
  1653. * */
  1654. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *adapter)
  1655. {
  1656. u32 op_mode;
  1657. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1658. qlcnic_get_func_no(adapter);
  1659. op_mode = QLCRDX(ahw, QLC_83XX_DRV_OP_MODE);
  1660. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state))
  1661. op_mode = QLC_83XX_DEFAULT_OPMODE;
  1662. if (op_mode == QLC_83XX_DEFAULT_OPMODE) {
  1663. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1664. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1665. } else {
  1666. return -EIO;
  1667. }
  1668. return 0;
  1669. }
  1670. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1671. {
  1672. int err;
  1673. struct qlcnic_info nic_info;
  1674. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1675. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1676. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1677. if (err)
  1678. return -EIO;
  1679. ahw->physical_port = (u8) nic_info.phys_port;
  1680. ahw->switch_mode = nic_info.switch_mode;
  1681. ahw->max_tx_ques = nic_info.max_tx_ques;
  1682. ahw->max_rx_ques = nic_info.max_rx_ques;
  1683. ahw->capabilities = nic_info.capabilities;
  1684. ahw->max_mac_filters = nic_info.max_mac_filters;
  1685. ahw->max_mtu = nic_info.max_mtu;
  1686. /* VNIC mode is detected by BIT_23 in capabilities. This bit is also
  1687. * set in case device is SRIOV capable. VNIC and SRIOV are mutually
  1688. * exclusive. So in case of sriov capable device load driver in
  1689. * default mode
  1690. */
  1691. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state)) {
  1692. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1693. return ahw->nic_mode;
  1694. }
  1695. if (ahw->capabilities & BIT_23)
  1696. ahw->nic_mode = QLC_83XX_VIRTUAL_NIC_MODE;
  1697. else
  1698. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1699. return ahw->nic_mode;
  1700. }
  1701. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1702. {
  1703. int ret;
  1704. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1705. if (ret == -EIO)
  1706. return -EIO;
  1707. if (ret == QLC_83XX_VIRTUAL_NIC_MODE) {
  1708. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1709. return -EIO;
  1710. } else if (ret == QLC_83XX_DEFAULT_MODE) {
  1711. if (qlcnic_83xx_config_default_opmode(adapter))
  1712. return -EIO;
  1713. }
  1714. return 0;
  1715. }
  1716. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1717. {
  1718. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1719. if (ahw->port_type == QLCNIC_XGBE) {
  1720. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1721. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1722. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1723. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1724. } else if (ahw->port_type == QLCNIC_GBE) {
  1725. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1726. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1727. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1728. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1729. }
  1730. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1731. adapter->max_rds_rings = MAX_RDS_RINGS;
  1732. }
  1733. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1734. {
  1735. int err = -EIO;
  1736. qlcnic_83xx_get_minidump_template(adapter);
  1737. if (qlcnic_83xx_get_port_info(adapter))
  1738. return err;
  1739. qlcnic_83xx_config_buff_descriptors(adapter);
  1740. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1741. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1742. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1743. adapter->ahw->fw_hal_version);
  1744. return 0;
  1745. }
  1746. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1747. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1748. {
  1749. struct qlcnic_cmd_args cmd;
  1750. u32 presence_mask, audit_mask;
  1751. int status;
  1752. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1753. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1754. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1755. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1756. cmd.req.arg[1] = BIT_31;
  1757. status = qlcnic_issue_cmd(adapter, &cmd);
  1758. if (status)
  1759. dev_err(&adapter->pdev->dev,
  1760. "Failed to clean up the function resources\n");
  1761. qlcnic_free_mbx_args(&cmd);
  1762. }
  1763. }
  1764. int qlcnic_83xx_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  1765. {
  1766. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1767. if (qlcnic_sriov_vf_check(adapter))
  1768. return qlcnic_sriov_vf_init(adapter, pci_using_dac);
  1769. if (qlcnic_83xx_check_hw_status(adapter))
  1770. return -EIO;
  1771. /* Initilaize 83xx mailbox spinlock */
  1772. spin_lock_init(&ahw->mbx_lock);
  1773. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1774. qlcnic_83xx_clear_function_resources(adapter);
  1775. /* register for NIC IDC AEN Events */
  1776. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1777. if (!qlcnic_83xx_read_flash_descriptor_table(adapter))
  1778. qlcnic_83xx_read_flash_mfg_id(adapter);
  1779. if (qlcnic_83xx_idc_init(adapter))
  1780. return -EIO;
  1781. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1782. if (qlcnic_83xx_configure_opmode(adapter))
  1783. return -EIO;
  1784. /* Perform operating mode specific initialization */
  1785. if (adapter->nic_ops->init_driver(adapter))
  1786. return -EIO;
  1787. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1788. /* Periodically monitor device status */
  1789. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1790. return adapter->ahw->idc.err_code;
  1791. }