setup-pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578
  1. /*
  2. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  3. * Copyright (C) 1995-1998 Mark Lord
  4. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  5. *
  6. * May be copied or modified under the terms of the GNU General Public License
  7. */
  8. #include <linux/module.h>
  9. #include <linux/types.h>
  10. #include <linux/kernel.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/timer.h>
  14. #include <linux/mm.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ide.h>
  17. #include <linux/dma-mapping.h>
  18. #include <asm/io.h>
  19. #include <asm/irq.h>
  20. /**
  21. * ide_setup_pci_baseregs - place a PCI IDE controller native
  22. * @dev: PCI device of interface to switch native
  23. * @name: Name of interface
  24. *
  25. * We attempt to place the PCI interface into PCI native mode. If
  26. * we succeed the BARs are ok and the controller is in PCI mode.
  27. * Returns 0 on success or an errno code.
  28. *
  29. * FIXME: if we program the interface and then fail to set the BARS
  30. * we don't switch it back to legacy mode. Do we actually care ??
  31. */
  32. static int ide_setup_pci_baseregs(struct pci_dev *dev, const char *name)
  33. {
  34. u8 progif = 0;
  35. /*
  36. * Place both IDE interfaces into PCI "native" mode:
  37. */
  38. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  39. (progif & 5) != 5) {
  40. if ((progif & 0xa) != 0xa) {
  41. printk(KERN_INFO "%s: device not capable of full "
  42. "native PCI mode\n", name);
  43. return -EOPNOTSUPP;
  44. }
  45. printk("%s: placing both ports into native PCI mode\n", name);
  46. (void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
  47. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  48. (progif & 5) != 5) {
  49. printk(KERN_ERR "%s: rewrite of PROGIF failed, wanted "
  50. "0x%04x, got 0x%04x\n",
  51. name, progif|5, progif);
  52. return -EOPNOTSUPP;
  53. }
  54. }
  55. return 0;
  56. }
  57. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  58. static void ide_pci_clear_simplex(unsigned long dma_base, const char *name)
  59. {
  60. u8 dma_stat = inb(dma_base + 2);
  61. outb(dma_stat & 0x60, dma_base + 2);
  62. dma_stat = inb(dma_base + 2);
  63. if (dma_stat & 0x80)
  64. printk(KERN_INFO "%s: simplex device: DMA forced\n", name);
  65. }
  66. /**
  67. * ide_pci_dma_base - setup BMIBA
  68. * @hwif: IDE interface
  69. * @d: IDE port info
  70. *
  71. * Fetch the DMA Bus-Master-I/O-Base-Address (BMIBA) from PCI space.
  72. * Where a device has a partner that is already in DMA mode we check
  73. * and enforce IDE simplex rules.
  74. */
  75. unsigned long ide_pci_dma_base(ide_hwif_t *hwif, const struct ide_port_info *d)
  76. {
  77. struct pci_dev *dev = to_pci_dev(hwif->dev);
  78. unsigned long dma_base = 0;
  79. u8 dma_stat = 0;
  80. if (hwif->host_flags & IDE_HFLAG_MMIO)
  81. return hwif->dma_base;
  82. if (hwif->mate && hwif->mate->dma_base) {
  83. dma_base = hwif->mate->dma_base - (hwif->channel ? 0 : 8);
  84. } else {
  85. u8 baridx = (d->host_flags & IDE_HFLAG_CS5520) ? 2 : 4;
  86. dma_base = pci_resource_start(dev, baridx);
  87. if (dma_base == 0) {
  88. printk(KERN_ERR "%s: DMA base is invalid\n", d->name);
  89. return 0;
  90. }
  91. }
  92. if (hwif->channel)
  93. dma_base += 8;
  94. if (d->host_flags & IDE_HFLAG_CS5520)
  95. goto out;
  96. if (d->host_flags & IDE_HFLAG_CLEAR_SIMPLEX) {
  97. ide_pci_clear_simplex(dma_base, d->name);
  98. goto out;
  99. }
  100. /*
  101. * If the device claims "simplex" DMA, this means that only one of
  102. * the two interfaces can be trusted with DMA at any point in time
  103. * (so we should enable DMA only on one of the two interfaces).
  104. *
  105. * FIXME: At this point we haven't probed the drives so we can't make
  106. * the appropriate decision. Really we should defer this problem until
  107. * we tune the drive then try to grab DMA ownership if we want to be
  108. * the DMA end. This has to be become dynamic to handle hot-plug.
  109. */
  110. dma_stat = hwif->INB(dma_base + 2);
  111. if ((dma_stat & 0x80) && hwif->mate && hwif->mate->dma_base) {
  112. printk(KERN_INFO "%s: simplex device: DMA disabled\n", d->name);
  113. dma_base = 0;
  114. }
  115. out:
  116. return dma_base;
  117. }
  118. EXPORT_SYMBOL_GPL(ide_pci_dma_base);
  119. /*
  120. * Set up BM-DMA capability (PnP BIOS should have done this)
  121. */
  122. int ide_pci_set_master(struct pci_dev *dev, const char *name)
  123. {
  124. u16 pcicmd;
  125. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  126. if ((pcicmd & PCI_COMMAND_MASTER) == 0) {
  127. pci_set_master(dev);
  128. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd) ||
  129. (pcicmd & PCI_COMMAND_MASTER) == 0) {
  130. printk(KERN_ERR "%s: error updating PCICMD on %s\n",
  131. name, pci_name(dev));
  132. return -EIO;
  133. }
  134. }
  135. return 0;
  136. }
  137. EXPORT_SYMBOL_GPL(ide_pci_set_master);
  138. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  139. void ide_setup_pci_noise(struct pci_dev *dev, const struct ide_port_info *d)
  140. {
  141. printk(KERN_INFO "%s: IDE controller (0x%04x:0x%04x rev 0x%02x) at "
  142. " PCI slot %s\n", d->name, dev->vendor, dev->device,
  143. dev->revision, pci_name(dev));
  144. }
  145. EXPORT_SYMBOL_GPL(ide_setup_pci_noise);
  146. /**
  147. * ide_pci_enable - do PCI enables
  148. * @dev: PCI device
  149. * @d: IDE port info
  150. *
  151. * Enable the IDE PCI device. We attempt to enable the device in full
  152. * but if that fails then we only need IO space. The PCI code should
  153. * have setup the proper resources for us already for controllers in
  154. * legacy mode.
  155. *
  156. * Returns zero on success or an error code
  157. */
  158. static int ide_pci_enable(struct pci_dev *dev, const struct ide_port_info *d)
  159. {
  160. int ret, bars;
  161. if (pci_enable_device(dev)) {
  162. ret = pci_enable_device_io(dev);
  163. if (ret < 0) {
  164. printk(KERN_WARNING "%s: (ide_setup_pci_device:) "
  165. "Could not enable device.\n", d->name);
  166. goto out;
  167. }
  168. printk(KERN_WARNING "%s: BIOS configuration fixed.\n", d->name);
  169. }
  170. /*
  171. * assume all devices can do 32-bit DMA for now, we can add
  172. * a DMA mask field to the struct ide_port_info if we need it
  173. * (or let lower level driver set the DMA mask)
  174. */
  175. ret = pci_set_dma_mask(dev, DMA_32BIT_MASK);
  176. if (ret < 0) {
  177. printk(KERN_ERR "%s: can't set dma mask\n", d->name);
  178. goto out;
  179. }
  180. if (d->host_flags & IDE_HFLAG_SINGLE)
  181. bars = (1 << 2) - 1;
  182. else
  183. bars = (1 << 4) - 1;
  184. if ((d->host_flags & IDE_HFLAG_NO_DMA) == 0) {
  185. if (d->host_flags & IDE_HFLAG_CS5520)
  186. bars |= (1 << 2);
  187. else
  188. bars |= (1 << 4);
  189. }
  190. ret = pci_request_selected_regions(dev, bars, d->name);
  191. if (ret < 0)
  192. printk(KERN_ERR "%s: can't reserve resources\n", d->name);
  193. out:
  194. return ret;
  195. }
  196. /**
  197. * ide_pci_configure - configure an unconfigured device
  198. * @dev: PCI device
  199. * @d: IDE port info
  200. *
  201. * Enable and configure the PCI device we have been passed.
  202. * Returns zero on success or an error code.
  203. */
  204. static int ide_pci_configure(struct pci_dev *dev, const struct ide_port_info *d)
  205. {
  206. u16 pcicmd = 0;
  207. /*
  208. * PnP BIOS was *supposed* to have setup this device, but we
  209. * can do it ourselves, so long as the BIOS has assigned an IRQ
  210. * (or possibly the device is using a "legacy header" for IRQs).
  211. * Maybe the user deliberately *disabled* the device,
  212. * but we'll eventually ignore it again if no drives respond.
  213. */
  214. if (ide_setup_pci_baseregs(dev, d->name) ||
  215. pci_write_config_word(dev, PCI_COMMAND, pcicmd | PCI_COMMAND_IO)) {
  216. printk(KERN_INFO "%s: device disabled (BIOS)\n", d->name);
  217. return -ENODEV;
  218. }
  219. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd)) {
  220. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  221. return -EIO;
  222. }
  223. if (!(pcicmd & PCI_COMMAND_IO)) {
  224. printk(KERN_ERR "%s: unable to enable IDE controller\n", d->name);
  225. return -ENXIO;
  226. }
  227. return 0;
  228. }
  229. /**
  230. * ide_pci_check_iomem - check a register is I/O
  231. * @dev: PCI device
  232. * @d: IDE port info
  233. * @bar: BAR number
  234. *
  235. * Checks if a BAR is configured and points to MMIO space. If so,
  236. * return an error code. Otherwise return 0
  237. */
  238. static int ide_pci_check_iomem(struct pci_dev *dev, const struct ide_port_info *d,
  239. int bar)
  240. {
  241. ulong flags = pci_resource_flags(dev, bar);
  242. /* Unconfigured ? */
  243. if (!flags || pci_resource_len(dev, bar) == 0)
  244. return 0;
  245. /* I/O space */
  246. if (flags & IORESOURCE_IO)
  247. return 0;
  248. /* Bad */
  249. return -EINVAL;
  250. }
  251. /**
  252. * ide_hwif_configure - configure an IDE interface
  253. * @dev: PCI device holding interface
  254. * @d: IDE port info
  255. * @port: port number
  256. * @irq: PCI IRQ
  257. *
  258. * Perform the initial set up for the hardware interface structure. This
  259. * is done per interface port rather than per PCI device. There may be
  260. * more than one port per device.
  261. *
  262. * Returns the new hardware interface structure, or NULL on a failure
  263. */
  264. static ide_hwif_t *ide_hwif_configure(struct pci_dev *dev,
  265. const struct ide_port_info *d,
  266. unsigned int port, int irq)
  267. {
  268. unsigned long ctl = 0, base = 0;
  269. ide_hwif_t *hwif;
  270. struct hw_regs_s hw;
  271. if ((d->host_flags & IDE_HFLAG_ISA_PORTS) == 0) {
  272. if (ide_pci_check_iomem(dev, d, 2 * port) ||
  273. ide_pci_check_iomem(dev, d, 2 * port + 1)) {
  274. printk(KERN_ERR "%s: I/O baseregs (BIOS) are reported "
  275. "as MEM for port %d!\n", d->name, port);
  276. return NULL;
  277. }
  278. ctl = pci_resource_start(dev, 2*port+1);
  279. base = pci_resource_start(dev, 2*port);
  280. } else {
  281. /* Use default values */
  282. ctl = port ? 0x374 : 0x3f4;
  283. base = port ? 0x170 : 0x1f0;
  284. }
  285. if (!base || !ctl) {
  286. printk(KERN_ERR "%s: bad PCI BARs for port %d, skipping\n",
  287. d->name, port);
  288. return NULL;
  289. }
  290. hwif = ide_find_port_slot(d);
  291. if (hwif == NULL)
  292. return NULL;
  293. memset(&hw, 0, sizeof(hw));
  294. hw.irq = irq;
  295. hw.dev = &dev->dev;
  296. hw.chipset = d->chipset ? d->chipset : ide_pci;
  297. ide_std_init_ports(&hw, base, ctl | 2);
  298. ide_init_port_hw(hwif, &hw);
  299. return hwif;
  300. }
  301. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  302. /**
  303. * ide_hwif_setup_dma - configure DMA interface
  304. * @hwif: IDE interface
  305. * @d: IDE port info
  306. *
  307. * Set up the DMA base for the interface. Enable the master bits as
  308. * necessary and attempt to bring the device DMA into a ready to use
  309. * state
  310. */
  311. int ide_hwif_setup_dma(ide_hwif_t *hwif, const struct ide_port_info *d)
  312. {
  313. struct pci_dev *dev = to_pci_dev(hwif->dev);
  314. if ((d->host_flags & IDE_HFLAG_NO_AUTODMA) == 0 ||
  315. ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
  316. (dev->class & 0x80))) {
  317. unsigned long base = ide_pci_dma_base(hwif, d);
  318. if (base == 0 || ide_pci_set_master(dev, d->name) < 0)
  319. return -1;
  320. if (hwif->host_flags & IDE_HFLAG_MMIO)
  321. printk(KERN_INFO " %s: MMIO-DMA\n", hwif->name);
  322. else
  323. printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
  324. hwif->name, base, base + 7);
  325. hwif->extra_base = base + (hwif->channel ? 8 : 16);
  326. if (ide_allocate_dma_engine(hwif))
  327. return -1;
  328. ide_setup_dma(hwif, base);
  329. }
  330. return 0;
  331. }
  332. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  333. /**
  334. * ide_setup_pci_controller - set up IDE PCI
  335. * @dev: PCI device
  336. * @d: IDE port info
  337. * @noisy: verbose flag
  338. * @config: returned as 1 if we configured the hardware
  339. *
  340. * Set up the PCI and controller side of the IDE interface. This brings
  341. * up the PCI side of the device, checks that the device is enabled
  342. * and enables it if need be
  343. */
  344. static int ide_setup_pci_controller(struct pci_dev *dev, const struct ide_port_info *d, int noisy, int *config)
  345. {
  346. int ret;
  347. u16 pcicmd;
  348. if (noisy)
  349. ide_setup_pci_noise(dev, d);
  350. ret = ide_pci_enable(dev, d);
  351. if (ret < 0)
  352. goto out;
  353. ret = pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  354. if (ret < 0) {
  355. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  356. goto out;
  357. }
  358. if (!(pcicmd & PCI_COMMAND_IO)) { /* is device disabled? */
  359. ret = ide_pci_configure(dev, d);
  360. if (ret < 0)
  361. goto out;
  362. *config = 1;
  363. printk(KERN_INFO "%s: device enabled (Linux)\n", d->name);
  364. }
  365. out:
  366. return ret;
  367. }
  368. /**
  369. * ide_pci_setup_ports - configure ports/devices on PCI IDE
  370. * @dev: PCI device
  371. * @d: IDE port info
  372. * @pciirq: IRQ line
  373. * @idx: ATA index table to update
  374. *
  375. * Scan the interfaces attached to this device and do any
  376. * necessary per port setup. Attach the devices and ask the
  377. * generic DMA layer to do its work for us.
  378. *
  379. * Normally called automaticall from do_ide_pci_setup_device,
  380. * but is also used directly as a helper function by some controllers
  381. * where the chipset setup is not the default PCI IDE one.
  382. */
  383. void ide_pci_setup_ports(struct pci_dev *dev, const struct ide_port_info *d, int pciirq, u8 *idx)
  384. {
  385. int channels = (d->host_flags & IDE_HFLAG_SINGLE) ? 1 : 2, port;
  386. ide_hwif_t *hwif;
  387. u8 tmp;
  388. /*
  389. * Set up the IDE ports
  390. */
  391. for (port = 0; port < channels; ++port) {
  392. const ide_pci_enablebit_t *e = &(d->enablebits[port]);
  393. if (e->reg && (pci_read_config_byte(dev, e->reg, &tmp) ||
  394. (tmp & e->mask) != e->val)) {
  395. printk(KERN_INFO "%s: IDE port disabled\n", d->name);
  396. continue; /* port not enabled */
  397. }
  398. hwif = ide_hwif_configure(dev, d, port, pciirq);
  399. if (hwif == NULL)
  400. continue;
  401. *(idx + port) = hwif->index;
  402. }
  403. }
  404. EXPORT_SYMBOL_GPL(ide_pci_setup_ports);
  405. /*
  406. * ide_setup_pci_device() looks at the primary/secondary interfaces
  407. * on a PCI IDE device and, if they are enabled, prepares the IDE driver
  408. * for use with them. This generic code works for most PCI chipsets.
  409. *
  410. * One thing that is not standardized is the location of the
  411. * primary/secondary interface "enable/disable" bits. For chipsets that
  412. * we "know" about, this information is in the struct ide_port_info;
  413. * for all other chipsets, we just assume both interfaces are enabled.
  414. */
  415. static int do_ide_setup_pci_device(struct pci_dev *dev,
  416. const struct ide_port_info *d,
  417. u8 *idx, u8 noisy)
  418. {
  419. int tried_config = 0;
  420. int pciirq, ret;
  421. ret = ide_setup_pci_controller(dev, d, noisy, &tried_config);
  422. if (ret < 0)
  423. goto out;
  424. /*
  425. * Can we trust the reported IRQ?
  426. */
  427. pciirq = dev->irq;
  428. /* Is it an "IDE storage" device in non-PCI mode? */
  429. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && (dev->class & 5) != 5) {
  430. if (noisy)
  431. printk(KERN_INFO "%s: not 100%% native mode: "
  432. "will probe irqs later\n", d->name);
  433. /*
  434. * This allows offboard ide-pci cards the enable a BIOS,
  435. * verify interrupt settings of split-mirror pci-config
  436. * space, place chipset into init-mode, and/or preserve
  437. * an interrupt if the card is not native ide support.
  438. */
  439. ret = d->init_chipset ? d->init_chipset(dev, d->name) : 0;
  440. if (ret < 0)
  441. goto out;
  442. pciirq = ret;
  443. } else if (tried_config) {
  444. if (noisy)
  445. printk(KERN_INFO "%s: will probe irqs later\n", d->name);
  446. pciirq = 0;
  447. } else if (!pciirq) {
  448. if (noisy)
  449. printk(KERN_WARNING "%s: bad irq (%d): will probe later\n",
  450. d->name, pciirq);
  451. pciirq = 0;
  452. } else {
  453. if (d->init_chipset) {
  454. ret = d->init_chipset(dev, d->name);
  455. if (ret < 0)
  456. goto out;
  457. }
  458. if (noisy)
  459. printk(KERN_INFO "%s: 100%% native mode on irq %d\n",
  460. d->name, pciirq);
  461. }
  462. /* FIXME: silent failure can happen */
  463. ide_pci_setup_ports(dev, d, pciirq, idx);
  464. out:
  465. return ret;
  466. }
  467. int ide_setup_pci_device(struct pci_dev *dev, const struct ide_port_info *d)
  468. {
  469. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  470. int ret;
  471. ret = do_ide_setup_pci_device(dev, d, &idx[0], 1);
  472. if (ret >= 0)
  473. ide_device_add(idx, d);
  474. return ret;
  475. }
  476. EXPORT_SYMBOL_GPL(ide_setup_pci_device);
  477. int ide_setup_pci_devices(struct pci_dev *dev1, struct pci_dev *dev2,
  478. const struct ide_port_info *d)
  479. {
  480. struct pci_dev *pdev[] = { dev1, dev2 };
  481. int ret, i;
  482. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  483. for (i = 0; i < 2; i++) {
  484. ret = do_ide_setup_pci_device(pdev[i], d, &idx[i*2], !i);
  485. /*
  486. * FIXME: Mom, mom, they stole me the helper function to undo
  487. * do_ide_setup_pci_device() on the first device!
  488. */
  489. if (ret < 0)
  490. goto out;
  491. }
  492. ide_device_add(idx, d);
  493. out:
  494. return ret;
  495. }
  496. EXPORT_SYMBOL_GPL(ide_setup_pci_devices);