mcbsp.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097
  1. /*
  2. * sound/soc/omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
  8. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Multichannel mode not supported.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <linux/slab.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <plat/cpu.h>
  29. #include "mcbsp.h"
  30. static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  31. {
  32. void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
  33. if (mcbsp->pdata->reg_size == 2) {
  34. ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
  35. __raw_writew((u16)val, addr);
  36. } else {
  37. ((u32 *)mcbsp->reg_cache)[reg] = val;
  38. __raw_writel(val, addr);
  39. }
  40. }
  41. static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  42. {
  43. void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
  44. if (mcbsp->pdata->reg_size == 2) {
  45. return !from_cache ? __raw_readw(addr) :
  46. ((u16 *)mcbsp->reg_cache)[reg];
  47. } else {
  48. return !from_cache ? __raw_readl(addr) :
  49. ((u32 *)mcbsp->reg_cache)[reg];
  50. }
  51. }
  52. static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  53. {
  54. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  55. }
  56. static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  57. {
  58. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  59. }
  60. #define MCBSP_READ(mcbsp, reg) \
  61. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  62. #define MCBSP_WRITE(mcbsp, reg, val) \
  63. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  64. #define MCBSP_READ_CACHE(mcbsp, reg) \
  65. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  66. #define MCBSP_ST_READ(mcbsp, reg) \
  67. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  68. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  69. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  70. static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
  71. {
  72. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  73. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  74. MCBSP_READ(mcbsp, DRR2));
  75. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  76. MCBSP_READ(mcbsp, DRR1));
  77. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  78. MCBSP_READ(mcbsp, DXR2));
  79. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  80. MCBSP_READ(mcbsp, DXR1));
  81. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  82. MCBSP_READ(mcbsp, SPCR2));
  83. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  84. MCBSP_READ(mcbsp, SPCR1));
  85. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  86. MCBSP_READ(mcbsp, RCR2));
  87. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  88. MCBSP_READ(mcbsp, RCR1));
  89. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  90. MCBSP_READ(mcbsp, XCR2));
  91. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  92. MCBSP_READ(mcbsp, XCR1));
  93. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  94. MCBSP_READ(mcbsp, SRGR2));
  95. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  96. MCBSP_READ(mcbsp, SRGR1));
  97. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  98. MCBSP_READ(mcbsp, PCR0));
  99. dev_dbg(mcbsp->dev, "***********************\n");
  100. }
  101. static irqreturn_t omap_mcbsp_irq_handler(int irq, void *dev_id)
  102. {
  103. struct omap_mcbsp *mcbsp = dev_id;
  104. u16 irqst;
  105. irqst = MCBSP_READ(mcbsp, IRQST);
  106. dev_dbg(mcbsp->dev, "IRQ callback : 0x%x\n", irqst);
  107. if (irqst & RSYNCERREN)
  108. dev_err(mcbsp->dev, "RX Frame Sync Error!\n");
  109. if (irqst & RFSREN)
  110. dev_dbg(mcbsp->dev, "RX Frame Sync\n");
  111. if (irqst & REOFEN)
  112. dev_dbg(mcbsp->dev, "RX End Of Frame\n");
  113. if (irqst & RRDYEN)
  114. dev_dbg(mcbsp->dev, "RX Buffer Threshold Reached\n");
  115. if (irqst & RUNDFLEN)
  116. dev_err(mcbsp->dev, "RX Buffer Underflow!\n");
  117. if (irqst & ROVFLEN)
  118. dev_err(mcbsp->dev, "RX Buffer Overflow!\n");
  119. if (irqst & XSYNCERREN)
  120. dev_err(mcbsp->dev, "TX Frame Sync Error!\n");
  121. if (irqst & XFSXEN)
  122. dev_dbg(mcbsp->dev, "TX Frame Sync\n");
  123. if (irqst & XEOFEN)
  124. dev_dbg(mcbsp->dev, "TX End Of Frame\n");
  125. if (irqst & XRDYEN)
  126. dev_dbg(mcbsp->dev, "TX Buffer threshold Reached\n");
  127. if (irqst & XUNDFLEN)
  128. dev_err(mcbsp->dev, "TX Buffer Underflow!\n");
  129. if (irqst & XOVFLEN)
  130. dev_err(mcbsp->dev, "TX Buffer Overflow!\n");
  131. if (irqst & XEMPTYEOFEN)
  132. dev_dbg(mcbsp->dev, "TX Buffer empty at end of frame\n");
  133. MCBSP_WRITE(mcbsp, IRQST, irqst);
  134. return IRQ_HANDLED;
  135. }
  136. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  137. {
  138. struct omap_mcbsp *mcbsp_tx = dev_id;
  139. u16 irqst_spcr2;
  140. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  141. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  142. if (irqst_spcr2 & XSYNC_ERR) {
  143. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  144. irqst_spcr2);
  145. /* Writing zero to XSYNC_ERR clears the IRQ */
  146. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  147. }
  148. return IRQ_HANDLED;
  149. }
  150. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  151. {
  152. struct omap_mcbsp *mcbsp_rx = dev_id;
  153. u16 irqst_spcr1;
  154. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  155. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  156. if (irqst_spcr1 & RSYNC_ERR) {
  157. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  158. irqst_spcr1);
  159. /* Writing zero to RSYNC_ERR clears the IRQ */
  160. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  161. }
  162. return IRQ_HANDLED;
  163. }
  164. /*
  165. * omap_mcbsp_config simply write a config to the
  166. * appropriate McBSP.
  167. * You either call this function or set the McBSP registers
  168. * by yourself before calling omap_mcbsp_start().
  169. */
  170. void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
  171. const struct omap_mcbsp_reg_cfg *config)
  172. {
  173. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  174. mcbsp->id, mcbsp->phys_base);
  175. /* We write the given config */
  176. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  177. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  178. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  179. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  180. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  181. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  182. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  183. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  184. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  185. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  186. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  187. if (mcbsp->pdata->has_ccr) {
  188. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  189. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  190. }
  191. /* Enable wakeup behavior */
  192. if (mcbsp->pdata->has_wakeup)
  193. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  194. /* Enable TX/RX sync error interrupts by default */
  195. if (mcbsp->irq)
  196. MCBSP_WRITE(mcbsp, IRQEN, RSYNCERREN | XSYNCERREN);
  197. }
  198. /**
  199. * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
  200. * @id - mcbsp id
  201. * @stream - indicates the direction of data flow (rx or tx)
  202. *
  203. * Returns the address of mcbsp data transmit register or data receive register
  204. * to be used by DMA for transferring/receiving data based on the value of
  205. * @stream for the requested mcbsp given by @id
  206. */
  207. static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
  208. unsigned int stream)
  209. {
  210. int data_reg;
  211. if (mcbsp->pdata->reg_size == 2) {
  212. if (stream)
  213. data_reg = OMAP_MCBSP_REG_DRR1;
  214. else
  215. data_reg = OMAP_MCBSP_REG_DXR1;
  216. } else {
  217. if (stream)
  218. data_reg = OMAP_MCBSP_REG_DRR;
  219. else
  220. data_reg = OMAP_MCBSP_REG_DXR;
  221. }
  222. return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
  223. }
  224. static void omap_st_on(struct omap_mcbsp *mcbsp)
  225. {
  226. unsigned int w;
  227. if (mcbsp->pdata->enable_st_clock)
  228. mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
  229. /* Enable McBSP Sidetone */
  230. w = MCBSP_READ(mcbsp, SSELCR);
  231. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  232. /* Enable Sidetone from Sidetone Core */
  233. w = MCBSP_ST_READ(mcbsp, SSELCR);
  234. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  235. }
  236. static void omap_st_off(struct omap_mcbsp *mcbsp)
  237. {
  238. unsigned int w;
  239. w = MCBSP_ST_READ(mcbsp, SSELCR);
  240. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  241. w = MCBSP_READ(mcbsp, SSELCR);
  242. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  243. if (mcbsp->pdata->enable_st_clock)
  244. mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
  245. }
  246. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  247. {
  248. u16 val, i;
  249. val = MCBSP_ST_READ(mcbsp, SSELCR);
  250. if (val & ST_COEFFWREN)
  251. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  252. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  253. for (i = 0; i < 128; i++)
  254. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  255. i = 0;
  256. val = MCBSP_ST_READ(mcbsp, SSELCR);
  257. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  258. val = MCBSP_ST_READ(mcbsp, SSELCR);
  259. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  260. if (i == 1000)
  261. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  262. }
  263. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  264. {
  265. u16 w;
  266. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  267. w = MCBSP_ST_READ(mcbsp, SSELCR);
  268. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  269. ST_CH1GAIN(st_data->ch1gain));
  270. }
  271. int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
  272. {
  273. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  274. int ret = 0;
  275. if (!st_data)
  276. return -ENOENT;
  277. spin_lock_irq(&mcbsp->lock);
  278. if (channel == 0)
  279. st_data->ch0gain = chgain;
  280. else if (channel == 1)
  281. st_data->ch1gain = chgain;
  282. else
  283. ret = -EINVAL;
  284. if (st_data->enabled)
  285. omap_st_chgain(mcbsp);
  286. spin_unlock_irq(&mcbsp->lock);
  287. return ret;
  288. }
  289. int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
  290. {
  291. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  292. int ret = 0;
  293. if (!st_data)
  294. return -ENOENT;
  295. spin_lock_irq(&mcbsp->lock);
  296. if (channel == 0)
  297. *chgain = st_data->ch0gain;
  298. else if (channel == 1)
  299. *chgain = st_data->ch1gain;
  300. else
  301. ret = -EINVAL;
  302. spin_unlock_irq(&mcbsp->lock);
  303. return ret;
  304. }
  305. static int omap_st_start(struct omap_mcbsp *mcbsp)
  306. {
  307. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  308. if (st_data->enabled && !st_data->running) {
  309. omap_st_fir_write(mcbsp, st_data->taps);
  310. omap_st_chgain(mcbsp);
  311. if (!mcbsp->free) {
  312. omap_st_on(mcbsp);
  313. st_data->running = 1;
  314. }
  315. }
  316. return 0;
  317. }
  318. int omap_st_enable(struct omap_mcbsp *mcbsp)
  319. {
  320. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  321. if (!st_data)
  322. return -ENODEV;
  323. spin_lock_irq(&mcbsp->lock);
  324. st_data->enabled = 1;
  325. omap_st_start(mcbsp);
  326. spin_unlock_irq(&mcbsp->lock);
  327. return 0;
  328. }
  329. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  330. {
  331. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  332. if (st_data->running) {
  333. if (!mcbsp->free) {
  334. omap_st_off(mcbsp);
  335. st_data->running = 0;
  336. }
  337. }
  338. return 0;
  339. }
  340. int omap_st_disable(struct omap_mcbsp *mcbsp)
  341. {
  342. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  343. int ret = 0;
  344. if (!st_data)
  345. return -ENODEV;
  346. spin_lock_irq(&mcbsp->lock);
  347. omap_st_stop(mcbsp);
  348. st_data->enabled = 0;
  349. spin_unlock_irq(&mcbsp->lock);
  350. return ret;
  351. }
  352. int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
  353. {
  354. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  355. if (!st_data)
  356. return -ENODEV;
  357. return st_data->enabled;
  358. }
  359. /*
  360. * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
  361. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  362. * for the THRSH2 register.
  363. */
  364. void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
  365. {
  366. if (mcbsp->pdata->buffer_size == 0)
  367. return;
  368. if (threshold && threshold <= mcbsp->max_tx_thres)
  369. MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
  370. }
  371. /*
  372. * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
  373. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  374. * for the THRSH1 register.
  375. */
  376. void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
  377. {
  378. if (mcbsp->pdata->buffer_size == 0)
  379. return;
  380. if (threshold && threshold <= mcbsp->max_rx_thres)
  381. MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
  382. }
  383. /*
  384. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  385. */
  386. u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
  387. {
  388. u16 buffstat;
  389. if (mcbsp->pdata->buffer_size == 0)
  390. return 0;
  391. /* Returns the number of free locations in the buffer */
  392. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  393. /* Number of slots are different in McBSP ports */
  394. return mcbsp->pdata->buffer_size - buffstat;
  395. }
  396. /*
  397. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  398. * to reach the threshold value (when the DMA will be triggered to read it)
  399. */
  400. u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
  401. {
  402. u16 buffstat, threshold;
  403. if (mcbsp->pdata->buffer_size == 0)
  404. return 0;
  405. /* Returns the number of used locations in the buffer */
  406. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  407. /* RX threshold */
  408. threshold = MCBSP_READ(mcbsp, THRSH1);
  409. /* Return the number of location till we reach the threshold limit */
  410. if (threshold <= buffstat)
  411. return 0;
  412. else
  413. return threshold - buffstat;
  414. }
  415. int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
  416. {
  417. void *reg_cache;
  418. int err;
  419. reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
  420. if (!reg_cache) {
  421. return -ENOMEM;
  422. }
  423. spin_lock(&mcbsp->lock);
  424. if (!mcbsp->free) {
  425. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  426. mcbsp->id);
  427. err = -EBUSY;
  428. goto err_kfree;
  429. }
  430. mcbsp->free = false;
  431. mcbsp->reg_cache = reg_cache;
  432. spin_unlock(&mcbsp->lock);
  433. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  434. mcbsp->pdata->ops->request(mcbsp->id - 1);
  435. /*
  436. * Make sure that transmitter, receiver and sample-rate generator are
  437. * not running before activating IRQs.
  438. */
  439. MCBSP_WRITE(mcbsp, SPCR1, 0);
  440. MCBSP_WRITE(mcbsp, SPCR2, 0);
  441. if (mcbsp->irq) {
  442. err = request_irq(mcbsp->irq, omap_mcbsp_irq_handler, 0,
  443. "McBSP", (void *)mcbsp);
  444. if (err != 0) {
  445. dev_err(mcbsp->dev, "Unable to request IRQ\n");
  446. goto err_clk_disable;
  447. }
  448. } else {
  449. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler, 0,
  450. "McBSP TX", (void *)mcbsp);
  451. if (err != 0) {
  452. dev_err(mcbsp->dev, "Unable to request TX IRQ\n");
  453. goto err_clk_disable;
  454. }
  455. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler, 0,
  456. "McBSP RX", (void *)mcbsp);
  457. if (err != 0) {
  458. dev_err(mcbsp->dev, "Unable to request RX IRQ\n");
  459. goto err_free_irq;
  460. }
  461. }
  462. return 0;
  463. err_free_irq:
  464. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  465. err_clk_disable:
  466. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  467. mcbsp->pdata->ops->free(mcbsp->id - 1);
  468. /* Disable wakeup behavior */
  469. if (mcbsp->pdata->has_wakeup)
  470. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  471. spin_lock(&mcbsp->lock);
  472. mcbsp->free = true;
  473. mcbsp->reg_cache = NULL;
  474. err_kfree:
  475. spin_unlock(&mcbsp->lock);
  476. kfree(reg_cache);
  477. return err;
  478. }
  479. void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
  480. {
  481. void *reg_cache;
  482. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  483. mcbsp->pdata->ops->free(mcbsp->id - 1);
  484. /* Disable wakeup behavior */
  485. if (mcbsp->pdata->has_wakeup)
  486. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  487. /* Disable interrupt requests */
  488. if (mcbsp->irq)
  489. MCBSP_WRITE(mcbsp, IRQEN, 0);
  490. if (mcbsp->irq) {
  491. free_irq(mcbsp->irq, (void *)mcbsp);
  492. } else {
  493. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  494. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  495. }
  496. reg_cache = mcbsp->reg_cache;
  497. /*
  498. * Select CLKS source from internal source unconditionally before
  499. * marking the McBSP port as free.
  500. * If the external clock source via MCBSP_CLKS pin has been selected the
  501. * system will refuse to enter idle if the CLKS pin source is not reset
  502. * back to internal source.
  503. */
  504. if (!cpu_class_is_omap1())
  505. omap2_mcbsp_set_clks_src(mcbsp, MCBSP_CLKS_PRCM_SRC);
  506. spin_lock(&mcbsp->lock);
  507. if (mcbsp->free)
  508. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  509. else
  510. mcbsp->free = true;
  511. mcbsp->reg_cache = NULL;
  512. spin_unlock(&mcbsp->lock);
  513. if (reg_cache)
  514. kfree(reg_cache);
  515. }
  516. /*
  517. * Here we start the McBSP, by enabling transmitter, receiver or both.
  518. * If no transmitter or receiver is active prior calling, then sample-rate
  519. * generator and frame sync are started.
  520. */
  521. void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
  522. {
  523. int enable_srg = 0;
  524. u16 w;
  525. if (mcbsp->st_data)
  526. omap_st_start(mcbsp);
  527. /* Only enable SRG, if McBSP is master */
  528. w = MCBSP_READ_CACHE(mcbsp, PCR0);
  529. if (w & (FSXM | FSRM | CLKXM | CLKRM))
  530. enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  531. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  532. if (enable_srg) {
  533. /* Start the sample generator */
  534. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  535. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  536. }
  537. /* Enable transmitter and receiver */
  538. tx &= 1;
  539. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  540. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  541. rx &= 1;
  542. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  543. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  544. /*
  545. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  546. * REVISIT: 100us may give enough time for two CLKSRG, however
  547. * due to some unknown PM related, clock gating etc. reason it
  548. * is now at 500us.
  549. */
  550. udelay(500);
  551. if (enable_srg) {
  552. /* Start frame sync */
  553. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  554. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  555. }
  556. if (mcbsp->pdata->has_ccr) {
  557. /* Release the transmitter and receiver */
  558. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  559. w &= ~(tx ? XDISABLE : 0);
  560. MCBSP_WRITE(mcbsp, XCCR, w);
  561. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  562. w &= ~(rx ? RDISABLE : 0);
  563. MCBSP_WRITE(mcbsp, RCCR, w);
  564. }
  565. /* Dump McBSP Regs */
  566. omap_mcbsp_dump_reg(mcbsp);
  567. }
  568. void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
  569. {
  570. int idle;
  571. u16 w;
  572. /* Reset transmitter */
  573. tx &= 1;
  574. if (mcbsp->pdata->has_ccr) {
  575. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  576. w |= (tx ? XDISABLE : 0);
  577. MCBSP_WRITE(mcbsp, XCCR, w);
  578. }
  579. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  580. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  581. /* Reset receiver */
  582. rx &= 1;
  583. if (mcbsp->pdata->has_ccr) {
  584. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  585. w |= (rx ? RDISABLE : 0);
  586. MCBSP_WRITE(mcbsp, RCCR, w);
  587. }
  588. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  589. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  590. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  591. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  592. if (idle) {
  593. /* Reset the sample rate generator */
  594. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  595. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  596. }
  597. if (mcbsp->st_data)
  598. omap_st_stop(mcbsp);
  599. }
  600. int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
  601. {
  602. struct clk *fck_src;
  603. const char *src;
  604. int r;
  605. if (fck_src_id == MCBSP_CLKS_PAD_SRC)
  606. src = "pad_fck";
  607. else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
  608. src = "prcm_fck";
  609. else
  610. return -EINVAL;
  611. fck_src = clk_get(mcbsp->dev, src);
  612. if (IS_ERR(fck_src)) {
  613. dev_err(mcbsp->dev, "CLKS: could not clk_get() %s\n", src);
  614. return -EINVAL;
  615. }
  616. pm_runtime_put_sync(mcbsp->dev);
  617. r = clk_set_parent(mcbsp->fclk, fck_src);
  618. if (r) {
  619. dev_err(mcbsp->dev, "CLKS: could not clk_set_parent() to %s\n",
  620. src);
  621. clk_put(fck_src);
  622. return r;
  623. }
  624. pm_runtime_get_sync(mcbsp->dev);
  625. clk_put(fck_src);
  626. return 0;
  627. }
  628. #define max_thres(m) (mcbsp->pdata->buffer_size)
  629. #define valid_threshold(m, val) ((val) <= max_thres(m))
  630. #define THRESHOLD_PROP_BUILDER(prop) \
  631. static ssize_t prop##_show(struct device *dev, \
  632. struct device_attribute *attr, char *buf) \
  633. { \
  634. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  635. \
  636. return sprintf(buf, "%u\n", mcbsp->prop); \
  637. } \
  638. \
  639. static ssize_t prop##_store(struct device *dev, \
  640. struct device_attribute *attr, \
  641. const char *buf, size_t size) \
  642. { \
  643. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  644. unsigned long val; \
  645. int status; \
  646. \
  647. status = strict_strtoul(buf, 0, &val); \
  648. if (status) \
  649. return status; \
  650. \
  651. if (!valid_threshold(mcbsp, val)) \
  652. return -EDOM; \
  653. \
  654. mcbsp->prop = val; \
  655. return size; \
  656. } \
  657. \
  658. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  659. THRESHOLD_PROP_BUILDER(max_tx_thres);
  660. THRESHOLD_PROP_BUILDER(max_rx_thres);
  661. static const char *dma_op_modes[] = {
  662. "element", "threshold",
  663. };
  664. static ssize_t dma_op_mode_show(struct device *dev,
  665. struct device_attribute *attr, char *buf)
  666. {
  667. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  668. int dma_op_mode, i = 0;
  669. ssize_t len = 0;
  670. const char * const *s;
  671. dma_op_mode = mcbsp->dma_op_mode;
  672. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  673. if (dma_op_mode == i)
  674. len += sprintf(buf + len, "[%s] ", *s);
  675. else
  676. len += sprintf(buf + len, "%s ", *s);
  677. }
  678. len += sprintf(buf + len, "\n");
  679. return len;
  680. }
  681. static ssize_t dma_op_mode_store(struct device *dev,
  682. struct device_attribute *attr,
  683. const char *buf, size_t size)
  684. {
  685. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  686. const char * const *s;
  687. int i = 0;
  688. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  689. if (sysfs_streq(buf, *s))
  690. break;
  691. if (i == ARRAY_SIZE(dma_op_modes))
  692. return -EINVAL;
  693. spin_lock_irq(&mcbsp->lock);
  694. if (!mcbsp->free) {
  695. size = -EBUSY;
  696. goto unlock;
  697. }
  698. mcbsp->dma_op_mode = i;
  699. unlock:
  700. spin_unlock_irq(&mcbsp->lock);
  701. return size;
  702. }
  703. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  704. static const struct attribute *additional_attrs[] = {
  705. &dev_attr_max_tx_thres.attr,
  706. &dev_attr_max_rx_thres.attr,
  707. &dev_attr_dma_op_mode.attr,
  708. NULL,
  709. };
  710. static const struct attribute_group additional_attr_group = {
  711. .attrs = (struct attribute **)additional_attrs,
  712. };
  713. static ssize_t st_taps_show(struct device *dev,
  714. struct device_attribute *attr, char *buf)
  715. {
  716. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  717. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  718. ssize_t status = 0;
  719. int i;
  720. spin_lock_irq(&mcbsp->lock);
  721. for (i = 0; i < st_data->nr_taps; i++)
  722. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  723. st_data->taps[i]);
  724. if (i)
  725. status += sprintf(&buf[status], "\n");
  726. spin_unlock_irq(&mcbsp->lock);
  727. return status;
  728. }
  729. static ssize_t st_taps_store(struct device *dev,
  730. struct device_attribute *attr,
  731. const char *buf, size_t size)
  732. {
  733. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  734. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  735. int val, tmp, status, i = 0;
  736. spin_lock_irq(&mcbsp->lock);
  737. memset(st_data->taps, 0, sizeof(st_data->taps));
  738. st_data->nr_taps = 0;
  739. do {
  740. status = sscanf(buf, "%d%n", &val, &tmp);
  741. if (status < 0 || status == 0) {
  742. size = -EINVAL;
  743. goto out;
  744. }
  745. if (val < -32768 || val > 32767) {
  746. size = -EINVAL;
  747. goto out;
  748. }
  749. st_data->taps[i++] = val;
  750. buf += tmp;
  751. if (*buf != ',')
  752. break;
  753. buf++;
  754. } while (1);
  755. st_data->nr_taps = i;
  756. out:
  757. spin_unlock_irq(&mcbsp->lock);
  758. return size;
  759. }
  760. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  761. static const struct attribute *sidetone_attrs[] = {
  762. &dev_attr_st_taps.attr,
  763. NULL,
  764. };
  765. static const struct attribute_group sidetone_attr_group = {
  766. .attrs = (struct attribute **)sidetone_attrs,
  767. };
  768. static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
  769. struct resource *res)
  770. {
  771. struct omap_mcbsp_st_data *st_data;
  772. int err;
  773. st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
  774. if (!st_data)
  775. return -ENOMEM;
  776. st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
  777. resource_size(res));
  778. if (!st_data->io_base_st)
  779. return -ENOMEM;
  780. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  781. if (err)
  782. return err;
  783. mcbsp->st_data = st_data;
  784. return 0;
  785. }
  786. /*
  787. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  788. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  789. */
  790. int __devinit omap_mcbsp_init(struct platform_device *pdev)
  791. {
  792. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  793. struct resource *res;
  794. int ret = 0;
  795. spin_lock_init(&mcbsp->lock);
  796. mcbsp->free = true;
  797. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  798. if (!res) {
  799. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  800. if (!res) {
  801. dev_err(mcbsp->dev, "invalid memory resource\n");
  802. return -ENOMEM;
  803. }
  804. }
  805. if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
  806. dev_name(&pdev->dev))) {
  807. dev_err(mcbsp->dev, "memory region already claimed\n");
  808. return -ENODEV;
  809. }
  810. mcbsp->phys_base = res->start;
  811. mcbsp->reg_cache_size = resource_size(res);
  812. mcbsp->io_base = devm_ioremap(&pdev->dev, res->start,
  813. resource_size(res));
  814. if (!mcbsp->io_base)
  815. return -ENOMEM;
  816. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
  817. if (!res)
  818. mcbsp->phys_dma_base = mcbsp->phys_base;
  819. else
  820. mcbsp->phys_dma_base = res->start;
  821. /*
  822. * OMAP1, 2 uses two interrupt lines: TX, RX
  823. * OMAP2430, OMAP3 SoC have combined IRQ line as well.
  824. * OMAP4 and newer SoC only have the combined IRQ line.
  825. * Use the combined IRQ if available since it gives better debugging
  826. * possibilities.
  827. */
  828. mcbsp->irq = platform_get_irq_byname(pdev, "common");
  829. if (mcbsp->irq == -ENXIO) {
  830. mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
  831. if (mcbsp->tx_irq == -ENXIO) {
  832. mcbsp->irq = platform_get_irq(pdev, 0);
  833. mcbsp->tx_irq = 0;
  834. } else {
  835. mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
  836. mcbsp->irq = 0;
  837. }
  838. }
  839. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
  840. if (!res) {
  841. dev_err(&pdev->dev, "invalid rx DMA channel\n");
  842. return -ENODEV;
  843. }
  844. /* RX DMA request number, and port address configuration */
  845. mcbsp->dma_data[1].name = "Audio Capture";
  846. mcbsp->dma_data[1].dma_req = res->start;
  847. mcbsp->dma_data[1].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
  848. res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
  849. if (!res) {
  850. dev_err(&pdev->dev, "invalid tx DMA channel\n");
  851. return -ENODEV;
  852. }
  853. /* TX DMA request number, and port address configuration */
  854. mcbsp->dma_data[0].name = "Audio Playback";
  855. mcbsp->dma_data[0].dma_req = res->start;
  856. mcbsp->dma_data[0].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
  857. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  858. if (IS_ERR(mcbsp->fclk)) {
  859. ret = PTR_ERR(mcbsp->fclk);
  860. dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
  861. return ret;
  862. }
  863. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  864. if (mcbsp->pdata->buffer_size) {
  865. /*
  866. * Initially configure the maximum thresholds to a safe value.
  867. * The McBSP FIFO usage with these values should not go under
  868. * 16 locations.
  869. * If the whole FIFO without safety buffer is used, than there
  870. * is a possibility that the DMA will be not able to push the
  871. * new data on time, causing channel shifts in runtime.
  872. */
  873. mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
  874. mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
  875. ret = sysfs_create_group(&mcbsp->dev->kobj,
  876. &additional_attr_group);
  877. if (ret) {
  878. dev_err(mcbsp->dev,
  879. "Unable to create additional controls\n");
  880. goto err_thres;
  881. }
  882. } else {
  883. mcbsp->max_tx_thres = -EINVAL;
  884. mcbsp->max_rx_thres = -EINVAL;
  885. }
  886. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
  887. if (res) {
  888. ret = omap_st_add(mcbsp, res);
  889. if (ret) {
  890. dev_err(mcbsp->dev,
  891. "Unable to create sidetone controls\n");
  892. goto err_st;
  893. }
  894. }
  895. return 0;
  896. err_st:
  897. if (mcbsp->pdata->buffer_size)
  898. sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
  899. err_thres:
  900. clk_put(mcbsp->fclk);
  901. return ret;
  902. }
  903. void __devexit omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp)
  904. {
  905. if (mcbsp->pdata->buffer_size)
  906. sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
  907. if (mcbsp->st_data)
  908. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  909. }