davinci-mcasp.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/of_device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include "davinci-pcm.h"
  33. #include "davinci-mcasp.h"
  34. /*
  35. * McASP register definitions
  36. */
  37. #define DAVINCI_MCASP_PID_REG 0x00
  38. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  39. #define DAVINCI_MCASP_PFUNC_REG 0x10
  40. #define DAVINCI_MCASP_PDIR_REG 0x14
  41. #define DAVINCI_MCASP_PDOUT_REG 0x18
  42. #define DAVINCI_MCASP_PDSET_REG 0x1c
  43. #define DAVINCI_MCASP_PDCLR_REG 0x20
  44. #define DAVINCI_MCASP_TLGC_REG 0x30
  45. #define DAVINCI_MCASP_TLMR_REG 0x34
  46. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  47. #define DAVINCI_MCASP_AMUTE_REG 0x48
  48. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  49. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  50. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  51. #define DAVINCI_MCASP_RXMASK_REG 0x64
  52. #define DAVINCI_MCASP_RXFMT_REG 0x68
  53. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  54. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  55. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  56. #define DAVINCI_MCASP_RXTDM_REG 0x78
  57. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  58. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  59. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  60. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  61. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  62. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  63. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  64. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  65. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  66. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  67. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  68. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  69. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  70. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  71. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  72. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  73. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  74. /* Left(even TDM Slot) Channel Status Register File */
  75. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  76. /* Right(odd TDM slot) Channel Status Register File */
  77. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  78. /* Left(even TDM slot) User Data Register File */
  79. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  80. /* Right(odd TDM Slot) User Data Register File */
  81. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  82. /* Serializer n Control Register */
  83. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  84. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  85. (n << 2))
  86. /* Transmit Buffer for Serializer n */
  87. #define DAVINCI_MCASP_TXBUF_REG 0x200
  88. /* Receive Buffer for Serializer n */
  89. #define DAVINCI_MCASP_RXBUF_REG 0x280
  90. /* McASP FIFO Registers */
  91. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  92. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  93. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  94. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  95. #define MCASP_VER3_WFIFOCTL (0x1000)
  96. #define MCASP_VER3_WFIFOSTS (0x1004)
  97. #define MCASP_VER3_RFIFOCTL (0x1008)
  98. #define MCASP_VER3_RFIFOSTS (0x100C)
  99. /*
  100. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  101. * Register Bits
  102. */
  103. #define MCASP_FREE BIT(0)
  104. #define MCASP_SOFT BIT(1)
  105. /*
  106. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  107. */
  108. #define AXR(n) (1<<n)
  109. #define PFUNC_AMUTE BIT(25)
  110. #define ACLKX BIT(26)
  111. #define AHCLKX BIT(27)
  112. #define AFSX BIT(28)
  113. #define ACLKR BIT(29)
  114. #define AHCLKR BIT(30)
  115. #define AFSR BIT(31)
  116. /*
  117. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  118. */
  119. #define AXR(n) (1<<n)
  120. #define PDIR_AMUTE BIT(25)
  121. #define ACLKX BIT(26)
  122. #define AHCLKX BIT(27)
  123. #define AFSX BIT(28)
  124. #define ACLKR BIT(29)
  125. #define AHCLKR BIT(30)
  126. #define AFSR BIT(31)
  127. /*
  128. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  129. */
  130. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  131. #define VA BIT(2)
  132. #define VB BIT(3)
  133. /*
  134. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  135. */
  136. #define TXROT(val) (val)
  137. #define TXSEL BIT(3)
  138. #define TXSSZ(val) (val<<4)
  139. #define TXPBIT(val) (val<<8)
  140. #define TXPAD(val) (val<<13)
  141. #define TXORD BIT(15)
  142. #define FSXDLY(val) (val<<16)
  143. /*
  144. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  145. */
  146. #define RXROT(val) (val)
  147. #define RXSEL BIT(3)
  148. #define RXSSZ(val) (val<<4)
  149. #define RXPBIT(val) (val<<8)
  150. #define RXPAD(val) (val<<13)
  151. #define RXORD BIT(15)
  152. #define FSRDLY(val) (val<<16)
  153. /*
  154. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  155. */
  156. #define FSXPOL BIT(0)
  157. #define AFSXE BIT(1)
  158. #define FSXDUR BIT(4)
  159. #define FSXMOD(val) (val<<7)
  160. /*
  161. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  162. */
  163. #define FSRPOL BIT(0)
  164. #define AFSRE BIT(1)
  165. #define FSRDUR BIT(4)
  166. #define FSRMOD(val) (val<<7)
  167. /*
  168. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  169. */
  170. #define ACLKXDIV(val) (val)
  171. #define ACLKXE BIT(5)
  172. #define TX_ASYNC BIT(6)
  173. #define ACLKXPOL BIT(7)
  174. /*
  175. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  176. */
  177. #define ACLKRDIV(val) (val)
  178. #define ACLKRE BIT(5)
  179. #define RX_ASYNC BIT(6)
  180. #define ACLKRPOL BIT(7)
  181. /*
  182. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  183. * Register Bits
  184. */
  185. #define AHCLKXDIV(val) (val)
  186. #define AHCLKXPOL BIT(14)
  187. #define AHCLKXE BIT(15)
  188. /*
  189. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  190. * Register Bits
  191. */
  192. #define AHCLKRDIV(val) (val)
  193. #define AHCLKRPOL BIT(14)
  194. #define AHCLKRE BIT(15)
  195. /*
  196. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  197. */
  198. #define MODE(val) (val)
  199. #define DISMOD (val)(val<<2)
  200. #define TXSTATE BIT(4)
  201. #define RXSTATE BIT(5)
  202. /*
  203. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  204. */
  205. #define LBEN BIT(0)
  206. #define LBORD BIT(1)
  207. #define LBGENMODE(val) (val<<2)
  208. /*
  209. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  210. */
  211. #define TXTDMS(n) (1<<n)
  212. /*
  213. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  214. */
  215. #define RXTDMS(n) (1<<n)
  216. /*
  217. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  218. */
  219. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  220. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  221. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  222. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  223. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  224. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  225. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  226. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  227. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  228. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  229. /*
  230. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  231. */
  232. #define MUTENA(val) (val)
  233. #define MUTEINPOL BIT(2)
  234. #define MUTEINENA BIT(3)
  235. #define MUTEIN BIT(4)
  236. #define MUTER BIT(5)
  237. #define MUTEX BIT(6)
  238. #define MUTEFSR BIT(7)
  239. #define MUTEFSX BIT(8)
  240. #define MUTEBADCLKR BIT(9)
  241. #define MUTEBADCLKX BIT(10)
  242. #define MUTERXDMAERR BIT(11)
  243. #define MUTETXDMAERR BIT(12)
  244. /*
  245. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  246. */
  247. #define RXDATADMADIS BIT(0)
  248. /*
  249. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  250. */
  251. #define TXDATADMADIS BIT(0)
  252. /*
  253. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  254. */
  255. #define FIFO_ENABLE BIT(16)
  256. #define NUMEVT_MASK (0xFF << 8)
  257. #define NUMDMA_MASK (0xFF)
  258. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  259. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  260. {
  261. __raw_writel(__raw_readl(reg) | val, reg);
  262. }
  263. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  264. {
  265. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  266. }
  267. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  268. {
  269. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  270. }
  271. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  272. {
  273. __raw_writel(val, reg);
  274. }
  275. static inline u32 mcasp_get_reg(void __iomem *reg)
  276. {
  277. return (unsigned int)__raw_readl(reg);
  278. }
  279. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  280. {
  281. int i = 0;
  282. mcasp_set_bits(regs, val);
  283. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  284. /* loop count is to avoid the lock-up */
  285. for (i = 0; i < 1000; i++) {
  286. if ((mcasp_get_reg(regs) & val) == val)
  287. break;
  288. }
  289. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  290. printk(KERN_ERR "GBLCTL write error\n");
  291. }
  292. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  293. {
  294. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  295. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  296. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  297. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  298. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  299. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  300. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  301. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  302. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  303. }
  304. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  305. {
  306. u8 offset = 0, i;
  307. u32 cnt;
  308. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  309. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  310. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  311. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  312. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  313. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  314. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  315. for (i = 0; i < dev->num_serializer; i++) {
  316. if (dev->serial_dir[i] == TX_MODE) {
  317. offset = i;
  318. break;
  319. }
  320. }
  321. /* wait for TX ready */
  322. cnt = 0;
  323. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  324. TXSTATE) && (cnt < 100000))
  325. cnt++;
  326. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  327. }
  328. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  329. {
  330. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  331. if (dev->txnumevt) { /* enable FIFO */
  332. switch (dev->version) {
  333. case MCASP_VERSION_3:
  334. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  335. FIFO_ENABLE);
  336. mcasp_set_bits(dev->base + MCASP_VER3_WFIFOCTL,
  337. FIFO_ENABLE);
  338. break;
  339. default:
  340. mcasp_clr_bits(dev->base +
  341. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  342. mcasp_set_bits(dev->base +
  343. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  344. }
  345. }
  346. mcasp_start_tx(dev);
  347. } else {
  348. if (dev->rxnumevt) { /* enable FIFO */
  349. switch (dev->version) {
  350. case MCASP_VERSION_3:
  351. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  352. FIFO_ENABLE);
  353. mcasp_set_bits(dev->base + MCASP_VER3_RFIFOCTL,
  354. FIFO_ENABLE);
  355. break;
  356. default:
  357. mcasp_clr_bits(dev->base +
  358. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  359. mcasp_set_bits(dev->base +
  360. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  361. }
  362. }
  363. mcasp_start_rx(dev);
  364. }
  365. }
  366. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  367. {
  368. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  369. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  370. }
  371. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  372. {
  373. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  374. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  375. }
  376. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  377. {
  378. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  379. if (dev->txnumevt) { /* disable FIFO */
  380. switch (dev->version) {
  381. case MCASP_VERSION_3:
  382. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  383. FIFO_ENABLE);
  384. break;
  385. default:
  386. mcasp_clr_bits(dev->base +
  387. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  388. }
  389. }
  390. mcasp_stop_tx(dev);
  391. } else {
  392. if (dev->rxnumevt) { /* disable FIFO */
  393. switch (dev->version) {
  394. case MCASP_VERSION_3:
  395. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  396. FIFO_ENABLE);
  397. break;
  398. default:
  399. mcasp_clr_bits(dev->base +
  400. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  401. }
  402. }
  403. mcasp_stop_rx(dev);
  404. }
  405. }
  406. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  407. unsigned int fmt)
  408. {
  409. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  410. void __iomem *base = dev->base;
  411. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  412. case SND_SOC_DAIFMT_CBS_CFS:
  413. /* codec is clock and frame slave */
  414. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  415. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  416. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  417. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  418. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
  419. ACLKX | AHCLKX | AFSX);
  420. break;
  421. case SND_SOC_DAIFMT_CBM_CFS:
  422. /* codec is clock master and frame slave */
  423. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  424. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  425. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  426. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  427. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  428. ACLKX | ACLKR);
  429. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
  430. AFSX | AFSR);
  431. break;
  432. case SND_SOC_DAIFMT_CBM_CFM:
  433. /* codec is clock and frame master */
  434. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  435. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  436. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  437. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  438. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  439. ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
  440. break;
  441. default:
  442. return -EINVAL;
  443. }
  444. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  445. case SND_SOC_DAIFMT_IB_NF:
  446. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  447. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  448. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  449. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  450. break;
  451. case SND_SOC_DAIFMT_NB_IF:
  452. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  453. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  454. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  455. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  456. break;
  457. case SND_SOC_DAIFMT_IB_IF:
  458. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  459. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  460. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  461. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  462. break;
  463. case SND_SOC_DAIFMT_NB_NF:
  464. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  465. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  466. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  467. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  468. break;
  469. default:
  470. return -EINVAL;
  471. }
  472. return 0;
  473. }
  474. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  475. int channel_size)
  476. {
  477. u32 fmt = 0;
  478. u32 mask, rotate;
  479. switch (channel_size) {
  480. case DAVINCI_AUDIO_WORD_8:
  481. fmt = 0x03;
  482. rotate = 6;
  483. mask = 0x000000ff;
  484. break;
  485. case DAVINCI_AUDIO_WORD_12:
  486. fmt = 0x05;
  487. rotate = 5;
  488. mask = 0x00000fff;
  489. break;
  490. case DAVINCI_AUDIO_WORD_16:
  491. fmt = 0x07;
  492. rotate = 4;
  493. mask = 0x0000ffff;
  494. break;
  495. case DAVINCI_AUDIO_WORD_20:
  496. fmt = 0x09;
  497. rotate = 3;
  498. mask = 0x000fffff;
  499. break;
  500. case DAVINCI_AUDIO_WORD_24:
  501. fmt = 0x0B;
  502. rotate = 2;
  503. mask = 0x00ffffff;
  504. break;
  505. case DAVINCI_AUDIO_WORD_28:
  506. fmt = 0x0D;
  507. rotate = 1;
  508. mask = 0x0fffffff;
  509. break;
  510. case DAVINCI_AUDIO_WORD_32:
  511. fmt = 0x0F;
  512. rotate = 0;
  513. mask = 0xffffffff;
  514. break;
  515. default:
  516. return -EINVAL;
  517. }
  518. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  519. RXSSZ(fmt), RXSSZ(0x0F));
  520. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  521. TXSSZ(fmt), TXSSZ(0x0F));
  522. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
  523. TXROT(7));
  524. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
  525. RXROT(7));
  526. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  527. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
  528. return 0;
  529. }
  530. static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
  531. {
  532. int i;
  533. u8 tx_ser = 0;
  534. u8 rx_ser = 0;
  535. /* Default configuration */
  536. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  537. /* All PINS as McASP */
  538. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  539. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  540. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  541. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  542. TXDATADMADIS);
  543. } else {
  544. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  545. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  546. RXDATADMADIS);
  547. }
  548. for (i = 0; i < dev->num_serializer; i++) {
  549. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  550. dev->serial_dir[i]);
  551. if (dev->serial_dir[i] == TX_MODE) {
  552. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  553. AXR(i));
  554. tx_ser++;
  555. } else if (dev->serial_dir[i] == RX_MODE) {
  556. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  557. AXR(i));
  558. rx_ser++;
  559. }
  560. }
  561. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  562. if (dev->txnumevt * tx_ser > 64)
  563. dev->txnumevt = 1;
  564. switch (dev->version) {
  565. case MCASP_VERSION_3:
  566. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL, tx_ser,
  567. NUMDMA_MASK);
  568. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL,
  569. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  570. break;
  571. default:
  572. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  573. tx_ser, NUMDMA_MASK);
  574. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  575. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  576. }
  577. }
  578. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  579. if (dev->rxnumevt * rx_ser > 64)
  580. dev->rxnumevt = 1;
  581. switch (dev->version) {
  582. case MCASP_VERSION_3:
  583. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL, rx_ser,
  584. NUMDMA_MASK);
  585. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL,
  586. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  587. break;
  588. default:
  589. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  590. rx_ser, NUMDMA_MASK);
  591. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  592. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  593. }
  594. }
  595. }
  596. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  597. {
  598. int i, active_slots;
  599. u32 mask = 0;
  600. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  601. for (i = 0; i < active_slots; i++)
  602. mask |= (1 << i);
  603. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  604. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  605. /* bit stream is MSB first with no delay */
  606. /* DSP_B mode */
  607. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  608. AHCLKXE);
  609. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  610. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  611. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  612. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  613. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  614. else
  615. printk(KERN_ERR "playback tdm slot %d not supported\n",
  616. dev->tdm_slots);
  617. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  618. } else {
  619. /* bit stream is MSB first with no delay */
  620. /* DSP_B mode */
  621. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  622. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  623. AHCLKRE);
  624. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  625. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  626. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  627. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  628. else
  629. printk(KERN_ERR "capture tdm slot %d not supported\n",
  630. dev->tdm_slots);
  631. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  632. }
  633. }
  634. /* S/PDIF */
  635. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  636. {
  637. /* Set the PDIR for Serialiser as output */
  638. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  639. /* TXMASK for 24 bits */
  640. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  641. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  642. and LSB first */
  643. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  644. TXROT(6) | TXSSZ(15));
  645. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  646. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  647. AFSXE | FSXMOD(0x180));
  648. /* Set the TX tdm : for all the slots */
  649. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  650. /* Set the TX clock controls : div = 1 and internal */
  651. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  652. ACLKXE | TX_ASYNC);
  653. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  654. /* Only 44100 and 48000 are valid, both have the same setting */
  655. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  656. /* Enable the DIT */
  657. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  658. }
  659. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  660. struct snd_pcm_hw_params *params,
  661. struct snd_soc_dai *cpu_dai)
  662. {
  663. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  664. struct davinci_pcm_dma_params *dma_params =
  665. &dev->dma_params[substream->stream];
  666. int word_length;
  667. u8 fifo_level;
  668. davinci_hw_common_param(dev, substream->stream);
  669. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  670. fifo_level = dev->txnumevt;
  671. else
  672. fifo_level = dev->rxnumevt;
  673. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  674. davinci_hw_dit_param(dev);
  675. else
  676. davinci_hw_param(dev, substream->stream);
  677. switch (params_format(params)) {
  678. case SNDRV_PCM_FORMAT_U8:
  679. case SNDRV_PCM_FORMAT_S8:
  680. dma_params->data_type = 1;
  681. word_length = DAVINCI_AUDIO_WORD_8;
  682. break;
  683. case SNDRV_PCM_FORMAT_U16_LE:
  684. case SNDRV_PCM_FORMAT_S16_LE:
  685. dma_params->data_type = 2;
  686. word_length = DAVINCI_AUDIO_WORD_16;
  687. break;
  688. case SNDRV_PCM_FORMAT_U32_LE:
  689. case SNDRV_PCM_FORMAT_S32_LE:
  690. dma_params->data_type = 4;
  691. word_length = DAVINCI_AUDIO_WORD_32;
  692. break;
  693. default:
  694. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  695. return -EINVAL;
  696. }
  697. if (dev->version == MCASP_VERSION_2 && !fifo_level)
  698. dma_params->acnt = 4;
  699. else
  700. dma_params->acnt = dma_params->data_type;
  701. dma_params->fifo_level = fifo_level;
  702. davinci_config_channel_size(dev, word_length);
  703. return 0;
  704. }
  705. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  706. int cmd, struct snd_soc_dai *cpu_dai)
  707. {
  708. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  709. int ret = 0;
  710. switch (cmd) {
  711. case SNDRV_PCM_TRIGGER_RESUME:
  712. case SNDRV_PCM_TRIGGER_START:
  713. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  714. ret = pm_runtime_get_sync(dev->dev);
  715. if (IS_ERR_VALUE(ret))
  716. dev_err(dev->dev, "pm_runtime_get_sync() failed\n");
  717. davinci_mcasp_start(dev, substream->stream);
  718. break;
  719. case SNDRV_PCM_TRIGGER_SUSPEND:
  720. davinci_mcasp_stop(dev, substream->stream);
  721. ret = pm_runtime_put_sync(dev->dev);
  722. if (IS_ERR_VALUE(ret))
  723. dev_err(dev->dev, "pm_runtime_put_sync() failed\n");
  724. break;
  725. case SNDRV_PCM_TRIGGER_STOP:
  726. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  727. davinci_mcasp_stop(dev, substream->stream);
  728. break;
  729. default:
  730. ret = -EINVAL;
  731. }
  732. return ret;
  733. }
  734. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  735. struct snd_soc_dai *dai)
  736. {
  737. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  738. snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
  739. return 0;
  740. }
  741. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  742. .startup = davinci_mcasp_startup,
  743. .trigger = davinci_mcasp_trigger,
  744. .hw_params = davinci_mcasp_hw_params,
  745. .set_fmt = davinci_mcasp_set_dai_fmt,
  746. };
  747. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  748. SNDRV_PCM_FMTBIT_U8 | \
  749. SNDRV_PCM_FMTBIT_S16_LE | \
  750. SNDRV_PCM_FMTBIT_U16_LE | \
  751. SNDRV_PCM_FMTBIT_S32_LE | \
  752. SNDRV_PCM_FMTBIT_U32_LE)
  753. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  754. {
  755. .name = "davinci-mcasp.0",
  756. .playback = {
  757. .channels_min = 2,
  758. .channels_max = 2,
  759. .rates = DAVINCI_MCASP_RATES,
  760. .formats = DAVINCI_MCASP_PCM_FMTS,
  761. },
  762. .capture = {
  763. .channels_min = 2,
  764. .channels_max = 2,
  765. .rates = DAVINCI_MCASP_RATES,
  766. .formats = DAVINCI_MCASP_PCM_FMTS,
  767. },
  768. .ops = &davinci_mcasp_dai_ops,
  769. },
  770. {
  771. "davinci-mcasp.1",
  772. .playback = {
  773. .channels_min = 1,
  774. .channels_max = 384,
  775. .rates = DAVINCI_MCASP_RATES,
  776. .formats = DAVINCI_MCASP_PCM_FMTS,
  777. },
  778. .ops = &davinci_mcasp_dai_ops,
  779. },
  780. };
  781. static const struct of_device_id mcasp_dt_ids[] = {
  782. {
  783. .compatible = "ti,dm646x-mcasp-audio",
  784. .data = (void *)MCASP_VERSION_1,
  785. },
  786. {
  787. .compatible = "ti,da830-mcasp-audio",
  788. .data = (void *)MCASP_VERSION_2,
  789. },
  790. {
  791. .compatible = "ti,omap2-mcasp-audio",
  792. .data = (void *)MCASP_VERSION_3,
  793. },
  794. { /* sentinel */ }
  795. };
  796. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  797. static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
  798. struct platform_device *pdev)
  799. {
  800. struct device_node *np = pdev->dev.of_node;
  801. struct snd_platform_data *pdata = NULL;
  802. const struct of_device_id *match =
  803. of_match_device(of_match_ptr(mcasp_dt_ids), &pdev->dev);
  804. const u32 *of_serial_dir32;
  805. u8 *of_serial_dir;
  806. u32 val;
  807. int i, ret = 0;
  808. if (pdev->dev.platform_data) {
  809. pdata = pdev->dev.platform_data;
  810. return pdata;
  811. } else if (match) {
  812. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  813. if (!pdata) {
  814. ret = -ENOMEM;
  815. goto nodata;
  816. }
  817. } else {
  818. /* control shouldn't reach here. something is wrong */
  819. ret = -EINVAL;
  820. goto nodata;
  821. }
  822. if (match->data)
  823. pdata->version = (u8)((int)match->data);
  824. ret = of_property_read_u32(np, "op-mode", &val);
  825. if (ret >= 0)
  826. pdata->op_mode = val;
  827. ret = of_property_read_u32(np, "tdm-slots", &val);
  828. if (ret >= 0)
  829. pdata->tdm_slots = val;
  830. ret = of_property_read_u32(np, "num-serializer", &val);
  831. if (ret >= 0)
  832. pdata->num_serializer = val;
  833. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  834. val /= sizeof(u32);
  835. if (val != pdata->num_serializer) {
  836. dev_err(&pdev->dev,
  837. "num-serializer(%d) != serial-dir size(%d)\n",
  838. pdata->num_serializer, val);
  839. ret = -EINVAL;
  840. goto nodata;
  841. }
  842. if (of_serial_dir32) {
  843. of_serial_dir = devm_kzalloc(&pdev->dev,
  844. (sizeof(*of_serial_dir) * val),
  845. GFP_KERNEL);
  846. if (!of_serial_dir) {
  847. ret = -ENOMEM;
  848. goto nodata;
  849. }
  850. for (i = 0; i < pdata->num_serializer; i++)
  851. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  852. pdata->serial_dir = of_serial_dir;
  853. }
  854. ret = of_property_read_u32(np, "tx-num-evt", &val);
  855. if (ret >= 0)
  856. pdata->txnumevt = val;
  857. ret = of_property_read_u32(np, "rx-num-evt", &val);
  858. if (ret >= 0)
  859. pdata->rxnumevt = val;
  860. ret = of_property_read_u32(np, "sram-size-playback", &val);
  861. if (ret >= 0)
  862. pdata->sram_size_playback = val;
  863. ret = of_property_read_u32(np, "sram-size-capture", &val);
  864. if (ret >= 0)
  865. pdata->sram_size_capture = val;
  866. return pdata;
  867. nodata:
  868. if (ret < 0) {
  869. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  870. ret);
  871. pdata = NULL;
  872. }
  873. return pdata;
  874. }
  875. static int davinci_mcasp_probe(struct platform_device *pdev)
  876. {
  877. struct davinci_pcm_dma_params *dma_data;
  878. struct resource *mem, *ioarea, *res;
  879. struct snd_platform_data *pdata;
  880. struct davinci_audio_dev *dev;
  881. int ret;
  882. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  883. dev_err(&pdev->dev, "No platform data supplied\n");
  884. return -EINVAL;
  885. }
  886. dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_audio_dev),
  887. GFP_KERNEL);
  888. if (!dev)
  889. return -ENOMEM;
  890. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  891. if (!pdata) {
  892. dev_err(&pdev->dev, "no platform data\n");
  893. return -EINVAL;
  894. }
  895. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  896. if (!mem) {
  897. dev_err(&pdev->dev, "no mem resource?\n");
  898. return -ENODEV;
  899. }
  900. ioarea = devm_request_mem_region(&pdev->dev, mem->start,
  901. resource_size(mem), pdev->name);
  902. if (!ioarea) {
  903. dev_err(&pdev->dev, "Audio region already claimed\n");
  904. return -EBUSY;
  905. }
  906. pm_runtime_enable(&pdev->dev);
  907. ret = pm_runtime_get_sync(&pdev->dev);
  908. if (IS_ERR_VALUE(ret)) {
  909. dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
  910. return ret;
  911. }
  912. dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  913. if (!dev->base) {
  914. dev_err(&pdev->dev, "ioremap failed\n");
  915. ret = -ENOMEM;
  916. goto err_release_clk;
  917. }
  918. dev->op_mode = pdata->op_mode;
  919. dev->tdm_slots = pdata->tdm_slots;
  920. dev->num_serializer = pdata->num_serializer;
  921. dev->serial_dir = pdata->serial_dir;
  922. dev->codec_fmt = pdata->codec_fmt;
  923. dev->version = pdata->version;
  924. dev->txnumevt = pdata->txnumevt;
  925. dev->rxnumevt = pdata->rxnumevt;
  926. dev->dev = &pdev->dev;
  927. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  928. dma_data->asp_chan_q = pdata->asp_chan_q;
  929. dma_data->ram_chan_q = pdata->ram_chan_q;
  930. dma_data->sram_size = pdata->sram_size_playback;
  931. dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  932. mem->start);
  933. /* first TX, then RX */
  934. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  935. if (!res) {
  936. dev_err(&pdev->dev, "no DMA resource\n");
  937. ret = -ENODEV;
  938. goto err_release_clk;
  939. }
  940. dma_data->channel = res->start;
  941. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  942. dma_data->asp_chan_q = pdata->asp_chan_q;
  943. dma_data->ram_chan_q = pdata->ram_chan_q;
  944. dma_data->sram_size = pdata->sram_size_capture;
  945. dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  946. mem->start);
  947. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  948. if (!res) {
  949. dev_err(&pdev->dev, "no DMA resource\n");
  950. ret = -ENODEV;
  951. goto err_release_clk;
  952. }
  953. dma_data->channel = res->start;
  954. dev_set_drvdata(&pdev->dev, dev);
  955. ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);
  956. if (ret != 0)
  957. goto err_release_clk;
  958. ret = davinci_soc_platform_register(&pdev->dev);
  959. if (ret) {
  960. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  961. goto err_unregister_dai;
  962. }
  963. return 0;
  964. err_unregister_dai:
  965. snd_soc_unregister_dai(&pdev->dev);
  966. err_release_clk:
  967. pm_runtime_put_sync(&pdev->dev);
  968. pm_runtime_disable(&pdev->dev);
  969. return ret;
  970. }
  971. static int davinci_mcasp_remove(struct platform_device *pdev)
  972. {
  973. snd_soc_unregister_dai(&pdev->dev);
  974. davinci_soc_platform_unregister(&pdev->dev);
  975. pm_runtime_put_sync(&pdev->dev);
  976. pm_runtime_disable(&pdev->dev);
  977. return 0;
  978. }
  979. static struct platform_driver davinci_mcasp_driver = {
  980. .probe = davinci_mcasp_probe,
  981. .remove = davinci_mcasp_remove,
  982. .driver = {
  983. .name = "davinci-mcasp",
  984. .owner = THIS_MODULE,
  985. .of_match_table = of_match_ptr(mcasp_dt_ids),
  986. },
  987. };
  988. module_platform_driver(davinci_mcasp_driver);
  989. MODULE_AUTHOR("Steve Chen");
  990. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  991. MODULE_LICENSE("GPL");