da9055.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510
  1. /*
  2. * DA9055 ALSA Soc codec driver
  3. *
  4. * Copyright (c) 2012 Dialog Semiconductor
  5. *
  6. * Tested on (Samsung SMDK6410 board + DA9055 EVB) using I2S and I2C
  7. * Written by David Chen <david.chen@diasemi.com> and
  8. * Ashish Chavan <ashish.chavan@kpitcummins.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/i2c.h>
  17. #include <linux/regmap.h>
  18. #include <linux/slab.h>
  19. #include <linux/module.h>
  20. #include <sound/pcm.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #include <sound/initval.h>
  24. #include <sound/tlv.h>
  25. #include <sound/da9055.h>
  26. /* DA9055 register space */
  27. /* Status Registers */
  28. #define DA9055_STATUS1 0x02
  29. #define DA9055_PLL_STATUS 0x03
  30. #define DA9055_AUX_L_GAIN_STATUS 0x04
  31. #define DA9055_AUX_R_GAIN_STATUS 0x05
  32. #define DA9055_MIC_L_GAIN_STATUS 0x06
  33. #define DA9055_MIC_R_GAIN_STATUS 0x07
  34. #define DA9055_MIXIN_L_GAIN_STATUS 0x08
  35. #define DA9055_MIXIN_R_GAIN_STATUS 0x09
  36. #define DA9055_ADC_L_GAIN_STATUS 0x0A
  37. #define DA9055_ADC_R_GAIN_STATUS 0x0B
  38. #define DA9055_DAC_L_GAIN_STATUS 0x0C
  39. #define DA9055_DAC_R_GAIN_STATUS 0x0D
  40. #define DA9055_HP_L_GAIN_STATUS 0x0E
  41. #define DA9055_HP_R_GAIN_STATUS 0x0F
  42. #define DA9055_LINE_GAIN_STATUS 0x10
  43. /* System Initialisation Registers */
  44. #define DA9055_CIF_CTRL 0x20
  45. #define DA9055_DIG_ROUTING_AIF 0X21
  46. #define DA9055_SR 0x22
  47. #define DA9055_REFERENCES 0x23
  48. #define DA9055_PLL_FRAC_TOP 0x24
  49. #define DA9055_PLL_FRAC_BOT 0x25
  50. #define DA9055_PLL_INTEGER 0x26
  51. #define DA9055_PLL_CTRL 0x27
  52. #define DA9055_AIF_CLK_MODE 0x28
  53. #define DA9055_AIF_CTRL 0x29
  54. #define DA9055_DIG_ROUTING_DAC 0x2A
  55. #define DA9055_ALC_CTRL1 0x2B
  56. /* Input - Gain, Select and Filter Registers */
  57. #define DA9055_AUX_L_GAIN 0x30
  58. #define DA9055_AUX_R_GAIN 0x31
  59. #define DA9055_MIXIN_L_SELECT 0x32
  60. #define DA9055_MIXIN_R_SELECT 0x33
  61. #define DA9055_MIXIN_L_GAIN 0x34
  62. #define DA9055_MIXIN_R_GAIN 0x35
  63. #define DA9055_ADC_L_GAIN 0x36
  64. #define DA9055_ADC_R_GAIN 0x37
  65. #define DA9055_ADC_FILTERS1 0x38
  66. #define DA9055_MIC_L_GAIN 0x39
  67. #define DA9055_MIC_R_GAIN 0x3A
  68. /* Output - Gain, Select and Filter Registers */
  69. #define DA9055_DAC_FILTERS5 0x40
  70. #define DA9055_DAC_FILTERS2 0x41
  71. #define DA9055_DAC_FILTERS3 0x42
  72. #define DA9055_DAC_FILTERS4 0x43
  73. #define DA9055_DAC_FILTERS1 0x44
  74. #define DA9055_DAC_L_GAIN 0x45
  75. #define DA9055_DAC_R_GAIN 0x46
  76. #define DA9055_CP_CTRL 0x47
  77. #define DA9055_HP_L_GAIN 0x48
  78. #define DA9055_HP_R_GAIN 0x49
  79. #define DA9055_LINE_GAIN 0x4A
  80. #define DA9055_MIXOUT_L_SELECT 0x4B
  81. #define DA9055_MIXOUT_R_SELECT 0x4C
  82. /* System Controller Registers */
  83. #define DA9055_SYSTEM_MODES_INPUT 0x50
  84. #define DA9055_SYSTEM_MODES_OUTPUT 0x51
  85. /* Control Registers */
  86. #define DA9055_AUX_L_CTRL 0x60
  87. #define DA9055_AUX_R_CTRL 0x61
  88. #define DA9055_MIC_BIAS_CTRL 0x62
  89. #define DA9055_MIC_L_CTRL 0x63
  90. #define DA9055_MIC_R_CTRL 0x64
  91. #define DA9055_MIXIN_L_CTRL 0x65
  92. #define DA9055_MIXIN_R_CTRL 0x66
  93. #define DA9055_ADC_L_CTRL 0x67
  94. #define DA9055_ADC_R_CTRL 0x68
  95. #define DA9055_DAC_L_CTRL 0x69
  96. #define DA9055_DAC_R_CTRL 0x6A
  97. #define DA9055_HP_L_CTRL 0x6B
  98. #define DA9055_HP_R_CTRL 0x6C
  99. #define DA9055_LINE_CTRL 0x6D
  100. #define DA9055_MIXOUT_L_CTRL 0x6E
  101. #define DA9055_MIXOUT_R_CTRL 0x6F
  102. /* Configuration Registers */
  103. #define DA9055_LDO_CTRL 0x90
  104. #define DA9055_IO_CTRL 0x91
  105. #define DA9055_GAIN_RAMP_CTRL 0x92
  106. #define DA9055_MIC_CONFIG 0x93
  107. #define DA9055_PC_COUNT 0x94
  108. #define DA9055_CP_VOL_THRESHOLD1 0x95
  109. #define DA9055_CP_DELAY 0x96
  110. #define DA9055_CP_DETECTOR 0x97
  111. #define DA9055_AIF_OFFSET 0x98
  112. #define DA9055_DIG_CTRL 0x99
  113. #define DA9055_ALC_CTRL2 0x9A
  114. #define DA9055_ALC_CTRL3 0x9B
  115. #define DA9055_ALC_NOISE 0x9C
  116. #define DA9055_ALC_TARGET_MIN 0x9D
  117. #define DA9055_ALC_TARGET_MAX 0x9E
  118. #define DA9055_ALC_GAIN_LIMITS 0x9F
  119. #define DA9055_ALC_ANA_GAIN_LIMITS 0xA0
  120. #define DA9055_ALC_ANTICLIP_CTRL 0xA1
  121. #define DA9055_ALC_ANTICLIP_LEVEL 0xA2
  122. #define DA9055_ALC_OFFSET_OP2M_L 0xA6
  123. #define DA9055_ALC_OFFSET_OP2U_L 0xA7
  124. #define DA9055_ALC_OFFSET_OP2M_R 0xAB
  125. #define DA9055_ALC_OFFSET_OP2U_R 0xAC
  126. #define DA9055_ALC_CIC_OP_LVL_CTRL 0xAD
  127. #define DA9055_ALC_CIC_OP_LVL_DATA 0xAE
  128. #define DA9055_DAC_NG_SETUP_TIME 0xAF
  129. #define DA9055_DAC_NG_OFF_THRESHOLD 0xB0
  130. #define DA9055_DAC_NG_ON_THRESHOLD 0xB1
  131. #define DA9055_DAC_NG_CTRL 0xB2
  132. /* SR bit fields */
  133. #define DA9055_SR_8000 (0x1 << 0)
  134. #define DA9055_SR_11025 (0x2 << 0)
  135. #define DA9055_SR_12000 (0x3 << 0)
  136. #define DA9055_SR_16000 (0x5 << 0)
  137. #define DA9055_SR_22050 (0x6 << 0)
  138. #define DA9055_SR_24000 (0x7 << 0)
  139. #define DA9055_SR_32000 (0x9 << 0)
  140. #define DA9055_SR_44100 (0xA << 0)
  141. #define DA9055_SR_48000 (0xB << 0)
  142. #define DA9055_SR_88200 (0xE << 0)
  143. #define DA9055_SR_96000 (0xF << 0)
  144. /* REFERENCES bit fields */
  145. #define DA9055_BIAS_EN (1 << 3)
  146. #define DA9055_VMID_EN (1 << 7)
  147. /* PLL_CTRL bit fields */
  148. #define DA9055_PLL_INDIV_10_20_MHZ (1 << 2)
  149. #define DA9055_PLL_SRM_EN (1 << 6)
  150. #define DA9055_PLL_EN (1 << 7)
  151. /* AIF_CLK_MODE bit fields */
  152. #define DA9055_AIF_BCLKS_PER_WCLK_32 (0 << 0)
  153. #define DA9055_AIF_BCLKS_PER_WCLK_64 (1 << 0)
  154. #define DA9055_AIF_BCLKS_PER_WCLK_128 (2 << 0)
  155. #define DA9055_AIF_BCLKS_PER_WCLK_256 (3 << 0)
  156. #define DA9055_AIF_CLK_EN_SLAVE_MODE (0 << 7)
  157. #define DA9055_AIF_CLK_EN_MASTER_MODE (1 << 7)
  158. /* AIF_CTRL bit fields */
  159. #define DA9055_AIF_FORMAT_I2S_MODE (0 << 0)
  160. #define DA9055_AIF_FORMAT_LEFT_J (1 << 0)
  161. #define DA9055_AIF_FORMAT_RIGHT_J (2 << 0)
  162. #define DA9055_AIF_WORD_S16_LE (0 << 2)
  163. #define DA9055_AIF_WORD_S20_3LE (1 << 2)
  164. #define DA9055_AIF_WORD_S24_LE (2 << 2)
  165. #define DA9055_AIF_WORD_S32_LE (3 << 2)
  166. /* MIXIN_L_CTRL bit fields */
  167. #define DA9055_MIXIN_L_MIX_EN (1 << 3)
  168. /* MIXIN_R_CTRL bit fields */
  169. #define DA9055_MIXIN_R_MIX_EN (1 << 3)
  170. /* ADC_L_CTRL bit fields */
  171. #define DA9055_ADC_L_EN (1 << 7)
  172. /* ADC_R_CTRL bit fields */
  173. #define DA9055_ADC_R_EN (1 << 7)
  174. /* DAC_L_CTRL bit fields */
  175. #define DA9055_DAC_L_MUTE_EN (1 << 6)
  176. /* DAC_R_CTRL bit fields */
  177. #define DA9055_DAC_R_MUTE_EN (1 << 6)
  178. /* HP_L_CTRL bit fields */
  179. #define DA9055_HP_L_AMP_OE (1 << 3)
  180. /* HP_R_CTRL bit fields */
  181. #define DA9055_HP_R_AMP_OE (1 << 3)
  182. /* LINE_CTRL bit fields */
  183. #define DA9055_LINE_AMP_OE (1 << 3)
  184. /* MIXOUT_L_CTRL bit fields */
  185. #define DA9055_MIXOUT_L_MIX_EN (1 << 3)
  186. /* MIXOUT_R_CTRL bit fields */
  187. #define DA9055_MIXOUT_R_MIX_EN (1 << 3)
  188. /* MIC bias select bit fields */
  189. #define DA9055_MICBIAS2_EN (1 << 6)
  190. /* ALC_CIC_OP_LEVEL_CTRL bit fields */
  191. #define DA9055_ALC_DATA_MIDDLE (2 << 0)
  192. #define DA9055_ALC_DATA_TOP (3 << 0)
  193. #define DA9055_ALC_CIC_OP_CHANNEL_LEFT (0 << 7)
  194. #define DA9055_ALC_CIC_OP_CHANNEL_RIGHT (1 << 7)
  195. #define DA9055_AIF_BCLK_MASK (3 << 0)
  196. #define DA9055_AIF_CLK_MODE_MASK (1 << 7)
  197. #define DA9055_AIF_FORMAT_MASK (3 << 0)
  198. #define DA9055_AIF_WORD_LENGTH_MASK (3 << 2)
  199. #define DA9055_GAIN_RAMPING_EN (1 << 5)
  200. #define DA9055_MICBIAS_LEVEL_MASK (3 << 4)
  201. #define DA9055_ALC_OFFSET_15_8 0x00FF00
  202. #define DA9055_ALC_OFFSET_17_16 0x030000
  203. #define DA9055_ALC_AVG_ITERATIONS 5
  204. struct pll_div {
  205. int fref;
  206. int fout;
  207. u8 frac_top;
  208. u8 frac_bot;
  209. u8 integer;
  210. u8 mode; /* 0 = slave, 1 = master */
  211. };
  212. /* PLL divisor table */
  213. static const struct pll_div da9055_pll_div[] = {
  214. /* for MASTER mode, fs = 44.1Khz and its harmonics */
  215. {11289600, 2822400, 0x00, 0x00, 0x20, 1}, /* MCLK=11.2896Mhz */
  216. {12000000, 2822400, 0x03, 0x61, 0x1E, 1}, /* MCLK=12Mhz */
  217. {12288000, 2822400, 0x0C, 0xCC, 0x1D, 1}, /* MCLK=12.288Mhz */
  218. {13000000, 2822400, 0x19, 0x45, 0x1B, 1}, /* MCLK=13Mhz */
  219. {13500000, 2822400, 0x18, 0x56, 0x1A, 1}, /* MCLK=13.5Mhz */
  220. {14400000, 2822400, 0x02, 0xD0, 0x19, 1}, /* MCLK=14.4Mhz */
  221. {19200000, 2822400, 0x1A, 0x1C, 0x12, 1}, /* MCLK=19.2Mhz */
  222. {19680000, 2822400, 0x0B, 0x6D, 0x12, 1}, /* MCLK=19.68Mhz */
  223. {19800000, 2822400, 0x07, 0xDD, 0x12, 1}, /* MCLK=19.8Mhz */
  224. /* for MASTER mode, fs = 48Khz and its harmonics */
  225. {11289600, 3072000, 0x1A, 0x8E, 0x22, 1}, /* MCLK=11.2896Mhz */
  226. {12000000, 3072000, 0x18, 0x93, 0x20, 1}, /* MCLK=12Mhz */
  227. {12288000, 3072000, 0x00, 0x00, 0x20, 1}, /* MCLK=12.288Mhz */
  228. {13000000, 3072000, 0x07, 0xEA, 0x1E, 1}, /* MCLK=13Mhz */
  229. {13500000, 3072000, 0x04, 0x11, 0x1D, 1}, /* MCLK=13.5Mhz */
  230. {14400000, 3072000, 0x09, 0xD0, 0x1B, 1}, /* MCLK=14.4Mhz */
  231. {19200000, 3072000, 0x0F, 0x5C, 0x14, 1}, /* MCLK=19.2Mhz */
  232. {19680000, 3072000, 0x1F, 0x60, 0x13, 1}, /* MCLK=19.68Mhz */
  233. {19800000, 3072000, 0x1B, 0x80, 0x13, 1}, /* MCLK=19.8Mhz */
  234. /* for SLAVE mode with SRM */
  235. {11289600, 2822400, 0x0D, 0x47, 0x21, 0}, /* MCLK=11.2896Mhz */
  236. {12000000, 2822400, 0x0D, 0xFA, 0x1F, 0}, /* MCLK=12Mhz */
  237. {12288000, 2822400, 0x16, 0x66, 0x1E, 0}, /* MCLK=12.288Mhz */
  238. {13000000, 2822400, 0x00, 0x98, 0x1D, 0}, /* MCLK=13Mhz */
  239. {13500000, 2822400, 0x1E, 0x33, 0x1B, 0}, /* MCLK=13.5Mhz */
  240. {14400000, 2822400, 0x06, 0x50, 0x1A, 0}, /* MCLK=14.4Mhz */
  241. {19200000, 2822400, 0x14, 0xBC, 0x13, 0}, /* MCLK=19.2Mhz */
  242. {19680000, 2822400, 0x05, 0x66, 0x13, 0}, /* MCLK=19.68Mhz */
  243. {19800000, 2822400, 0x01, 0xAE, 0x13, 0}, /* MCLK=19.8Mhz */
  244. };
  245. enum clk_src {
  246. DA9055_CLKSRC_MCLK
  247. };
  248. /* Gain and Volume */
  249. static const unsigned int aux_vol_tlv[] = {
  250. TLV_DB_RANGE_HEAD(2),
  251. 0x0, 0x10, TLV_DB_SCALE_ITEM(-5400, 0, 0),
  252. /* -54dB to 15dB */
  253. 0x11, 0x3f, TLV_DB_SCALE_ITEM(-5400, 150, 0)
  254. };
  255. static const unsigned int digital_gain_tlv[] = {
  256. TLV_DB_RANGE_HEAD(2),
  257. 0x0, 0x07, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
  258. /* -78dB to 12dB */
  259. 0x08, 0x7f, TLV_DB_SCALE_ITEM(-7800, 75, 0)
  260. };
  261. static const unsigned int alc_analog_gain_tlv[] = {
  262. TLV_DB_RANGE_HEAD(2),
  263. 0x0, 0x0, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
  264. /* 0dB to 36dB */
  265. 0x01, 0x07, TLV_DB_SCALE_ITEM(0, 600, 0)
  266. };
  267. static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, -600, 600, 0);
  268. static const DECLARE_TLV_DB_SCALE(mixin_gain_tlv, -450, 150, 0);
  269. static const DECLARE_TLV_DB_SCALE(eq_gain_tlv, -1050, 150, 0);
  270. static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -5700, 100, 0);
  271. static const DECLARE_TLV_DB_SCALE(lineout_vol_tlv, -4800, 100, 0);
  272. static const DECLARE_TLV_DB_SCALE(alc_threshold_tlv, -9450, 150, 0);
  273. static const DECLARE_TLV_DB_SCALE(alc_gain_tlv, 0, 600, 0);
  274. /* ADC and DAC high pass filter cutoff value */
  275. static const char * const da9055_hpf_cutoff_txt[] = {
  276. "Fs/24000", "Fs/12000", "Fs/6000", "Fs/3000"
  277. };
  278. static const struct soc_enum da9055_dac_hpf_cutoff =
  279. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
  280. static const struct soc_enum da9055_adc_hpf_cutoff =
  281. SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
  282. /* ADC and DAC voice mode (8kHz) high pass cutoff value */
  283. static const char * const da9055_vf_cutoff_txt[] = {
  284. "2.5Hz", "25Hz", "50Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  285. };
  286. static const struct soc_enum da9055_dac_vf_cutoff =
  287. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
  288. static const struct soc_enum da9055_adc_vf_cutoff =
  289. SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
  290. /* Gain ramping rate value */
  291. static const char * const da9055_gain_ramping_txt[] = {
  292. "nominal rate", "nominal rate * 4", "nominal rate * 8",
  293. "nominal rate / 8"
  294. };
  295. static const struct soc_enum da9055_gain_ramping_rate =
  296. SOC_ENUM_SINGLE(DA9055_GAIN_RAMP_CTRL, 0, 4, da9055_gain_ramping_txt);
  297. /* DAC noise gate setup time value */
  298. static const char * const da9055_dac_ng_setup_time_txt[] = {
  299. "256 samples", "512 samples", "1024 samples", "2048 samples"
  300. };
  301. static const struct soc_enum da9055_dac_ng_setup_time =
  302. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 0, 4,
  303. da9055_dac_ng_setup_time_txt);
  304. /* DAC noise gate rampup rate value */
  305. static const char * const da9055_dac_ng_rampup_txt[] = {
  306. "0.02 ms/dB", "0.16 ms/dB"
  307. };
  308. static const struct soc_enum da9055_dac_ng_rampup_rate =
  309. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 2, 2,
  310. da9055_dac_ng_rampup_txt);
  311. /* DAC noise gate rampdown rate value */
  312. static const char * const da9055_dac_ng_rampdown_txt[] = {
  313. "0.64 ms/dB", "20.48 ms/dB"
  314. };
  315. static const struct soc_enum da9055_dac_ng_rampdown_rate =
  316. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 3, 2,
  317. da9055_dac_ng_rampdown_txt);
  318. /* DAC soft mute rate value */
  319. static const char * const da9055_dac_soft_mute_rate_txt[] = {
  320. "1", "2", "4", "8", "16", "32", "64"
  321. };
  322. static const struct soc_enum da9055_dac_soft_mute_rate =
  323. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS5, 4, 7,
  324. da9055_dac_soft_mute_rate_txt);
  325. /* DAC routing select */
  326. static const char * const da9055_dac_src_txt[] = {
  327. "ADC output left", "ADC output right", "AIF input left",
  328. "AIF input right"
  329. };
  330. static const struct soc_enum da9055_dac_l_src =
  331. SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 0, 4, da9055_dac_src_txt);
  332. static const struct soc_enum da9055_dac_r_src =
  333. SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 4, 4, da9055_dac_src_txt);
  334. /* MIC PGA Left source select */
  335. static const char * const da9055_mic_l_src_txt[] = {
  336. "MIC1_P_N", "MIC1_P", "MIC1_N", "MIC2_L"
  337. };
  338. static const struct soc_enum da9055_mic_l_src =
  339. SOC_ENUM_SINGLE(DA9055_MIXIN_L_SELECT, 4, 4, da9055_mic_l_src_txt);
  340. /* MIC PGA Right source select */
  341. static const char * const da9055_mic_r_src_txt[] = {
  342. "MIC2_R_L", "MIC2_R", "MIC2_L"
  343. };
  344. static const struct soc_enum da9055_mic_r_src =
  345. SOC_ENUM_SINGLE(DA9055_MIXIN_R_SELECT, 4, 3, da9055_mic_r_src_txt);
  346. /* ALC Input Signal Tracking rate select */
  347. static const char * const da9055_signal_tracking_rate_txt[] = {
  348. "1/4", "1/16", "1/256", "1/65536"
  349. };
  350. static const struct soc_enum da9055_integ_attack_rate =
  351. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 4, 4,
  352. da9055_signal_tracking_rate_txt);
  353. static const struct soc_enum da9055_integ_release_rate =
  354. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 6, 4,
  355. da9055_signal_tracking_rate_txt);
  356. /* ALC Attack Rate select */
  357. static const char * const da9055_attack_rate_txt[] = {
  358. "44/fs", "88/fs", "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs",
  359. "5632/fs", "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
  360. };
  361. static const struct soc_enum da9055_attack_rate =
  362. SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 0, 13, da9055_attack_rate_txt);
  363. /* ALC Release Rate select */
  364. static const char * const da9055_release_rate_txt[] = {
  365. "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs", "5632/fs",
  366. "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
  367. };
  368. static const struct soc_enum da9055_release_rate =
  369. SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 4, 11, da9055_release_rate_txt);
  370. /* ALC Hold Time select */
  371. static const char * const da9055_hold_time_txt[] = {
  372. "62/fs", "124/fs", "248/fs", "496/fs", "992/fs", "1984/fs", "3968/fs",
  373. "7936/fs", "15872/fs", "31744/fs", "63488/fs", "126976/fs",
  374. "253952/fs", "507904/fs", "1015808/fs", "2031616/fs"
  375. };
  376. static const struct soc_enum da9055_hold_time =
  377. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 0, 16, da9055_hold_time_txt);
  378. static int da9055_get_alc_data(struct snd_soc_codec *codec, u8 reg_val)
  379. {
  380. int mid_data, top_data;
  381. int sum = 0;
  382. u8 iteration;
  383. for (iteration = 0; iteration < DA9055_ALC_AVG_ITERATIONS;
  384. iteration++) {
  385. /* Select the left or right channel and capture data */
  386. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL, reg_val);
  387. /* Select middle 8 bits for read back from data register */
  388. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
  389. reg_val | DA9055_ALC_DATA_MIDDLE);
  390. mid_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
  391. /* Select top 8 bits for read back from data register */
  392. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
  393. reg_val | DA9055_ALC_DATA_TOP);
  394. top_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
  395. sum += ((mid_data << 8) | (top_data << 16));
  396. }
  397. return sum / DA9055_ALC_AVG_ITERATIONS;
  398. }
  399. static int da9055_put_alc_sw(struct snd_kcontrol *kcontrol,
  400. struct snd_ctl_elem_value *ucontrol)
  401. {
  402. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  403. u8 reg_val, adc_left, adc_right;
  404. int avg_left_data, avg_right_data, offset_l, offset_r;
  405. if (ucontrol->value.integer.value[0]) {
  406. /*
  407. * While enabling ALC (or ALC sync mode), calibration of the DC
  408. * offsets must be done first
  409. */
  410. /* Save current values from ADC control registers */
  411. adc_left = snd_soc_read(codec, DA9055_ADC_L_CTRL);
  412. adc_right = snd_soc_read(codec, DA9055_ADC_R_CTRL);
  413. /* Enable ADC Left and Right */
  414. snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
  415. DA9055_ADC_L_EN, DA9055_ADC_L_EN);
  416. snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
  417. DA9055_ADC_R_EN, DA9055_ADC_R_EN);
  418. /* Calculate average for Left and Right data */
  419. /* Left Data */
  420. avg_left_data = da9055_get_alc_data(codec,
  421. DA9055_ALC_CIC_OP_CHANNEL_LEFT);
  422. /* Right Data */
  423. avg_right_data = da9055_get_alc_data(codec,
  424. DA9055_ALC_CIC_OP_CHANNEL_RIGHT);
  425. /* Calculate DC offset */
  426. offset_l = -avg_left_data;
  427. offset_r = -avg_right_data;
  428. reg_val = (offset_l & DA9055_ALC_OFFSET_15_8) >> 8;
  429. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_L, reg_val);
  430. reg_val = (offset_l & DA9055_ALC_OFFSET_17_16) >> 16;
  431. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_L, reg_val);
  432. reg_val = (offset_r & DA9055_ALC_OFFSET_15_8) >> 8;
  433. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_R, reg_val);
  434. reg_val = (offset_r & DA9055_ALC_OFFSET_17_16) >> 16;
  435. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_R, reg_val);
  436. /* Restore original values of ADC control registers */
  437. snd_soc_write(codec, DA9055_ADC_L_CTRL, adc_left);
  438. snd_soc_write(codec, DA9055_ADC_R_CTRL, adc_right);
  439. }
  440. return snd_soc_put_volsw(kcontrol, ucontrol);
  441. }
  442. static const struct snd_kcontrol_new da9055_snd_controls[] = {
  443. /* Volume controls */
  444. SOC_DOUBLE_R_TLV("Mic Volume",
  445. DA9055_MIC_L_GAIN, DA9055_MIC_R_GAIN,
  446. 0, 0x7, 0, mic_vol_tlv),
  447. SOC_DOUBLE_R_TLV("Aux Volume",
  448. DA9055_AUX_L_GAIN, DA9055_AUX_R_GAIN,
  449. 0, 0x3f, 0, aux_vol_tlv),
  450. SOC_DOUBLE_R_TLV("Mixin PGA Volume",
  451. DA9055_MIXIN_L_GAIN, DA9055_MIXIN_R_GAIN,
  452. 0, 0xf, 0, mixin_gain_tlv),
  453. SOC_DOUBLE_R_TLV("ADC Volume",
  454. DA9055_ADC_L_GAIN, DA9055_ADC_R_GAIN,
  455. 0, 0x7f, 0, digital_gain_tlv),
  456. SOC_DOUBLE_R_TLV("DAC Volume",
  457. DA9055_DAC_L_GAIN, DA9055_DAC_R_GAIN,
  458. 0, 0x7f, 0, digital_gain_tlv),
  459. SOC_DOUBLE_R_TLV("Headphone Volume",
  460. DA9055_HP_L_GAIN, DA9055_HP_R_GAIN,
  461. 0, 0x3f, 0, hp_vol_tlv),
  462. SOC_SINGLE_TLV("Lineout Volume", DA9055_LINE_GAIN, 0, 0x3f, 0,
  463. lineout_vol_tlv),
  464. /* DAC Equalizer controls */
  465. SOC_SINGLE("DAC EQ Switch", DA9055_DAC_FILTERS4, 7, 1, 0),
  466. SOC_SINGLE_TLV("DAC EQ1 Volume", DA9055_DAC_FILTERS2, 0, 0xf, 0,
  467. eq_gain_tlv),
  468. SOC_SINGLE_TLV("DAC EQ2 Volume", DA9055_DAC_FILTERS2, 4, 0xf, 0,
  469. eq_gain_tlv),
  470. SOC_SINGLE_TLV("DAC EQ3 Volume", DA9055_DAC_FILTERS3, 0, 0xf, 0,
  471. eq_gain_tlv),
  472. SOC_SINGLE_TLV("DAC EQ4 Volume", DA9055_DAC_FILTERS3, 4, 0xf, 0,
  473. eq_gain_tlv),
  474. SOC_SINGLE_TLV("DAC EQ5 Volume", DA9055_DAC_FILTERS4, 0, 0xf, 0,
  475. eq_gain_tlv),
  476. /* High Pass Filter and Voice Mode controls */
  477. SOC_SINGLE("ADC HPF Switch", DA9055_ADC_FILTERS1, 7, 1, 0),
  478. SOC_ENUM("ADC HPF Cutoff", da9055_adc_hpf_cutoff),
  479. SOC_SINGLE("ADC Voice Mode Switch", DA9055_ADC_FILTERS1, 3, 1, 0),
  480. SOC_ENUM("ADC Voice Cutoff", da9055_adc_vf_cutoff),
  481. SOC_SINGLE("DAC HPF Switch", DA9055_DAC_FILTERS1, 7, 1, 0),
  482. SOC_ENUM("DAC HPF Cutoff", da9055_dac_hpf_cutoff),
  483. SOC_SINGLE("DAC Voice Mode Switch", DA9055_DAC_FILTERS1, 3, 1, 0),
  484. SOC_ENUM("DAC Voice Cutoff", da9055_dac_vf_cutoff),
  485. /* Mute controls */
  486. SOC_DOUBLE_R("Mic Switch", DA9055_MIC_L_CTRL,
  487. DA9055_MIC_R_CTRL, 6, 1, 0),
  488. SOC_DOUBLE_R("Aux Switch", DA9055_AUX_L_CTRL,
  489. DA9055_AUX_R_CTRL, 6, 1, 0),
  490. SOC_DOUBLE_R("Mixin PGA Switch", DA9055_MIXIN_L_CTRL,
  491. DA9055_MIXIN_R_CTRL, 6, 1, 0),
  492. SOC_DOUBLE_R("ADC Switch", DA9055_ADC_L_CTRL,
  493. DA9055_ADC_R_CTRL, 6, 1, 0),
  494. SOC_DOUBLE_R("Headphone Switch", DA9055_HP_L_CTRL,
  495. DA9055_HP_R_CTRL, 6, 1, 0),
  496. SOC_SINGLE("Lineout Switch", DA9055_LINE_CTRL, 6, 1, 0),
  497. SOC_SINGLE("DAC Soft Mute Switch", DA9055_DAC_FILTERS5, 7, 1, 0),
  498. SOC_ENUM("DAC Soft Mute Rate", da9055_dac_soft_mute_rate),
  499. /* Zero Cross controls */
  500. SOC_DOUBLE_R("Aux ZC Switch", DA9055_AUX_L_CTRL,
  501. DA9055_AUX_R_CTRL, 4, 1, 0),
  502. SOC_DOUBLE_R("Mixin PGA ZC Switch", DA9055_MIXIN_L_CTRL,
  503. DA9055_MIXIN_R_CTRL, 4, 1, 0),
  504. SOC_DOUBLE_R("Headphone ZC Switch", DA9055_HP_L_CTRL,
  505. DA9055_HP_R_CTRL, 4, 1, 0),
  506. SOC_SINGLE("Lineout ZC Switch", DA9055_LINE_CTRL, 4, 1, 0),
  507. /* Gain Ramping controls */
  508. SOC_DOUBLE_R("Aux Gain Ramping Switch", DA9055_AUX_L_CTRL,
  509. DA9055_AUX_R_CTRL, 5, 1, 0),
  510. SOC_DOUBLE_R("Mixin Gain Ramping Switch", DA9055_MIXIN_L_CTRL,
  511. DA9055_MIXIN_R_CTRL, 5, 1, 0),
  512. SOC_DOUBLE_R("ADC Gain Ramping Switch", DA9055_ADC_L_CTRL,
  513. DA9055_ADC_R_CTRL, 5, 1, 0),
  514. SOC_DOUBLE_R("DAC Gain Ramping Switch", DA9055_DAC_L_CTRL,
  515. DA9055_DAC_R_CTRL, 5, 1, 0),
  516. SOC_DOUBLE_R("Headphone Gain Ramping Switch", DA9055_HP_L_CTRL,
  517. DA9055_HP_R_CTRL, 5, 1, 0),
  518. SOC_SINGLE("Lineout Gain Ramping Switch", DA9055_LINE_CTRL, 5, 1, 0),
  519. SOC_ENUM("Gain Ramping Rate", da9055_gain_ramping_rate),
  520. /* DAC Noise Gate controls */
  521. SOC_SINGLE("DAC NG Switch", DA9055_DAC_NG_CTRL, 7, 1, 0),
  522. SOC_SINGLE("DAC NG ON Threshold", DA9055_DAC_NG_ON_THRESHOLD,
  523. 0, 0x7, 0),
  524. SOC_SINGLE("DAC NG OFF Threshold", DA9055_DAC_NG_OFF_THRESHOLD,
  525. 0, 0x7, 0),
  526. SOC_ENUM("DAC NG Setup Time", da9055_dac_ng_setup_time),
  527. SOC_ENUM("DAC NG Rampup Rate", da9055_dac_ng_rampup_rate),
  528. SOC_ENUM("DAC NG Rampdown Rate", da9055_dac_ng_rampdown_rate),
  529. /* DAC Invertion control */
  530. SOC_SINGLE("DAC Left Invert", DA9055_DIG_CTRL, 3, 1, 0),
  531. SOC_SINGLE("DAC Right Invert", DA9055_DIG_CTRL, 7, 1, 0),
  532. /* DMIC controls */
  533. SOC_DOUBLE_R("DMIC Switch", DA9055_MIXIN_L_SELECT,
  534. DA9055_MIXIN_R_SELECT, 7, 1, 0),
  535. /* ALC Controls */
  536. SOC_DOUBLE_EXT("ALC Switch", DA9055_ALC_CTRL1, 3, 7, 1, 0,
  537. snd_soc_get_volsw, da9055_put_alc_sw),
  538. SOC_SINGLE_EXT("ALC Sync Mode Switch", DA9055_ALC_CTRL1, 1, 1, 0,
  539. snd_soc_get_volsw, da9055_put_alc_sw),
  540. SOC_SINGLE("ALC Offset Switch", DA9055_ALC_CTRL1, 0, 1, 0),
  541. SOC_SINGLE("ALC Anticlip Mode Switch", DA9055_ALC_ANTICLIP_CTRL,
  542. 7, 1, 0),
  543. SOC_SINGLE("ALC Anticlip Level", DA9055_ALC_ANTICLIP_LEVEL,
  544. 0, 0x7f, 0),
  545. SOC_SINGLE_TLV("ALC Min Threshold Volume", DA9055_ALC_TARGET_MIN,
  546. 0, 0x3f, 1, alc_threshold_tlv),
  547. SOC_SINGLE_TLV("ALC Max Threshold Volume", DA9055_ALC_TARGET_MAX,
  548. 0, 0x3f, 1, alc_threshold_tlv),
  549. SOC_SINGLE_TLV("ALC Noise Threshold Volume", DA9055_ALC_NOISE,
  550. 0, 0x3f, 1, alc_threshold_tlv),
  551. SOC_SINGLE_TLV("ALC Max Gain Volume", DA9055_ALC_GAIN_LIMITS,
  552. 4, 0xf, 0, alc_gain_tlv),
  553. SOC_SINGLE_TLV("ALC Max Attenuation Volume", DA9055_ALC_GAIN_LIMITS,
  554. 0, 0xf, 0, alc_gain_tlv),
  555. SOC_SINGLE_TLV("ALC Min Analog Gain Volume",
  556. DA9055_ALC_ANA_GAIN_LIMITS,
  557. 0, 0x7, 0, alc_analog_gain_tlv),
  558. SOC_SINGLE_TLV("ALC Max Analog Gain Volume",
  559. DA9055_ALC_ANA_GAIN_LIMITS,
  560. 4, 0x7, 0, alc_analog_gain_tlv),
  561. SOC_ENUM("ALC Attack Rate", da9055_attack_rate),
  562. SOC_ENUM("ALC Release Rate", da9055_release_rate),
  563. SOC_ENUM("ALC Hold Time", da9055_hold_time),
  564. /*
  565. * Rate at which input signal envelope is tracked as the signal gets
  566. * larger
  567. */
  568. SOC_ENUM("ALC Integ Attack Rate", da9055_integ_attack_rate),
  569. /*
  570. * Rate at which input signal envelope is tracked as the signal gets
  571. * smaller
  572. */
  573. SOC_ENUM("ALC Integ Release Rate", da9055_integ_release_rate),
  574. };
  575. /* DAPM Controls */
  576. /* Mic PGA Left Source */
  577. static const struct snd_kcontrol_new da9055_mic_l_mux_controls =
  578. SOC_DAPM_ENUM("Route", da9055_mic_l_src);
  579. /* Mic PGA Right Source */
  580. static const struct snd_kcontrol_new da9055_mic_r_mux_controls =
  581. SOC_DAPM_ENUM("Route", da9055_mic_r_src);
  582. /* In Mixer Left */
  583. static const struct snd_kcontrol_new da9055_dapm_mixinl_controls[] = {
  584. SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXIN_L_SELECT, 0, 1, 0),
  585. SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_L_SELECT, 1, 1, 0),
  586. SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_L_SELECT, 2, 1, 0),
  587. };
  588. /* In Mixer Right */
  589. static const struct snd_kcontrol_new da9055_dapm_mixinr_controls[] = {
  590. SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXIN_R_SELECT, 0, 1, 0),
  591. SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_R_SELECT, 1, 1, 0),
  592. SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_R_SELECT, 2, 1, 0),
  593. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXIN_R_SELECT, 3, 1, 0),
  594. };
  595. /* DAC Left Source */
  596. static const struct snd_kcontrol_new da9055_dac_l_mux_controls =
  597. SOC_DAPM_ENUM("Route", da9055_dac_l_src);
  598. /* DAC Right Source */
  599. static const struct snd_kcontrol_new da9055_dac_r_mux_controls =
  600. SOC_DAPM_ENUM("Route", da9055_dac_r_src);
  601. /* Out Mixer Left */
  602. static const struct snd_kcontrol_new da9055_dapm_mixoutl_controls[] = {
  603. SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXOUT_L_SELECT, 0, 1, 0),
  604. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_L_SELECT, 1, 1, 0),
  605. SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_L_SELECT, 2, 1, 0),
  606. SOC_DAPM_SINGLE("DAC Left Switch", DA9055_MIXOUT_L_SELECT, 3, 1, 0),
  607. SOC_DAPM_SINGLE("Aux Left Invert Switch", DA9055_MIXOUT_L_SELECT,
  608. 4, 1, 0),
  609. SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_L_SELECT,
  610. 5, 1, 0),
  611. SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_L_SELECT,
  612. 6, 1, 0),
  613. };
  614. /* Out Mixer Right */
  615. static const struct snd_kcontrol_new da9055_dapm_mixoutr_controls[] = {
  616. SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXOUT_R_SELECT, 0, 1, 0),
  617. SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_R_SELECT, 1, 1, 0),
  618. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_R_SELECT, 2, 1, 0),
  619. SOC_DAPM_SINGLE("DAC Right Switch", DA9055_MIXOUT_R_SELECT, 3, 1, 0),
  620. SOC_DAPM_SINGLE("Aux Right Invert Switch", DA9055_MIXOUT_R_SELECT,
  621. 4, 1, 0),
  622. SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_R_SELECT,
  623. 5, 1, 0),
  624. SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_R_SELECT,
  625. 6, 1, 0),
  626. };
  627. /* DAPM widgets */
  628. static const struct snd_soc_dapm_widget da9055_dapm_widgets[] = {
  629. /* Input Side */
  630. /* Input Lines */
  631. SND_SOC_DAPM_INPUT("MIC1"),
  632. SND_SOC_DAPM_INPUT("MIC2"),
  633. SND_SOC_DAPM_INPUT("AUXL"),
  634. SND_SOC_DAPM_INPUT("AUXR"),
  635. /* MUXs for Mic PGA source selection */
  636. SND_SOC_DAPM_MUX("Mic Left Source", SND_SOC_NOPM, 0, 0,
  637. &da9055_mic_l_mux_controls),
  638. SND_SOC_DAPM_MUX("Mic Right Source", SND_SOC_NOPM, 0, 0,
  639. &da9055_mic_r_mux_controls),
  640. /* Input PGAs */
  641. SND_SOC_DAPM_PGA("Mic Left", DA9055_MIC_L_CTRL, 7, 0, NULL, 0),
  642. SND_SOC_DAPM_PGA("Mic Right", DA9055_MIC_R_CTRL, 7, 0, NULL, 0),
  643. SND_SOC_DAPM_PGA("Aux Left", DA9055_AUX_L_CTRL, 7, 0, NULL, 0),
  644. SND_SOC_DAPM_PGA("Aux Right", DA9055_AUX_R_CTRL, 7, 0, NULL, 0),
  645. SND_SOC_DAPM_PGA("MIXIN Left", DA9055_MIXIN_L_CTRL, 7, 0, NULL, 0),
  646. SND_SOC_DAPM_PGA("MIXIN Right", DA9055_MIXIN_R_CTRL, 7, 0, NULL, 0),
  647. SND_SOC_DAPM_SUPPLY("Mic Bias", DA9055_MIC_BIAS_CTRL, 7, 0, NULL, 0),
  648. SND_SOC_DAPM_SUPPLY("AIF", DA9055_AIF_CTRL, 7, 0, NULL, 0),
  649. SND_SOC_DAPM_SUPPLY("Charge Pump", DA9055_CP_CTRL, 7, 0, NULL, 0),
  650. /* Input Mixers */
  651. SND_SOC_DAPM_MIXER("In Mixer Left", SND_SOC_NOPM, 0, 0,
  652. &da9055_dapm_mixinl_controls[0],
  653. ARRAY_SIZE(da9055_dapm_mixinl_controls)),
  654. SND_SOC_DAPM_MIXER("In Mixer Right", SND_SOC_NOPM, 0, 0,
  655. &da9055_dapm_mixinr_controls[0],
  656. ARRAY_SIZE(da9055_dapm_mixinr_controls)),
  657. /* ADCs */
  658. SND_SOC_DAPM_ADC("ADC Left", "Capture", DA9055_ADC_L_CTRL, 7, 0),
  659. SND_SOC_DAPM_ADC("ADC Right", "Capture", DA9055_ADC_R_CTRL, 7, 0),
  660. /* Output Side */
  661. /* MUXs for DAC source selection */
  662. SND_SOC_DAPM_MUX("DAC Left Source", SND_SOC_NOPM, 0, 0,
  663. &da9055_dac_l_mux_controls),
  664. SND_SOC_DAPM_MUX("DAC Right Source", SND_SOC_NOPM, 0, 0,
  665. &da9055_dac_r_mux_controls),
  666. /* AIF input */
  667. SND_SOC_DAPM_AIF_IN("AIFIN Left", "Playback", 0, SND_SOC_NOPM, 0, 0),
  668. SND_SOC_DAPM_AIF_IN("AIFIN Right", "Playback", 0, SND_SOC_NOPM, 0, 0),
  669. /* DACs */
  670. SND_SOC_DAPM_DAC("DAC Left", "Playback", DA9055_DAC_L_CTRL, 7, 0),
  671. SND_SOC_DAPM_DAC("DAC Right", "Playback", DA9055_DAC_R_CTRL, 7, 0),
  672. /* Output Mixers */
  673. SND_SOC_DAPM_MIXER("Out Mixer Left", SND_SOC_NOPM, 0, 0,
  674. &da9055_dapm_mixoutl_controls[0],
  675. ARRAY_SIZE(da9055_dapm_mixoutl_controls)),
  676. SND_SOC_DAPM_MIXER("Out Mixer Right", SND_SOC_NOPM, 0, 0,
  677. &da9055_dapm_mixoutr_controls[0],
  678. ARRAY_SIZE(da9055_dapm_mixoutr_controls)),
  679. /* Output PGAs */
  680. SND_SOC_DAPM_PGA("MIXOUT Left", DA9055_MIXOUT_L_CTRL, 7, 0, NULL, 0),
  681. SND_SOC_DAPM_PGA("MIXOUT Right", DA9055_MIXOUT_R_CTRL, 7, 0, NULL, 0),
  682. SND_SOC_DAPM_PGA("Lineout", DA9055_LINE_CTRL, 7, 0, NULL, 0),
  683. SND_SOC_DAPM_PGA("Headphone Left", DA9055_HP_L_CTRL, 7, 0, NULL, 0),
  684. SND_SOC_DAPM_PGA("Headphone Right", DA9055_HP_R_CTRL, 7, 0, NULL, 0),
  685. /* Output Lines */
  686. SND_SOC_DAPM_OUTPUT("HPL"),
  687. SND_SOC_DAPM_OUTPUT("HPR"),
  688. SND_SOC_DAPM_OUTPUT("LINE"),
  689. };
  690. /* DAPM audio route definition */
  691. static const struct snd_soc_dapm_route da9055_audio_map[] = {
  692. /* Dest Connecting Widget source */
  693. /* Input path */
  694. {"Mic Left Source", "MIC1_P_N", "MIC1"},
  695. {"Mic Left Source", "MIC1_P", "MIC1"},
  696. {"Mic Left Source", "MIC1_N", "MIC1"},
  697. {"Mic Left Source", "MIC2_L", "MIC2"},
  698. {"Mic Right Source", "MIC2_R_L", "MIC2"},
  699. {"Mic Right Source", "MIC2_R", "MIC2"},
  700. {"Mic Right Source", "MIC2_L", "MIC2"},
  701. {"Mic Left", NULL, "Mic Left Source"},
  702. {"Mic Right", NULL, "Mic Right Source"},
  703. {"Aux Left", NULL, "AUXL"},
  704. {"Aux Right", NULL, "AUXR"},
  705. {"In Mixer Left", "Mic Left Switch", "Mic Left"},
  706. {"In Mixer Left", "Mic Right Switch", "Mic Right"},
  707. {"In Mixer Left", "Aux Left Switch", "Aux Left"},
  708. {"In Mixer Right", "Mic Right Switch", "Mic Right"},
  709. {"In Mixer Right", "Mic Left Switch", "Mic Left"},
  710. {"In Mixer Right", "Aux Right Switch", "Aux Right"},
  711. {"In Mixer Right", "Mixin Left Switch", "MIXIN Left"},
  712. {"MIXIN Left", NULL, "In Mixer Left"},
  713. {"ADC Left", NULL, "MIXIN Left"},
  714. {"MIXIN Right", NULL, "In Mixer Right"},
  715. {"ADC Right", NULL, "MIXIN Right"},
  716. {"ADC Left", NULL, "AIF"},
  717. {"ADC Right", NULL, "AIF"},
  718. /* Output path */
  719. {"AIFIN Left", NULL, "AIF"},
  720. {"AIFIN Right", NULL, "AIF"},
  721. {"DAC Left Source", "ADC output left", "ADC Left"},
  722. {"DAC Left Source", "ADC output right", "ADC Right"},
  723. {"DAC Left Source", "AIF input left", "AIFIN Left"},
  724. {"DAC Left Source", "AIF input right", "AIFIN Right"},
  725. {"DAC Right Source", "ADC output left", "ADC Left"},
  726. {"DAC Right Source", "ADC output right", "ADC Right"},
  727. {"DAC Right Source", "AIF input left", "AIFIN Left"},
  728. {"DAC Right Source", "AIF input right", "AIFIN Right"},
  729. {"DAC Left", NULL, "DAC Left Source"},
  730. {"DAC Right", NULL, "DAC Right Source"},
  731. {"Out Mixer Left", "Aux Left Switch", "Aux Left"},
  732. {"Out Mixer Left", "Mixin Left Switch", "MIXIN Left"},
  733. {"Out Mixer Left", "Mixin Right Switch", "MIXIN Right"},
  734. {"Out Mixer Left", "Aux Left Invert Switch", "Aux Left"},
  735. {"Out Mixer Left", "Mixin Left Invert Switch", "MIXIN Left"},
  736. {"Out Mixer Left", "Mixin Right Invert Switch", "MIXIN Right"},
  737. {"Out Mixer Left", "DAC Left Switch", "DAC Left"},
  738. {"Out Mixer Right", "Aux Right Switch", "Aux Right"},
  739. {"Out Mixer Right", "Mixin Right Switch", "MIXIN Right"},
  740. {"Out Mixer Right", "Mixin Left Switch", "MIXIN Left"},
  741. {"Out Mixer Right", "Aux Right Invert Switch", "Aux Right"},
  742. {"Out Mixer Right", "Mixin Right Invert Switch", "MIXIN Right"},
  743. {"Out Mixer Right", "Mixin Left Invert Switch", "MIXIN Left"},
  744. {"Out Mixer Right", "DAC Right Switch", "DAC Right"},
  745. {"MIXOUT Left", NULL, "Out Mixer Left"},
  746. {"Headphone Left", NULL, "MIXOUT Left"},
  747. {"Headphone Left", NULL, "Charge Pump"},
  748. {"HPL", NULL, "Headphone Left"},
  749. {"MIXOUT Right", NULL, "Out Mixer Right"},
  750. {"Headphone Right", NULL, "MIXOUT Right"},
  751. {"Headphone Right", NULL, "Charge Pump"},
  752. {"HPR", NULL, "Headphone Right"},
  753. {"MIXOUT Right", NULL, "Out Mixer Right"},
  754. {"Lineout", NULL, "MIXOUT Right"},
  755. {"LINE", NULL, "Lineout"},
  756. };
  757. /* Codec private data */
  758. struct da9055_priv {
  759. struct regmap *regmap;
  760. unsigned int mclk_rate;
  761. int master;
  762. struct da9055_platform_data *pdata;
  763. };
  764. static struct reg_default da9055_reg_defaults[] = {
  765. { 0x21, 0x10 },
  766. { 0x22, 0x0A },
  767. { 0x23, 0x00 },
  768. { 0x24, 0x00 },
  769. { 0x25, 0x00 },
  770. { 0x26, 0x00 },
  771. { 0x27, 0x0C },
  772. { 0x28, 0x01 },
  773. { 0x29, 0x08 },
  774. { 0x2A, 0x32 },
  775. { 0x2B, 0x00 },
  776. { 0x30, 0x35 },
  777. { 0x31, 0x35 },
  778. { 0x32, 0x00 },
  779. { 0x33, 0x00 },
  780. { 0x34, 0x03 },
  781. { 0x35, 0x03 },
  782. { 0x36, 0x6F },
  783. { 0x37, 0x6F },
  784. { 0x38, 0x80 },
  785. { 0x39, 0x01 },
  786. { 0x3A, 0x01 },
  787. { 0x40, 0x00 },
  788. { 0x41, 0x88 },
  789. { 0x42, 0x88 },
  790. { 0x43, 0x08 },
  791. { 0x44, 0x80 },
  792. { 0x45, 0x6F },
  793. { 0x46, 0x6F },
  794. { 0x47, 0x61 },
  795. { 0x48, 0x35 },
  796. { 0x49, 0x35 },
  797. { 0x4A, 0x35 },
  798. { 0x4B, 0x00 },
  799. { 0x4C, 0x00 },
  800. { 0x60, 0x44 },
  801. { 0x61, 0x44 },
  802. { 0x62, 0x00 },
  803. { 0x63, 0x40 },
  804. { 0x64, 0x40 },
  805. { 0x65, 0x40 },
  806. { 0x66, 0x40 },
  807. { 0x67, 0x40 },
  808. { 0x68, 0x40 },
  809. { 0x69, 0x48 },
  810. { 0x6A, 0x40 },
  811. { 0x6B, 0x41 },
  812. { 0x6C, 0x40 },
  813. { 0x6D, 0x40 },
  814. { 0x6E, 0x10 },
  815. { 0x6F, 0x10 },
  816. { 0x90, 0x80 },
  817. { 0x92, 0x02 },
  818. { 0x93, 0x00 },
  819. { 0x99, 0x00 },
  820. { 0x9A, 0x00 },
  821. { 0x9B, 0x00 },
  822. { 0x9C, 0x3F },
  823. { 0x9D, 0x00 },
  824. { 0x9E, 0x3F },
  825. { 0x9F, 0xFF },
  826. { 0xA0, 0x71 },
  827. { 0xA1, 0x00 },
  828. { 0xA2, 0x00 },
  829. { 0xA6, 0x00 },
  830. { 0xA7, 0x00 },
  831. { 0xAB, 0x00 },
  832. { 0xAC, 0x00 },
  833. { 0xAD, 0x00 },
  834. { 0xAF, 0x08 },
  835. { 0xB0, 0x00 },
  836. { 0xB1, 0x00 },
  837. { 0xB2, 0x00 },
  838. };
  839. static bool da9055_volatile_register(struct device *dev,
  840. unsigned int reg)
  841. {
  842. switch (reg) {
  843. case DA9055_STATUS1:
  844. case DA9055_PLL_STATUS:
  845. case DA9055_AUX_L_GAIN_STATUS:
  846. case DA9055_AUX_R_GAIN_STATUS:
  847. case DA9055_MIC_L_GAIN_STATUS:
  848. case DA9055_MIC_R_GAIN_STATUS:
  849. case DA9055_MIXIN_L_GAIN_STATUS:
  850. case DA9055_MIXIN_R_GAIN_STATUS:
  851. case DA9055_ADC_L_GAIN_STATUS:
  852. case DA9055_ADC_R_GAIN_STATUS:
  853. case DA9055_DAC_L_GAIN_STATUS:
  854. case DA9055_DAC_R_GAIN_STATUS:
  855. case DA9055_HP_L_GAIN_STATUS:
  856. case DA9055_HP_R_GAIN_STATUS:
  857. case DA9055_LINE_GAIN_STATUS:
  858. case DA9055_ALC_CIC_OP_LVL_DATA:
  859. return 1;
  860. default:
  861. return 0;
  862. }
  863. }
  864. /* Set DAI word length */
  865. static int da9055_hw_params(struct snd_pcm_substream *substream,
  866. struct snd_pcm_hw_params *params,
  867. struct snd_soc_dai *dai)
  868. {
  869. struct snd_soc_codec *codec = dai->codec;
  870. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  871. u8 aif_ctrl, fs;
  872. u32 sysclk;
  873. switch (params_format(params)) {
  874. case SNDRV_PCM_FORMAT_S16_LE:
  875. aif_ctrl = DA9055_AIF_WORD_S16_LE;
  876. break;
  877. case SNDRV_PCM_FORMAT_S20_3LE:
  878. aif_ctrl = DA9055_AIF_WORD_S20_3LE;
  879. break;
  880. case SNDRV_PCM_FORMAT_S24_LE:
  881. aif_ctrl = DA9055_AIF_WORD_S24_LE;
  882. break;
  883. case SNDRV_PCM_FORMAT_S32_LE:
  884. aif_ctrl = DA9055_AIF_WORD_S32_LE;
  885. break;
  886. default:
  887. return -EINVAL;
  888. }
  889. /* Set AIF format */
  890. snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_WORD_LENGTH_MASK,
  891. aif_ctrl);
  892. switch (params_rate(params)) {
  893. case 8000:
  894. fs = DA9055_SR_8000;
  895. sysclk = 3072000;
  896. break;
  897. case 11025:
  898. fs = DA9055_SR_11025;
  899. sysclk = 2822400;
  900. break;
  901. case 12000:
  902. fs = DA9055_SR_12000;
  903. sysclk = 3072000;
  904. break;
  905. case 16000:
  906. fs = DA9055_SR_16000;
  907. sysclk = 3072000;
  908. break;
  909. case 22050:
  910. fs = DA9055_SR_22050;
  911. sysclk = 2822400;
  912. break;
  913. case 32000:
  914. fs = DA9055_SR_32000;
  915. sysclk = 3072000;
  916. break;
  917. case 44100:
  918. fs = DA9055_SR_44100;
  919. sysclk = 2822400;
  920. break;
  921. case 48000:
  922. fs = DA9055_SR_48000;
  923. sysclk = 3072000;
  924. break;
  925. case 88200:
  926. fs = DA9055_SR_88200;
  927. sysclk = 2822400;
  928. break;
  929. case 96000:
  930. fs = DA9055_SR_96000;
  931. sysclk = 3072000;
  932. break;
  933. default:
  934. return -EINVAL;
  935. }
  936. if (da9055->mclk_rate) {
  937. /* PLL Mode, Write actual FS */
  938. snd_soc_write(codec, DA9055_SR, fs);
  939. } else {
  940. /*
  941. * Non-PLL Mode
  942. * When PLL is bypassed, chip assumes constant MCLK of
  943. * 12.288MHz and uses sample rate value to divide this MCLK
  944. * to derive its sys clk. As sys clk has to be 256 * Fs, we
  945. * need to write constant sample rate i.e. 48KHz.
  946. */
  947. snd_soc_write(codec, DA9055_SR, DA9055_SR_48000);
  948. }
  949. if (da9055->mclk_rate && (da9055->mclk_rate != sysclk)) {
  950. /* PLL Mode */
  951. if (!da9055->master) {
  952. /* PLL slave mode, enable PLL and also SRM */
  953. snd_soc_update_bits(codec, DA9055_PLL_CTRL,
  954. DA9055_PLL_EN | DA9055_PLL_SRM_EN,
  955. DA9055_PLL_EN | DA9055_PLL_SRM_EN);
  956. } else {
  957. /* PLL master mode, only enable PLL */
  958. snd_soc_update_bits(codec, DA9055_PLL_CTRL,
  959. DA9055_PLL_EN, DA9055_PLL_EN);
  960. }
  961. } else {
  962. /* Non PLL Mode, disable PLL */
  963. snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
  964. }
  965. return 0;
  966. }
  967. /* Set DAI mode and Format */
  968. static int da9055_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  969. {
  970. struct snd_soc_codec *codec = codec_dai->codec;
  971. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  972. u8 aif_clk_mode, aif_ctrl, mode;
  973. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  974. case SND_SOC_DAIFMT_CBM_CFM:
  975. /* DA9055 in I2S Master Mode */
  976. mode = 1;
  977. aif_clk_mode = DA9055_AIF_CLK_EN_MASTER_MODE;
  978. break;
  979. case SND_SOC_DAIFMT_CBS_CFS:
  980. /* DA9055 in I2S Slave Mode */
  981. mode = 0;
  982. aif_clk_mode = DA9055_AIF_CLK_EN_SLAVE_MODE;
  983. break;
  984. default:
  985. return -EINVAL;
  986. }
  987. /* Don't allow change of mode if PLL is enabled */
  988. if ((snd_soc_read(codec, DA9055_PLL_CTRL) & DA9055_PLL_EN) &&
  989. (da9055->master != mode))
  990. return -EINVAL;
  991. da9055->master = mode;
  992. /* Only I2S is supported */
  993. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  994. case SND_SOC_DAIFMT_I2S:
  995. aif_ctrl = DA9055_AIF_FORMAT_I2S_MODE;
  996. break;
  997. case SND_SOC_DAIFMT_LEFT_J:
  998. aif_ctrl = DA9055_AIF_FORMAT_LEFT_J;
  999. break;
  1000. case SND_SOC_DAIFMT_RIGHT_J:
  1001. aif_ctrl = DA9055_AIF_FORMAT_RIGHT_J;
  1002. break;
  1003. default:
  1004. return -EINVAL;
  1005. }
  1006. /* By default only 32 BCLK per WCLK is supported */
  1007. aif_clk_mode |= DA9055_AIF_BCLKS_PER_WCLK_32;
  1008. snd_soc_update_bits(codec, DA9055_AIF_CLK_MODE,
  1009. (DA9055_AIF_CLK_MODE_MASK | DA9055_AIF_BCLK_MASK),
  1010. aif_clk_mode);
  1011. snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_FORMAT_MASK,
  1012. aif_ctrl);
  1013. return 0;
  1014. }
  1015. static int da9055_mute(struct snd_soc_dai *dai, int mute)
  1016. {
  1017. struct snd_soc_codec *codec = dai->codec;
  1018. if (mute) {
  1019. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1020. DA9055_DAC_L_MUTE_EN, DA9055_DAC_L_MUTE_EN);
  1021. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1022. DA9055_DAC_R_MUTE_EN, DA9055_DAC_R_MUTE_EN);
  1023. } else {
  1024. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1025. DA9055_DAC_L_MUTE_EN, 0);
  1026. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1027. DA9055_DAC_R_MUTE_EN, 0);
  1028. }
  1029. return 0;
  1030. }
  1031. #define DA9055_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1032. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1033. static int da9055_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1034. int clk_id, unsigned int freq, int dir)
  1035. {
  1036. struct snd_soc_codec *codec = codec_dai->codec;
  1037. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1038. switch (clk_id) {
  1039. case DA9055_CLKSRC_MCLK:
  1040. switch (freq) {
  1041. case 11289600:
  1042. case 12000000:
  1043. case 12288000:
  1044. case 13000000:
  1045. case 13500000:
  1046. case 14400000:
  1047. case 19200000:
  1048. case 19680000:
  1049. case 19800000:
  1050. da9055->mclk_rate = freq;
  1051. return 0;
  1052. default:
  1053. dev_err(codec_dai->dev, "Unsupported MCLK value %d\n",
  1054. freq);
  1055. return -EINVAL;
  1056. }
  1057. break;
  1058. default:
  1059. dev_err(codec_dai->dev, "Unknown clock source %d\n", clk_id);
  1060. return -EINVAL;
  1061. }
  1062. }
  1063. /*
  1064. * da9055_set_dai_pll : Configure the codec PLL
  1065. * @param codec_dai : Pointer to codec DAI
  1066. * @param pll_id : da9055 has only one pll, so pll_id is always zero
  1067. * @param fref : Input MCLK frequency
  1068. * @param fout : FsDM value
  1069. * @return int : Zero for success, negative error code for error
  1070. *
  1071. * Note: Supported PLL input frequencies are 11.2896MHz, 12MHz, 12.288MHz,
  1072. * 13MHz, 13.5MHz, 14.4MHz, 19.2MHz, 19.6MHz and 19.8MHz
  1073. */
  1074. static int da9055_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  1075. int source, unsigned int fref, unsigned int fout)
  1076. {
  1077. struct snd_soc_codec *codec = codec_dai->codec;
  1078. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1079. u8 pll_frac_top, pll_frac_bot, pll_integer, cnt;
  1080. /* Disable PLL before setting the divisors */
  1081. snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
  1082. /* In slave mode, there is only one set of divisors */
  1083. if (!da9055->master && (fout != 2822400))
  1084. goto pll_err;
  1085. /* Search pll div array for correct divisors */
  1086. for (cnt = 0; cnt < ARRAY_SIZE(da9055_pll_div); cnt++) {
  1087. /* Check fref, mode and fout */
  1088. if ((fref == da9055_pll_div[cnt].fref) &&
  1089. (da9055->master == da9055_pll_div[cnt].mode) &&
  1090. (fout == da9055_pll_div[cnt].fout)) {
  1091. /* All match, pick up divisors */
  1092. pll_frac_top = da9055_pll_div[cnt].frac_top;
  1093. pll_frac_bot = da9055_pll_div[cnt].frac_bot;
  1094. pll_integer = da9055_pll_div[cnt].integer;
  1095. break;
  1096. }
  1097. }
  1098. if (cnt >= ARRAY_SIZE(da9055_pll_div))
  1099. goto pll_err;
  1100. /* Write PLL dividers */
  1101. snd_soc_write(codec, DA9055_PLL_FRAC_TOP, pll_frac_top);
  1102. snd_soc_write(codec, DA9055_PLL_FRAC_BOT, pll_frac_bot);
  1103. snd_soc_write(codec, DA9055_PLL_INTEGER, pll_integer);
  1104. return 0;
  1105. pll_err:
  1106. dev_err(codec_dai->dev, "Error in setting up PLL\n");
  1107. return -EINVAL;
  1108. }
  1109. /* DAI operations */
  1110. static const struct snd_soc_dai_ops da9055_dai_ops = {
  1111. .hw_params = da9055_hw_params,
  1112. .set_fmt = da9055_set_dai_fmt,
  1113. .set_sysclk = da9055_set_dai_sysclk,
  1114. .set_pll = da9055_set_dai_pll,
  1115. .digital_mute = da9055_mute,
  1116. };
  1117. static struct snd_soc_dai_driver da9055_dai = {
  1118. .name = "da9055-hifi",
  1119. /* Playback Capabilities */
  1120. .playback = {
  1121. .stream_name = "Playback",
  1122. .channels_min = 1,
  1123. .channels_max = 2,
  1124. .rates = SNDRV_PCM_RATE_8000_96000,
  1125. .formats = DA9055_FORMATS,
  1126. },
  1127. /* Capture Capabilities */
  1128. .capture = {
  1129. .stream_name = "Capture",
  1130. .channels_min = 1,
  1131. .channels_max = 2,
  1132. .rates = SNDRV_PCM_RATE_8000_96000,
  1133. .formats = DA9055_FORMATS,
  1134. },
  1135. .ops = &da9055_dai_ops,
  1136. .symmetric_rates = 1,
  1137. };
  1138. static int da9055_set_bias_level(struct snd_soc_codec *codec,
  1139. enum snd_soc_bias_level level)
  1140. {
  1141. switch (level) {
  1142. case SND_SOC_BIAS_ON:
  1143. case SND_SOC_BIAS_PREPARE:
  1144. break;
  1145. case SND_SOC_BIAS_STANDBY:
  1146. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1147. /* Enable VMID reference & master bias */
  1148. snd_soc_update_bits(codec, DA9055_REFERENCES,
  1149. DA9055_VMID_EN | DA9055_BIAS_EN,
  1150. DA9055_VMID_EN | DA9055_BIAS_EN);
  1151. }
  1152. break;
  1153. case SND_SOC_BIAS_OFF:
  1154. /* Disable VMID reference & master bias */
  1155. snd_soc_update_bits(codec, DA9055_REFERENCES,
  1156. DA9055_VMID_EN | DA9055_BIAS_EN, 0);
  1157. break;
  1158. }
  1159. codec->dapm.bias_level = level;
  1160. return 0;
  1161. }
  1162. static int da9055_probe(struct snd_soc_codec *codec)
  1163. {
  1164. int ret;
  1165. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1166. codec->control_data = da9055->regmap;
  1167. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1168. if (ret < 0) {
  1169. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1170. return ret;
  1171. }
  1172. /* Enable all Gain Ramps */
  1173. snd_soc_update_bits(codec, DA9055_AUX_L_CTRL,
  1174. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1175. snd_soc_update_bits(codec, DA9055_AUX_R_CTRL,
  1176. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1177. snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
  1178. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1179. snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
  1180. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1181. snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
  1182. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1183. snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
  1184. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1185. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1186. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1187. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1188. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1189. snd_soc_update_bits(codec, DA9055_HP_L_CTRL,
  1190. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1191. snd_soc_update_bits(codec, DA9055_HP_R_CTRL,
  1192. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1193. snd_soc_update_bits(codec, DA9055_LINE_CTRL,
  1194. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1195. /*
  1196. * There are two separate control bits for input and output mixers as
  1197. * well as headphone and line outs.
  1198. * One to enable corresponding amplifier and other to enable its
  1199. * output. As amplifier bits are related to power control, they are
  1200. * being managed by DAPM while other (non power related) bits are
  1201. * enabled here
  1202. */
  1203. snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
  1204. DA9055_MIXIN_L_MIX_EN, DA9055_MIXIN_L_MIX_EN);
  1205. snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
  1206. DA9055_MIXIN_R_MIX_EN, DA9055_MIXIN_R_MIX_EN);
  1207. snd_soc_update_bits(codec, DA9055_MIXOUT_L_CTRL,
  1208. DA9055_MIXOUT_L_MIX_EN, DA9055_MIXOUT_L_MIX_EN);
  1209. snd_soc_update_bits(codec, DA9055_MIXOUT_R_CTRL,
  1210. DA9055_MIXOUT_R_MIX_EN, DA9055_MIXOUT_R_MIX_EN);
  1211. snd_soc_update_bits(codec, DA9055_HP_L_CTRL,
  1212. DA9055_HP_L_AMP_OE, DA9055_HP_L_AMP_OE);
  1213. snd_soc_update_bits(codec, DA9055_HP_R_CTRL,
  1214. DA9055_HP_R_AMP_OE, DA9055_HP_R_AMP_OE);
  1215. snd_soc_update_bits(codec, DA9055_LINE_CTRL,
  1216. DA9055_LINE_AMP_OE, DA9055_LINE_AMP_OE);
  1217. /* Set this as per your system configuration */
  1218. snd_soc_write(codec, DA9055_PLL_CTRL, DA9055_PLL_INDIV_10_20_MHZ);
  1219. /* Set platform data values */
  1220. if (da9055->pdata) {
  1221. /* set mic bias source */
  1222. if (da9055->pdata->micbias_source) {
  1223. snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
  1224. DA9055_MICBIAS2_EN,
  1225. DA9055_MICBIAS2_EN);
  1226. } else {
  1227. snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
  1228. DA9055_MICBIAS2_EN, 0);
  1229. }
  1230. /* set mic bias voltage */
  1231. switch (da9055->pdata->micbias) {
  1232. case DA9055_MICBIAS_2_2V:
  1233. case DA9055_MICBIAS_2_1V:
  1234. case DA9055_MICBIAS_1_8V:
  1235. case DA9055_MICBIAS_1_6V:
  1236. snd_soc_update_bits(codec, DA9055_MIC_CONFIG,
  1237. DA9055_MICBIAS_LEVEL_MASK,
  1238. (da9055->pdata->micbias) << 4);
  1239. break;
  1240. }
  1241. }
  1242. return 0;
  1243. }
  1244. static struct snd_soc_codec_driver soc_codec_dev_da9055 = {
  1245. .probe = da9055_probe,
  1246. .set_bias_level = da9055_set_bias_level,
  1247. .controls = da9055_snd_controls,
  1248. .num_controls = ARRAY_SIZE(da9055_snd_controls),
  1249. .dapm_widgets = da9055_dapm_widgets,
  1250. .num_dapm_widgets = ARRAY_SIZE(da9055_dapm_widgets),
  1251. .dapm_routes = da9055_audio_map,
  1252. .num_dapm_routes = ARRAY_SIZE(da9055_audio_map),
  1253. };
  1254. static const struct regmap_config da9055_regmap_config = {
  1255. .reg_bits = 8,
  1256. .val_bits = 8,
  1257. .reg_defaults = da9055_reg_defaults,
  1258. .num_reg_defaults = ARRAY_SIZE(da9055_reg_defaults),
  1259. .volatile_reg = da9055_volatile_register,
  1260. .cache_type = REGCACHE_RBTREE,
  1261. };
  1262. static int __devinit da9055_i2c_probe(struct i2c_client *i2c,
  1263. const struct i2c_device_id *id)
  1264. {
  1265. struct da9055_priv *da9055;
  1266. struct da9055_platform_data *pdata = dev_get_platdata(&i2c->dev);
  1267. int ret;
  1268. da9055 = devm_kzalloc(&i2c->dev, sizeof(struct da9055_priv),
  1269. GFP_KERNEL);
  1270. if (!da9055)
  1271. return -ENOMEM;
  1272. if (pdata)
  1273. da9055->pdata = pdata;
  1274. i2c_set_clientdata(i2c, da9055);
  1275. da9055->regmap = devm_regmap_init_i2c(i2c, &da9055_regmap_config);
  1276. if (IS_ERR(da9055->regmap)) {
  1277. ret = PTR_ERR(da9055->regmap);
  1278. dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
  1279. return ret;
  1280. }
  1281. ret = snd_soc_register_codec(&i2c->dev,
  1282. &soc_codec_dev_da9055, &da9055_dai, 1);
  1283. if (ret < 0) {
  1284. dev_err(&i2c->dev, "Failed to register da9055 codec: %d\n",
  1285. ret);
  1286. }
  1287. return ret;
  1288. }
  1289. static int __devexit da9055_remove(struct i2c_client *client)
  1290. {
  1291. snd_soc_unregister_codec(&client->dev);
  1292. return 0;
  1293. }
  1294. static const struct i2c_device_id da9055_i2c_id[] = {
  1295. { "da9055", 0 },
  1296. { }
  1297. };
  1298. MODULE_DEVICE_TABLE(i2c, da9055_i2c_id);
  1299. /* I2C codec control layer */
  1300. static struct i2c_driver da9055_i2c_driver = {
  1301. .driver = {
  1302. .name = "da9055",
  1303. .owner = THIS_MODULE,
  1304. },
  1305. .probe = da9055_i2c_probe,
  1306. .remove = __devexit_p(da9055_remove),
  1307. .id_table = da9055_i2c_id,
  1308. };
  1309. module_i2c_driver(da9055_i2c_driver);
  1310. MODULE_DESCRIPTION("ASoC DA9055 Codec driver");
  1311. MODULE_AUTHOR("David Chen, Ashish Chavan");
  1312. MODULE_LICENSE("GPL");