omapdss.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * Copyright (C) 2008 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP_OMAPDSS_H
  18. #define __OMAP_OMAPDSS_H
  19. #include <linux/list.h>
  20. #include <linux/kobject.h>
  21. #include <linux/device.h>
  22. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  23. #define DISPC_IRQ_VSYNC (1 << 1)
  24. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  25. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  26. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  27. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  28. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  29. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  30. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  31. #define DISPC_IRQ_OCP_ERR (1 << 9)
  32. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  33. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  34. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  35. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  36. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  37. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  38. #define DISPC_IRQ_WAKEUP (1 << 16)
  39. #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
  40. #define DISPC_IRQ_VSYNC2 (1 << 18)
  41. #define DISPC_IRQ_VID3_END_WIN (1 << 19)
  42. #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
  43. #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
  44. #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
  45. #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
  46. #define DISPC_IRQ_FRAMEDONETV (1 << 24)
  47. #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
  48. #define DISPC_IRQ_SYNC_LOST3 (1 << 27)
  49. #define DISPC_IRQ_VSYNC3 (1 << 28)
  50. #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
  51. #define DISPC_IRQ_FRAMEDONE3 (1 << 30)
  52. struct omap_dss_device;
  53. struct omap_overlay_manager;
  54. struct snd_aes_iec958;
  55. struct snd_cea_861_aud_if;
  56. enum omap_display_type {
  57. OMAP_DISPLAY_TYPE_NONE = 0,
  58. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  59. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  60. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  61. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  62. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  63. OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
  64. };
  65. enum omap_plane {
  66. OMAP_DSS_GFX = 0,
  67. OMAP_DSS_VIDEO1 = 1,
  68. OMAP_DSS_VIDEO2 = 2,
  69. OMAP_DSS_VIDEO3 = 3,
  70. OMAP_DSS_WB = 4,
  71. };
  72. enum omap_channel {
  73. OMAP_DSS_CHANNEL_LCD = 0,
  74. OMAP_DSS_CHANNEL_DIGIT = 1,
  75. OMAP_DSS_CHANNEL_LCD2 = 2,
  76. OMAP_DSS_CHANNEL_LCD3 = 3,
  77. };
  78. enum omap_color_mode {
  79. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  80. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  81. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  82. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  83. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  84. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  85. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  86. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  87. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  88. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  89. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  90. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  91. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  92. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  93. OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
  94. OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
  95. OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
  96. OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
  97. OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
  98. };
  99. enum omap_dss_load_mode {
  100. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  101. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  102. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  103. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  104. };
  105. enum omap_dss_trans_key_type {
  106. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  107. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  108. };
  109. enum omap_rfbi_te_mode {
  110. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  111. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  112. };
  113. enum omap_dss_signal_level {
  114. OMAPDSS_SIG_ACTIVE_HIGH = 0,
  115. OMAPDSS_SIG_ACTIVE_LOW = 1,
  116. };
  117. enum omap_dss_signal_edge {
  118. OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
  119. OMAPDSS_DRIVE_SIG_RISING_EDGE,
  120. OMAPDSS_DRIVE_SIG_FALLING_EDGE,
  121. };
  122. enum omap_dss_venc_type {
  123. OMAP_DSS_VENC_TYPE_COMPOSITE,
  124. OMAP_DSS_VENC_TYPE_SVIDEO,
  125. };
  126. enum omap_dss_dsi_pixel_format {
  127. OMAP_DSS_DSI_FMT_RGB888,
  128. OMAP_DSS_DSI_FMT_RGB666,
  129. OMAP_DSS_DSI_FMT_RGB666_PACKED,
  130. OMAP_DSS_DSI_FMT_RGB565,
  131. };
  132. enum omap_dss_dsi_mode {
  133. OMAP_DSS_DSI_CMD_MODE = 0,
  134. OMAP_DSS_DSI_VIDEO_MODE,
  135. };
  136. enum omap_display_caps {
  137. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  138. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  139. };
  140. enum omap_dss_display_state {
  141. OMAP_DSS_DISPLAY_DISABLED = 0,
  142. OMAP_DSS_DISPLAY_ACTIVE,
  143. OMAP_DSS_DISPLAY_SUSPENDED,
  144. };
  145. enum omap_dss_audio_state {
  146. OMAP_DSS_AUDIO_DISABLED = 0,
  147. OMAP_DSS_AUDIO_ENABLED,
  148. OMAP_DSS_AUDIO_CONFIGURED,
  149. OMAP_DSS_AUDIO_PLAYING,
  150. };
  151. enum omap_dss_rotation_type {
  152. OMAP_DSS_ROT_DMA = 1 << 0,
  153. OMAP_DSS_ROT_VRFB = 1 << 1,
  154. OMAP_DSS_ROT_TILER = 1 << 2,
  155. };
  156. /* clockwise rotation angle */
  157. enum omap_dss_rotation_angle {
  158. OMAP_DSS_ROT_0 = 0,
  159. OMAP_DSS_ROT_90 = 1,
  160. OMAP_DSS_ROT_180 = 2,
  161. OMAP_DSS_ROT_270 = 3,
  162. };
  163. enum omap_overlay_caps {
  164. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  165. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
  166. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
  167. OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
  168. OMAP_DSS_OVL_CAP_POS = 1 << 4,
  169. OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
  170. };
  171. enum omap_overlay_manager_caps {
  172. OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
  173. };
  174. enum omap_dss_clk_source {
  175. OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
  176. * OMAP4: DSS_FCLK */
  177. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  178. * OMAP4: PLL1_CLK1 */
  179. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  180. * OMAP4: PLL1_CLK2 */
  181. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
  182. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
  183. };
  184. enum omap_hdmi_flags {
  185. OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
  186. };
  187. enum omap_dss_output_id {
  188. OMAP_DSS_OUTPUT_DPI = 1 << 0,
  189. OMAP_DSS_OUTPUT_DBI = 1 << 1,
  190. OMAP_DSS_OUTPUT_SDI = 1 << 2,
  191. OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
  192. OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
  193. OMAP_DSS_OUTPUT_VENC = 1 << 5,
  194. OMAP_DSS_OUTPUT_HDMI = 1 << 6,
  195. };
  196. /* RFBI */
  197. struct rfbi_timings {
  198. int cs_on_time;
  199. int cs_off_time;
  200. int we_on_time;
  201. int we_off_time;
  202. int re_on_time;
  203. int re_off_time;
  204. int we_cycle_time;
  205. int re_cycle_time;
  206. int cs_pulse_width;
  207. int access_time;
  208. int clk_div;
  209. u32 tim[5]; /* set by rfbi_convert_timings() */
  210. int converted;
  211. };
  212. void omap_rfbi_write_command(const void *buf, u32 len);
  213. void omap_rfbi_read_data(void *buf, u32 len);
  214. void omap_rfbi_write_data(const void *buf, u32 len);
  215. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  216. u16 x, u16 y,
  217. u16 w, u16 h);
  218. int omap_rfbi_enable_te(bool enable, unsigned line);
  219. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  220. unsigned hs_pulse_time, unsigned vs_pulse_time,
  221. int hs_pol_inv, int vs_pol_inv, int extif_div);
  222. void rfbi_bus_lock(void);
  223. void rfbi_bus_unlock(void);
  224. /* DSI */
  225. struct omap_dss_dsi_videomode_timings {
  226. /* DSI video mode blanking data */
  227. /* Unit: byte clock cycles */
  228. u16 hsa;
  229. u16 hfp;
  230. u16 hbp;
  231. /* Unit: line clocks */
  232. u16 vsa;
  233. u16 vfp;
  234. u16 vbp;
  235. /* DSI blanking modes */
  236. int blanking_mode;
  237. int hsa_blanking_mode;
  238. int hbp_blanking_mode;
  239. int hfp_blanking_mode;
  240. /* Video port sync events */
  241. bool vp_vsync_end;
  242. bool vp_hsync_end;
  243. bool ddr_clk_always_on;
  244. int window_sync;
  245. };
  246. void dsi_bus_lock(struct omap_dss_device *dssdev);
  247. void dsi_bus_unlock(struct omap_dss_device *dssdev);
  248. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  249. int len);
  250. int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  251. int len);
  252. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
  253. int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
  254. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  255. u8 param);
  256. int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
  257. u8 param);
  258. int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
  259. u8 param1, u8 param2);
  260. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  261. u8 *data, int len);
  262. int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
  263. u8 *data, int len);
  264. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  265. u8 *buf, int buflen);
  266. int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
  267. int buflen);
  268. int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
  269. u8 *buf, int buflen);
  270. int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
  271. u8 param1, u8 param2, u8 *buf, int buflen);
  272. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  273. u16 len);
  274. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
  275. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
  276. int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
  277. void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
  278. /* Board specific data */
  279. struct omap_dss_board_info {
  280. int (*get_context_loss_count)(struct device *dev);
  281. int num_devices;
  282. struct omap_dss_device **devices;
  283. struct omap_dss_device *default_device;
  284. int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
  285. void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
  286. int (*set_min_bus_tput)(struct device *dev, unsigned long r);
  287. };
  288. /* Init with the board info */
  289. extern int omap_display_init(struct omap_dss_board_info *board_data);
  290. /* HDMI mux init*/
  291. extern int omap_hdmi_init(enum omap_hdmi_flags flags);
  292. struct omap_video_timings {
  293. /* Unit: pixels */
  294. u16 x_res;
  295. /* Unit: pixels */
  296. u16 y_res;
  297. /* Unit: KHz */
  298. u32 pixel_clock;
  299. /* Unit: pixel clocks */
  300. u16 hsw; /* Horizontal synchronization pulse width */
  301. /* Unit: pixel clocks */
  302. u16 hfp; /* Horizontal front porch */
  303. /* Unit: pixel clocks */
  304. u16 hbp; /* Horizontal back porch */
  305. /* Unit: line clocks */
  306. u16 vsw; /* Vertical synchronization pulse width */
  307. /* Unit: line clocks */
  308. u16 vfp; /* Vertical front porch */
  309. /* Unit: line clocks */
  310. u16 vbp; /* Vertical back porch */
  311. /* Vsync logic level */
  312. enum omap_dss_signal_level vsync_level;
  313. /* Hsync logic level */
  314. enum omap_dss_signal_level hsync_level;
  315. /* Interlaced or Progressive timings */
  316. bool interlace;
  317. /* Pixel clock edge to drive LCD data */
  318. enum omap_dss_signal_edge data_pclk_edge;
  319. /* Data enable logic level */
  320. enum omap_dss_signal_level de_level;
  321. /* Pixel clock edges to drive HSYNC and VSYNC signals */
  322. enum omap_dss_signal_edge sync_pclk_edge;
  323. };
  324. #ifdef CONFIG_OMAP2_DSS_VENC
  325. /* Hardcoded timings for tv modes. Venc only uses these to
  326. * identify the mode, and does not actually use the configs
  327. * itself. However, the configs should be something that
  328. * a normal monitor can also show */
  329. extern const struct omap_video_timings omap_dss_pal_timings;
  330. extern const struct omap_video_timings omap_dss_ntsc_timings;
  331. #endif
  332. struct omap_dss_cpr_coefs {
  333. s16 rr, rg, rb;
  334. s16 gr, gg, gb;
  335. s16 br, bg, bb;
  336. };
  337. struct omap_overlay_info {
  338. u32 paddr;
  339. u32 p_uv_addr; /* for NV12 format */
  340. u16 screen_width;
  341. u16 width;
  342. u16 height;
  343. enum omap_color_mode color_mode;
  344. u8 rotation;
  345. enum omap_dss_rotation_type rotation_type;
  346. bool mirror;
  347. u16 pos_x;
  348. u16 pos_y;
  349. u16 out_width; /* if 0, out_width == width */
  350. u16 out_height; /* if 0, out_height == height */
  351. u8 global_alpha;
  352. u8 pre_mult_alpha;
  353. u8 zorder;
  354. };
  355. struct omap_overlay {
  356. struct kobject kobj;
  357. struct list_head list;
  358. /* static fields */
  359. const char *name;
  360. enum omap_plane id;
  361. enum omap_color_mode supported_modes;
  362. enum omap_overlay_caps caps;
  363. /* dynamic fields */
  364. struct omap_overlay_manager *manager;
  365. /*
  366. * The following functions do not block:
  367. *
  368. * is_enabled
  369. * set_overlay_info
  370. * get_overlay_info
  371. *
  372. * The rest of the functions may block and cannot be called from
  373. * interrupt context
  374. */
  375. int (*enable)(struct omap_overlay *ovl);
  376. int (*disable)(struct omap_overlay *ovl);
  377. bool (*is_enabled)(struct omap_overlay *ovl);
  378. int (*set_manager)(struct omap_overlay *ovl,
  379. struct omap_overlay_manager *mgr);
  380. int (*unset_manager)(struct omap_overlay *ovl);
  381. int (*set_overlay_info)(struct omap_overlay *ovl,
  382. struct omap_overlay_info *info);
  383. void (*get_overlay_info)(struct omap_overlay *ovl,
  384. struct omap_overlay_info *info);
  385. int (*wait_for_go)(struct omap_overlay *ovl);
  386. struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
  387. };
  388. struct omap_overlay_manager_info {
  389. u32 default_color;
  390. enum omap_dss_trans_key_type trans_key_type;
  391. u32 trans_key;
  392. bool trans_enabled;
  393. bool partial_alpha_enabled;
  394. bool cpr_enable;
  395. struct omap_dss_cpr_coefs cpr_coefs;
  396. };
  397. struct omap_overlay_manager {
  398. struct kobject kobj;
  399. /* static fields */
  400. const char *name;
  401. enum omap_channel id;
  402. enum omap_overlay_manager_caps caps;
  403. struct list_head overlays;
  404. enum omap_display_type supported_displays;
  405. enum omap_dss_output_id supported_outputs;
  406. /* dynamic fields */
  407. struct omap_dss_output *output;
  408. /*
  409. * The following functions do not block:
  410. *
  411. * set_manager_info
  412. * get_manager_info
  413. * apply
  414. *
  415. * The rest of the functions may block and cannot be called from
  416. * interrupt context
  417. */
  418. int (*set_output)(struct omap_overlay_manager *mgr,
  419. struct omap_dss_output *output);
  420. int (*unset_output)(struct omap_overlay_manager *mgr);
  421. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  422. struct omap_overlay_manager_info *info);
  423. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  424. struct omap_overlay_manager_info *info);
  425. int (*apply)(struct omap_overlay_manager *mgr);
  426. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  427. int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
  428. struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
  429. };
  430. /* 22 pins means 1 clk lane and 10 data lanes */
  431. #define OMAP_DSS_MAX_DSI_PINS 22
  432. struct omap_dsi_pin_config {
  433. int num_pins;
  434. /*
  435. * pin numbers in the following order:
  436. * clk+, clk-
  437. * data1+, data1-
  438. * data2+, data2-
  439. * ...
  440. */
  441. int pins[OMAP_DSS_MAX_DSI_PINS];
  442. };
  443. struct omap_dss_writeback_info {
  444. u32 paddr;
  445. u32 p_uv_addr;
  446. u16 buf_width;
  447. u16 width;
  448. u16 height;
  449. enum omap_color_mode color_mode;
  450. u8 rotation;
  451. enum omap_dss_rotation_type rotation_type;
  452. bool mirror;
  453. u8 pre_mult_alpha;
  454. };
  455. struct omap_dss_output {
  456. struct list_head list;
  457. /* display type supported by the output */
  458. enum omap_display_type type;
  459. /* output instance */
  460. enum omap_dss_output_id id;
  461. /* output's platform device pointer */
  462. struct platform_device *pdev;
  463. /* dynamic fields */
  464. struct omap_overlay_manager *manager;
  465. struct omap_dss_device *device;
  466. };
  467. struct omap_dss_device {
  468. struct device dev;
  469. enum omap_display_type type;
  470. enum omap_channel channel;
  471. union {
  472. struct {
  473. u8 data_lines;
  474. } dpi;
  475. struct {
  476. u8 channel;
  477. u8 data_lines;
  478. } rfbi;
  479. struct {
  480. u8 datapairs;
  481. } sdi;
  482. struct {
  483. int module;
  484. bool ext_te;
  485. u8 ext_te_gpio;
  486. } dsi;
  487. struct {
  488. enum omap_dss_venc_type type;
  489. bool invert_polarity;
  490. } venc;
  491. } phy;
  492. struct {
  493. struct {
  494. struct {
  495. u16 lck_div;
  496. u16 pck_div;
  497. enum omap_dss_clk_source lcd_clk_src;
  498. } channel;
  499. enum omap_dss_clk_source dispc_fclk_src;
  500. } dispc;
  501. struct {
  502. /* regn is one greater than TRM's REGN value */
  503. u16 regn;
  504. u16 regm;
  505. u16 regm_dispc;
  506. u16 regm_dsi;
  507. u16 lp_clk_div;
  508. enum omap_dss_clk_source dsi_fclk_src;
  509. } dsi;
  510. struct {
  511. /* regn is one greater than TRM's REGN value */
  512. u16 regn;
  513. u16 regm2;
  514. } hdmi;
  515. } clocks;
  516. struct {
  517. struct omap_video_timings timings;
  518. int acbi; /* ac-bias pin transitions per interrupt */
  519. /* Unit: line clocks */
  520. int acb; /* ac-bias pin frequency */
  521. enum omap_dss_dsi_pixel_format dsi_pix_fmt;
  522. enum omap_dss_dsi_mode dsi_mode;
  523. struct omap_dss_dsi_videomode_timings dsi_vm_timings;
  524. } panel;
  525. struct {
  526. u8 pixel_size;
  527. struct rfbi_timings rfbi_timings;
  528. } ctrl;
  529. int reset_gpio;
  530. int max_backlight_level;
  531. const char *name;
  532. /* used to match device to driver */
  533. const char *driver_name;
  534. void *data;
  535. struct omap_dss_driver *driver;
  536. /* helper variable for driver suspend/resume */
  537. bool activate_after_resume;
  538. enum omap_display_caps caps;
  539. struct omap_dss_output *output;
  540. enum omap_dss_display_state state;
  541. enum omap_dss_audio_state audio_state;
  542. /* platform specific */
  543. int (*platform_enable)(struct omap_dss_device *dssdev);
  544. void (*platform_disable)(struct omap_dss_device *dssdev);
  545. int (*set_backlight)(struct omap_dss_device *dssdev, int level);
  546. int (*get_backlight)(struct omap_dss_device *dssdev);
  547. };
  548. struct omap_dss_hdmi_data
  549. {
  550. int ct_cp_hpd_gpio;
  551. int ls_oe_gpio;
  552. int hpd_gpio;
  553. };
  554. struct omap_dss_audio {
  555. struct snd_aes_iec958 *iec;
  556. struct snd_cea_861_aud_if *cea;
  557. };
  558. struct omap_dss_driver {
  559. struct device_driver driver;
  560. int (*probe)(struct omap_dss_device *);
  561. void (*remove)(struct omap_dss_device *);
  562. int (*enable)(struct omap_dss_device *display);
  563. void (*disable)(struct omap_dss_device *display);
  564. int (*suspend)(struct omap_dss_device *display);
  565. int (*resume)(struct omap_dss_device *display);
  566. int (*run_test)(struct omap_dss_device *display, int test);
  567. int (*update)(struct omap_dss_device *dssdev,
  568. u16 x, u16 y, u16 w, u16 h);
  569. int (*sync)(struct omap_dss_device *dssdev);
  570. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  571. int (*get_te)(struct omap_dss_device *dssdev);
  572. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  573. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  574. bool (*get_mirror)(struct omap_dss_device *dssdev);
  575. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  576. int (*memory_read)(struct omap_dss_device *dssdev,
  577. void *buf, size_t size,
  578. u16 x, u16 y, u16 w, u16 h);
  579. void (*get_resolution)(struct omap_dss_device *dssdev,
  580. u16 *xres, u16 *yres);
  581. void (*get_dimensions)(struct omap_dss_device *dssdev,
  582. u32 *width, u32 *height);
  583. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  584. int (*check_timings)(struct omap_dss_device *dssdev,
  585. struct omap_video_timings *timings);
  586. void (*set_timings)(struct omap_dss_device *dssdev,
  587. struct omap_video_timings *timings);
  588. void (*get_timings)(struct omap_dss_device *dssdev,
  589. struct omap_video_timings *timings);
  590. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  591. u32 (*get_wss)(struct omap_dss_device *dssdev);
  592. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  593. bool (*detect)(struct omap_dss_device *dssdev);
  594. /*
  595. * For display drivers that support audio. This encompasses
  596. * HDMI and DisplayPort at the moment.
  597. */
  598. /*
  599. * Note: These functions might sleep. Do not call while
  600. * holding a spinlock/readlock.
  601. */
  602. int (*audio_enable)(struct omap_dss_device *dssdev);
  603. void (*audio_disable)(struct omap_dss_device *dssdev);
  604. bool (*audio_supported)(struct omap_dss_device *dssdev);
  605. int (*audio_config)(struct omap_dss_device *dssdev,
  606. struct omap_dss_audio *audio);
  607. /* Note: These functions may not sleep */
  608. int (*audio_start)(struct omap_dss_device *dssdev);
  609. void (*audio_stop)(struct omap_dss_device *dssdev);
  610. };
  611. int omap_dss_register_driver(struct omap_dss_driver *);
  612. void omap_dss_unregister_driver(struct omap_dss_driver *);
  613. void omap_dss_get_device(struct omap_dss_device *dssdev);
  614. void omap_dss_put_device(struct omap_dss_device *dssdev);
  615. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  616. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  617. struct omap_dss_device *omap_dss_find_device(void *data,
  618. int (*match)(struct omap_dss_device *dssdev, void *data));
  619. int omap_dss_start_device(struct omap_dss_device *dssdev);
  620. void omap_dss_stop_device(struct omap_dss_device *dssdev);
  621. int omap_dss_get_num_overlay_managers(void);
  622. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  623. int omap_dss_get_num_overlays(void);
  624. struct omap_overlay *omap_dss_get_overlay(int num);
  625. struct omap_dss_output *omap_dss_get_output(enum omap_dss_output_id id);
  626. int omapdss_output_set_device(struct omap_dss_output *out,
  627. struct omap_dss_device *dssdev);
  628. int omapdss_output_unset_device(struct omap_dss_output *out);
  629. void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
  630. u16 *xres, u16 *yres);
  631. int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
  632. void omapdss_default_get_timings(struct omap_dss_device *dssdev,
  633. struct omap_video_timings *timings);
  634. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  635. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  636. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  637. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
  638. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  639. unsigned long timeout);
  640. #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
  641. #define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
  642. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  643. bool enable);
  644. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
  645. void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
  646. struct omap_video_timings *timings);
  647. void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
  648. void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
  649. enum omap_dss_dsi_pixel_format fmt);
  650. void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
  651. enum omap_dss_dsi_mode mode);
  652. void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
  653. struct omap_dss_dsi_videomode_timings *timings);
  654. int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
  655. void (*callback)(int, void *), void *data);
  656. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
  657. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
  658. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
  659. int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
  660. const struct omap_dsi_pin_config *pin_cfg);
  661. int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
  662. unsigned long ddr_clk, unsigned long lp_clk);
  663. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
  664. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  665. bool disconnect_lanes, bool enter_ulps);
  666. int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
  667. void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
  668. void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
  669. struct omap_video_timings *timings);
  670. int dpi_check_timings(struct omap_dss_device *dssdev,
  671. struct omap_video_timings *timings);
  672. void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
  673. int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
  674. void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
  675. void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
  676. struct omap_video_timings *timings);
  677. void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
  678. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
  679. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
  680. int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
  681. void *data);
  682. int omap_rfbi_configure(struct omap_dss_device *dssdev);
  683. void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
  684. void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
  685. int pixel_size);
  686. void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
  687. int data_lines);
  688. void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
  689. struct rfbi_timings *timings);
  690. #endif