flexcan.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/platform/flexcan.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/pinctrl/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN error and status register (ESR) bits */
  90. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  91. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  92. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  93. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  94. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  95. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  96. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  97. #define FLEXCAN_ESR_STF_ERR BIT(10)
  98. #define FLEXCAN_ESR_TX_WRN BIT(9)
  99. #define FLEXCAN_ESR_RX_WRN BIT(8)
  100. #define FLEXCAN_ESR_IDLE BIT(7)
  101. #define FLEXCAN_ESR_TXRX BIT(6)
  102. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  103. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  106. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  107. #define FLEXCAN_ESR_ERR_INT BIT(1)
  108. #define FLEXCAN_ESR_WAK_INT BIT(0)
  109. #define FLEXCAN_ESR_ERR_BUS \
  110. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  111. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  112. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  113. #define FLEXCAN_ESR_ERR_STATE \
  114. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  115. #define FLEXCAN_ESR_ERR_ALL \
  116. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  117. #define FLEXCAN_ESR_ALL_INT \
  118. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  119. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  120. /* FLEXCAN interrupt flag register (IFLAG) bits */
  121. #define FLEXCAN_TX_BUF_ID 8
  122. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  123. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  124. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  125. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  126. #define FLEXCAN_IFLAG_DEFAULT \
  127. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  128. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  129. /* FLEXCAN message buffers */
  130. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  131. #define FLEXCAN_MB_CNT_SRR BIT(22)
  132. #define FLEXCAN_MB_CNT_IDE BIT(21)
  133. #define FLEXCAN_MB_CNT_RTR BIT(20)
  134. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  135. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  136. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  137. /* FLEXCAN hardware feature flags */
  138. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  139. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* Broken error state handling */
  140. /* Structure of the message buffer */
  141. struct flexcan_mb {
  142. u32 can_ctrl;
  143. u32 can_id;
  144. u32 data[2];
  145. };
  146. /* Structure of the hardware registers */
  147. struct flexcan_regs {
  148. u32 mcr; /* 0x00 */
  149. u32 ctrl; /* 0x04 */
  150. u32 timer; /* 0x08 */
  151. u32 _reserved1; /* 0x0c */
  152. u32 rxgmask; /* 0x10 */
  153. u32 rx14mask; /* 0x14 */
  154. u32 rx15mask; /* 0x18 */
  155. u32 ecr; /* 0x1c */
  156. u32 esr; /* 0x20 */
  157. u32 imask2; /* 0x24 */
  158. u32 imask1; /* 0x28 */
  159. u32 iflag2; /* 0x2c */
  160. u32 iflag1; /* 0x30 */
  161. u32 crl2; /* 0x34 */
  162. u32 esr2; /* 0x38 */
  163. u32 imeur; /* 0x3c */
  164. u32 lrfr; /* 0x40 */
  165. u32 crcr; /* 0x44 */
  166. u32 rxfgmask; /* 0x48 */
  167. u32 rxfir; /* 0x4c */
  168. u32 _reserved3[12];
  169. struct flexcan_mb cantxfg[64];
  170. };
  171. struct flexcan_devtype_data {
  172. u32 features; /* hardware controller features */
  173. };
  174. struct flexcan_priv {
  175. struct can_priv can;
  176. struct net_device *dev;
  177. struct napi_struct napi;
  178. void __iomem *base;
  179. u32 reg_esr;
  180. u32 reg_ctrl_default;
  181. struct clk *clk_ipg;
  182. struct clk *clk_per;
  183. struct flexcan_platform_data *pdata;
  184. const struct flexcan_devtype_data *devtype_data;
  185. };
  186. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  187. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  188. };
  189. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  190. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  191. .features = FLEXCAN_HAS_V10_FEATURES | FLEXCAN_HAS_BROKEN_ERR_STATE,
  192. };
  193. static const struct can_bittiming_const flexcan_bittiming_const = {
  194. .name = DRV_NAME,
  195. .tseg1_min = 4,
  196. .tseg1_max = 16,
  197. .tseg2_min = 2,
  198. .tseg2_max = 8,
  199. .sjw_max = 4,
  200. .brp_min = 1,
  201. .brp_max = 256,
  202. .brp_inc = 1,
  203. };
  204. /*
  205. * Abstract off the read/write for arm versus ppc.
  206. */
  207. #if defined(__BIG_ENDIAN)
  208. static inline u32 flexcan_read(void __iomem *addr)
  209. {
  210. return in_be32(addr);
  211. }
  212. static inline void flexcan_write(u32 val, void __iomem *addr)
  213. {
  214. out_be32(addr, val);
  215. }
  216. #else
  217. static inline u32 flexcan_read(void __iomem *addr)
  218. {
  219. return readl(addr);
  220. }
  221. static inline void flexcan_write(u32 val, void __iomem *addr)
  222. {
  223. writel(val, addr);
  224. }
  225. #endif
  226. /*
  227. * Swtich transceiver on or off
  228. */
  229. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  230. {
  231. if (priv->pdata && priv->pdata->transceiver_switch)
  232. priv->pdata->transceiver_switch(on);
  233. }
  234. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  235. u32 reg_esr)
  236. {
  237. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  238. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  239. }
  240. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  241. {
  242. struct flexcan_regs __iomem *regs = priv->base;
  243. u32 reg;
  244. reg = flexcan_read(&regs->mcr);
  245. reg &= ~FLEXCAN_MCR_MDIS;
  246. flexcan_write(reg, &regs->mcr);
  247. udelay(10);
  248. }
  249. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  250. {
  251. struct flexcan_regs __iomem *regs = priv->base;
  252. u32 reg;
  253. reg = flexcan_read(&regs->mcr);
  254. reg |= FLEXCAN_MCR_MDIS;
  255. flexcan_write(reg, &regs->mcr);
  256. }
  257. static int flexcan_get_berr_counter(const struct net_device *dev,
  258. struct can_berr_counter *bec)
  259. {
  260. const struct flexcan_priv *priv = netdev_priv(dev);
  261. struct flexcan_regs __iomem *regs = priv->base;
  262. u32 reg = flexcan_read(&regs->ecr);
  263. bec->txerr = (reg >> 0) & 0xff;
  264. bec->rxerr = (reg >> 8) & 0xff;
  265. return 0;
  266. }
  267. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  268. {
  269. const struct flexcan_priv *priv = netdev_priv(dev);
  270. struct flexcan_regs __iomem *regs = priv->base;
  271. struct can_frame *cf = (struct can_frame *)skb->data;
  272. u32 can_id;
  273. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  274. if (can_dropped_invalid_skb(dev, skb))
  275. return NETDEV_TX_OK;
  276. netif_stop_queue(dev);
  277. if (cf->can_id & CAN_EFF_FLAG) {
  278. can_id = cf->can_id & CAN_EFF_MASK;
  279. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  280. } else {
  281. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  282. }
  283. if (cf->can_id & CAN_RTR_FLAG)
  284. ctrl |= FLEXCAN_MB_CNT_RTR;
  285. if (cf->can_dlc > 0) {
  286. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  287. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  288. }
  289. if (cf->can_dlc > 3) {
  290. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  291. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  292. }
  293. can_put_echo_skb(skb, dev, 0);
  294. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  295. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  296. return NETDEV_TX_OK;
  297. }
  298. static void do_bus_err(struct net_device *dev,
  299. struct can_frame *cf, u32 reg_esr)
  300. {
  301. struct flexcan_priv *priv = netdev_priv(dev);
  302. int rx_errors = 0, tx_errors = 0;
  303. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  304. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  305. netdev_dbg(dev, "BIT1_ERR irq\n");
  306. cf->data[2] |= CAN_ERR_PROT_BIT1;
  307. tx_errors = 1;
  308. }
  309. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  310. netdev_dbg(dev, "BIT0_ERR irq\n");
  311. cf->data[2] |= CAN_ERR_PROT_BIT0;
  312. tx_errors = 1;
  313. }
  314. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  315. netdev_dbg(dev, "ACK_ERR irq\n");
  316. cf->can_id |= CAN_ERR_ACK;
  317. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  318. tx_errors = 1;
  319. }
  320. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  321. netdev_dbg(dev, "CRC_ERR irq\n");
  322. cf->data[2] |= CAN_ERR_PROT_BIT;
  323. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  324. rx_errors = 1;
  325. }
  326. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  327. netdev_dbg(dev, "FRM_ERR irq\n");
  328. cf->data[2] |= CAN_ERR_PROT_FORM;
  329. rx_errors = 1;
  330. }
  331. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  332. netdev_dbg(dev, "STF_ERR irq\n");
  333. cf->data[2] |= CAN_ERR_PROT_STUFF;
  334. rx_errors = 1;
  335. }
  336. priv->can.can_stats.bus_error++;
  337. if (rx_errors)
  338. dev->stats.rx_errors++;
  339. if (tx_errors)
  340. dev->stats.tx_errors++;
  341. }
  342. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  343. {
  344. struct sk_buff *skb;
  345. struct can_frame *cf;
  346. skb = alloc_can_err_skb(dev, &cf);
  347. if (unlikely(!skb))
  348. return 0;
  349. do_bus_err(dev, cf, reg_esr);
  350. netif_receive_skb(skb);
  351. dev->stats.rx_packets++;
  352. dev->stats.rx_bytes += cf->can_dlc;
  353. return 1;
  354. }
  355. static void do_state(struct net_device *dev,
  356. struct can_frame *cf, enum can_state new_state)
  357. {
  358. struct flexcan_priv *priv = netdev_priv(dev);
  359. struct can_berr_counter bec;
  360. flexcan_get_berr_counter(dev, &bec);
  361. switch (priv->can.state) {
  362. case CAN_STATE_ERROR_ACTIVE:
  363. /*
  364. * from: ERROR_ACTIVE
  365. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  366. * => : there was a warning int
  367. */
  368. if (new_state >= CAN_STATE_ERROR_WARNING &&
  369. new_state <= CAN_STATE_BUS_OFF) {
  370. netdev_dbg(dev, "Error Warning IRQ\n");
  371. priv->can.can_stats.error_warning++;
  372. cf->can_id |= CAN_ERR_CRTL;
  373. cf->data[1] = (bec.txerr > bec.rxerr) ?
  374. CAN_ERR_CRTL_TX_WARNING :
  375. CAN_ERR_CRTL_RX_WARNING;
  376. }
  377. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  378. /*
  379. * from: ERROR_ACTIVE, ERROR_WARNING
  380. * to : ERROR_PASSIVE, BUS_OFF
  381. * => : error passive int
  382. */
  383. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  384. new_state <= CAN_STATE_BUS_OFF) {
  385. netdev_dbg(dev, "Error Passive IRQ\n");
  386. priv->can.can_stats.error_passive++;
  387. cf->can_id |= CAN_ERR_CRTL;
  388. cf->data[1] = (bec.txerr > bec.rxerr) ?
  389. CAN_ERR_CRTL_TX_PASSIVE :
  390. CAN_ERR_CRTL_RX_PASSIVE;
  391. }
  392. break;
  393. case CAN_STATE_BUS_OFF:
  394. netdev_err(dev, "BUG! "
  395. "hardware recovered automatically from BUS_OFF\n");
  396. break;
  397. default:
  398. break;
  399. }
  400. /* process state changes depending on the new state */
  401. switch (new_state) {
  402. case CAN_STATE_ERROR_ACTIVE:
  403. netdev_dbg(dev, "Error Active\n");
  404. cf->can_id |= CAN_ERR_PROT;
  405. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  406. break;
  407. case CAN_STATE_BUS_OFF:
  408. cf->can_id |= CAN_ERR_BUSOFF;
  409. can_bus_off(dev);
  410. break;
  411. default:
  412. break;
  413. }
  414. }
  415. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  416. {
  417. struct flexcan_priv *priv = netdev_priv(dev);
  418. struct sk_buff *skb;
  419. struct can_frame *cf;
  420. enum can_state new_state;
  421. int flt;
  422. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  423. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  424. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  425. FLEXCAN_ESR_RX_WRN))))
  426. new_state = CAN_STATE_ERROR_ACTIVE;
  427. else
  428. new_state = CAN_STATE_ERROR_WARNING;
  429. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  430. new_state = CAN_STATE_ERROR_PASSIVE;
  431. else
  432. new_state = CAN_STATE_BUS_OFF;
  433. /* state hasn't changed */
  434. if (likely(new_state == priv->can.state))
  435. return 0;
  436. skb = alloc_can_err_skb(dev, &cf);
  437. if (unlikely(!skb))
  438. return 0;
  439. do_state(dev, cf, new_state);
  440. priv->can.state = new_state;
  441. netif_receive_skb(skb);
  442. dev->stats.rx_packets++;
  443. dev->stats.rx_bytes += cf->can_dlc;
  444. return 1;
  445. }
  446. static void flexcan_read_fifo(const struct net_device *dev,
  447. struct can_frame *cf)
  448. {
  449. const struct flexcan_priv *priv = netdev_priv(dev);
  450. struct flexcan_regs __iomem *regs = priv->base;
  451. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  452. u32 reg_ctrl, reg_id;
  453. reg_ctrl = flexcan_read(&mb->can_ctrl);
  454. reg_id = flexcan_read(&mb->can_id);
  455. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  456. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  457. else
  458. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  459. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  460. cf->can_id |= CAN_RTR_FLAG;
  461. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  462. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  463. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  464. /* mark as read */
  465. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  466. flexcan_read(&regs->timer);
  467. }
  468. static int flexcan_read_frame(struct net_device *dev)
  469. {
  470. struct net_device_stats *stats = &dev->stats;
  471. struct can_frame *cf;
  472. struct sk_buff *skb;
  473. skb = alloc_can_skb(dev, &cf);
  474. if (unlikely(!skb)) {
  475. stats->rx_dropped++;
  476. return 0;
  477. }
  478. flexcan_read_fifo(dev, cf);
  479. netif_receive_skb(skb);
  480. stats->rx_packets++;
  481. stats->rx_bytes += cf->can_dlc;
  482. return 1;
  483. }
  484. static int flexcan_poll(struct napi_struct *napi, int quota)
  485. {
  486. struct net_device *dev = napi->dev;
  487. const struct flexcan_priv *priv = netdev_priv(dev);
  488. struct flexcan_regs __iomem *regs = priv->base;
  489. u32 reg_iflag1, reg_esr;
  490. int work_done = 0;
  491. /*
  492. * The error bits are cleared on read,
  493. * use saved value from irq handler.
  494. */
  495. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  496. /* handle state changes */
  497. work_done += flexcan_poll_state(dev, reg_esr);
  498. /* handle RX-FIFO */
  499. reg_iflag1 = flexcan_read(&regs->iflag1);
  500. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  501. work_done < quota) {
  502. work_done += flexcan_read_frame(dev);
  503. reg_iflag1 = flexcan_read(&regs->iflag1);
  504. }
  505. /* report bus errors */
  506. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  507. work_done += flexcan_poll_bus_err(dev, reg_esr);
  508. if (work_done < quota) {
  509. napi_complete(napi);
  510. /* enable IRQs */
  511. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  512. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  513. }
  514. return work_done;
  515. }
  516. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  517. {
  518. struct net_device *dev = dev_id;
  519. struct net_device_stats *stats = &dev->stats;
  520. struct flexcan_priv *priv = netdev_priv(dev);
  521. struct flexcan_regs __iomem *regs = priv->base;
  522. u32 reg_iflag1, reg_esr;
  523. reg_iflag1 = flexcan_read(&regs->iflag1);
  524. reg_esr = flexcan_read(&regs->esr);
  525. /* ACK all bus error and state change IRQ sources */
  526. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  527. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  528. /*
  529. * schedule NAPI in case of:
  530. * - rx IRQ
  531. * - state change IRQ
  532. * - bus error IRQ and bus error reporting is activated
  533. */
  534. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  535. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  536. flexcan_has_and_handle_berr(priv, reg_esr)) {
  537. /*
  538. * The error bits are cleared on read,
  539. * save them for later use.
  540. */
  541. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  542. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  543. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  544. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  545. &regs->ctrl);
  546. napi_schedule(&priv->napi);
  547. }
  548. /* FIFO overflow */
  549. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  550. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  551. dev->stats.rx_over_errors++;
  552. dev->stats.rx_errors++;
  553. }
  554. /* transmission complete interrupt */
  555. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  556. stats->tx_bytes += can_get_echo_skb(dev, 0);
  557. stats->tx_packets++;
  558. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  559. netif_wake_queue(dev);
  560. }
  561. return IRQ_HANDLED;
  562. }
  563. static void flexcan_set_bittiming(struct net_device *dev)
  564. {
  565. const struct flexcan_priv *priv = netdev_priv(dev);
  566. const struct can_bittiming *bt = &priv->can.bittiming;
  567. struct flexcan_regs __iomem *regs = priv->base;
  568. u32 reg;
  569. reg = flexcan_read(&regs->ctrl);
  570. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  571. FLEXCAN_CTRL_RJW(0x3) |
  572. FLEXCAN_CTRL_PSEG1(0x7) |
  573. FLEXCAN_CTRL_PSEG2(0x7) |
  574. FLEXCAN_CTRL_PROPSEG(0x7) |
  575. FLEXCAN_CTRL_LPB |
  576. FLEXCAN_CTRL_SMP |
  577. FLEXCAN_CTRL_LOM);
  578. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  579. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  580. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  581. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  582. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  583. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  584. reg |= FLEXCAN_CTRL_LPB;
  585. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  586. reg |= FLEXCAN_CTRL_LOM;
  587. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  588. reg |= FLEXCAN_CTRL_SMP;
  589. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  590. flexcan_write(reg, &regs->ctrl);
  591. /* print chip status */
  592. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  593. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  594. }
  595. /*
  596. * flexcan_chip_start
  597. *
  598. * this functions is entered with clocks enabled
  599. *
  600. */
  601. static int flexcan_chip_start(struct net_device *dev)
  602. {
  603. struct flexcan_priv *priv = netdev_priv(dev);
  604. struct flexcan_regs __iomem *regs = priv->base;
  605. unsigned int i;
  606. int err;
  607. u32 reg_mcr, reg_ctrl;
  608. /* enable module */
  609. flexcan_chip_enable(priv);
  610. /* soft reset */
  611. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  612. udelay(10);
  613. reg_mcr = flexcan_read(&regs->mcr);
  614. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  615. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  616. reg_mcr);
  617. err = -ENODEV;
  618. goto out;
  619. }
  620. flexcan_set_bittiming(dev);
  621. /*
  622. * MCR
  623. *
  624. * enable freeze
  625. * enable fifo
  626. * halt now
  627. * only supervisor access
  628. * enable warning int
  629. * choose format C
  630. * disable local echo
  631. *
  632. */
  633. reg_mcr = flexcan_read(&regs->mcr);
  634. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  635. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  636. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS;
  637. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  638. flexcan_write(reg_mcr, &regs->mcr);
  639. /*
  640. * CTRL
  641. *
  642. * disable timer sync feature
  643. *
  644. * disable auto busoff recovery
  645. * transmit lowest buffer first
  646. *
  647. * enable tx and rx warning interrupt
  648. * enable bus off interrupt
  649. * (== FLEXCAN_CTRL_ERR_STATE)
  650. */
  651. reg_ctrl = flexcan_read(&regs->ctrl);
  652. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  653. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  654. FLEXCAN_CTRL_ERR_STATE;
  655. /*
  656. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  657. * on most Flexcan cores, too. Otherwise we don't get
  658. * any error warning or passive interrupts.
  659. */
  660. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  661. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  662. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  663. /* save for later use */
  664. priv->reg_ctrl_default = reg_ctrl;
  665. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  666. flexcan_write(reg_ctrl, &regs->ctrl);
  667. for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
  668. flexcan_write(0, &regs->cantxfg[i].can_ctrl);
  669. flexcan_write(0, &regs->cantxfg[i].can_id);
  670. flexcan_write(0, &regs->cantxfg[i].data[0]);
  671. flexcan_write(0, &regs->cantxfg[i].data[1]);
  672. /* put MB into rx queue */
  673. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  674. &regs->cantxfg[i].can_ctrl);
  675. }
  676. /* acceptance mask/acceptance code (accept everything) */
  677. flexcan_write(0x0, &regs->rxgmask);
  678. flexcan_write(0x0, &regs->rx14mask);
  679. flexcan_write(0x0, &regs->rx15mask);
  680. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  681. flexcan_write(0x0, &regs->rxfgmask);
  682. flexcan_transceiver_switch(priv, 1);
  683. /* synchronize with the can bus */
  684. reg_mcr = flexcan_read(&regs->mcr);
  685. reg_mcr &= ~FLEXCAN_MCR_HALT;
  686. flexcan_write(reg_mcr, &regs->mcr);
  687. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  688. /* enable FIFO interrupts */
  689. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  690. /* print chip status */
  691. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  692. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  693. return 0;
  694. out:
  695. flexcan_chip_disable(priv);
  696. return err;
  697. }
  698. /*
  699. * flexcan_chip_stop
  700. *
  701. * this functions is entered with clocks enabled
  702. *
  703. */
  704. static void flexcan_chip_stop(struct net_device *dev)
  705. {
  706. struct flexcan_priv *priv = netdev_priv(dev);
  707. struct flexcan_regs __iomem *regs = priv->base;
  708. u32 reg;
  709. /* Disable all interrupts */
  710. flexcan_write(0, &regs->imask1);
  711. /* Disable + halt module */
  712. reg = flexcan_read(&regs->mcr);
  713. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  714. flexcan_write(reg, &regs->mcr);
  715. flexcan_transceiver_switch(priv, 0);
  716. priv->can.state = CAN_STATE_STOPPED;
  717. return;
  718. }
  719. static int flexcan_open(struct net_device *dev)
  720. {
  721. struct flexcan_priv *priv = netdev_priv(dev);
  722. int err;
  723. clk_prepare_enable(priv->clk_ipg);
  724. clk_prepare_enable(priv->clk_per);
  725. err = open_candev(dev);
  726. if (err)
  727. goto out;
  728. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  729. if (err)
  730. goto out_close;
  731. /* start chip and queuing */
  732. err = flexcan_chip_start(dev);
  733. if (err)
  734. goto out_close;
  735. napi_enable(&priv->napi);
  736. netif_start_queue(dev);
  737. return 0;
  738. out_close:
  739. close_candev(dev);
  740. out:
  741. clk_disable_unprepare(priv->clk_per);
  742. clk_disable_unprepare(priv->clk_ipg);
  743. return err;
  744. }
  745. static int flexcan_close(struct net_device *dev)
  746. {
  747. struct flexcan_priv *priv = netdev_priv(dev);
  748. netif_stop_queue(dev);
  749. napi_disable(&priv->napi);
  750. flexcan_chip_stop(dev);
  751. free_irq(dev->irq, dev);
  752. clk_disable_unprepare(priv->clk_per);
  753. clk_disable_unprepare(priv->clk_ipg);
  754. close_candev(dev);
  755. return 0;
  756. }
  757. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  758. {
  759. int err;
  760. switch (mode) {
  761. case CAN_MODE_START:
  762. err = flexcan_chip_start(dev);
  763. if (err)
  764. return err;
  765. netif_wake_queue(dev);
  766. break;
  767. default:
  768. return -EOPNOTSUPP;
  769. }
  770. return 0;
  771. }
  772. static const struct net_device_ops flexcan_netdev_ops = {
  773. .ndo_open = flexcan_open,
  774. .ndo_stop = flexcan_close,
  775. .ndo_start_xmit = flexcan_start_xmit,
  776. };
  777. static int __devinit register_flexcandev(struct net_device *dev)
  778. {
  779. struct flexcan_priv *priv = netdev_priv(dev);
  780. struct flexcan_regs __iomem *regs = priv->base;
  781. u32 reg, err;
  782. clk_prepare_enable(priv->clk_ipg);
  783. clk_prepare_enable(priv->clk_per);
  784. /* select "bus clock", chip must be disabled */
  785. flexcan_chip_disable(priv);
  786. reg = flexcan_read(&regs->ctrl);
  787. reg |= FLEXCAN_CTRL_CLK_SRC;
  788. flexcan_write(reg, &regs->ctrl);
  789. flexcan_chip_enable(priv);
  790. /* set freeze, halt and activate FIFO, restrict register access */
  791. reg = flexcan_read(&regs->mcr);
  792. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  793. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  794. flexcan_write(reg, &regs->mcr);
  795. /*
  796. * Currently we only support newer versions of this core
  797. * featuring a RX FIFO. Older cores found on some Coldfire
  798. * derivates are not yet supported.
  799. */
  800. reg = flexcan_read(&regs->mcr);
  801. if (!(reg & FLEXCAN_MCR_FEN)) {
  802. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  803. err = -ENODEV;
  804. goto out;
  805. }
  806. err = register_candev(dev);
  807. out:
  808. /* disable core and turn off clocks */
  809. flexcan_chip_disable(priv);
  810. clk_disable_unprepare(priv->clk_per);
  811. clk_disable_unprepare(priv->clk_ipg);
  812. return err;
  813. }
  814. static void __devexit unregister_flexcandev(struct net_device *dev)
  815. {
  816. unregister_candev(dev);
  817. }
  818. static const struct of_device_id flexcan_of_match[] = {
  819. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  820. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  821. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  822. { /* sentinel */ },
  823. };
  824. static const struct platform_device_id flexcan_id_table[] = {
  825. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  826. { /* sentinel */ },
  827. };
  828. static int __devinit flexcan_probe(struct platform_device *pdev)
  829. {
  830. const struct of_device_id *of_id;
  831. const struct flexcan_devtype_data *devtype_data;
  832. struct net_device *dev;
  833. struct flexcan_priv *priv;
  834. struct resource *mem;
  835. struct clk *clk_ipg = NULL, *clk_per = NULL;
  836. struct pinctrl *pinctrl;
  837. void __iomem *base;
  838. resource_size_t mem_size;
  839. int err, irq;
  840. u32 clock_freq = 0;
  841. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  842. if (IS_ERR(pinctrl))
  843. return PTR_ERR(pinctrl);
  844. if (pdev->dev.of_node)
  845. of_property_read_u32(pdev->dev.of_node,
  846. "clock-frequency", &clock_freq);
  847. if (!clock_freq) {
  848. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  849. if (IS_ERR(clk_ipg)) {
  850. dev_err(&pdev->dev, "no ipg clock defined\n");
  851. err = PTR_ERR(clk_ipg);
  852. goto failed_clock;
  853. }
  854. clock_freq = clk_get_rate(clk_ipg);
  855. clk_per = devm_clk_get(&pdev->dev, "per");
  856. if (IS_ERR(clk_per)) {
  857. dev_err(&pdev->dev, "no per clock defined\n");
  858. err = PTR_ERR(clk_per);
  859. goto failed_clock;
  860. }
  861. }
  862. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  863. irq = platform_get_irq(pdev, 0);
  864. if (!mem || irq <= 0) {
  865. err = -ENODEV;
  866. goto failed_get;
  867. }
  868. mem_size = resource_size(mem);
  869. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  870. err = -EBUSY;
  871. goto failed_get;
  872. }
  873. base = ioremap(mem->start, mem_size);
  874. if (!base) {
  875. err = -ENOMEM;
  876. goto failed_map;
  877. }
  878. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  879. if (!dev) {
  880. err = -ENOMEM;
  881. goto failed_alloc;
  882. }
  883. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  884. if (of_id) {
  885. devtype_data = of_id->data;
  886. } else if (pdev->id_entry->driver_data) {
  887. devtype_data = (struct flexcan_devtype_data *)
  888. pdev->id_entry->driver_data;
  889. } else {
  890. err = -ENODEV;
  891. goto failed_devtype;
  892. }
  893. dev->netdev_ops = &flexcan_netdev_ops;
  894. dev->irq = irq;
  895. dev->flags |= IFF_ECHO;
  896. priv = netdev_priv(dev);
  897. priv->can.clock.freq = clock_freq;
  898. priv->can.bittiming_const = &flexcan_bittiming_const;
  899. priv->can.do_set_mode = flexcan_set_mode;
  900. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  901. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  902. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  903. CAN_CTRLMODE_BERR_REPORTING;
  904. priv->base = base;
  905. priv->dev = dev;
  906. priv->clk_ipg = clk_ipg;
  907. priv->clk_per = clk_per;
  908. priv->pdata = pdev->dev.platform_data;
  909. priv->devtype_data = devtype_data;
  910. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  911. dev_set_drvdata(&pdev->dev, dev);
  912. SET_NETDEV_DEV(dev, &pdev->dev);
  913. err = register_flexcandev(dev);
  914. if (err) {
  915. dev_err(&pdev->dev, "registering netdev failed\n");
  916. goto failed_register;
  917. }
  918. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  919. priv->base, dev->irq);
  920. return 0;
  921. failed_register:
  922. failed_devtype:
  923. free_candev(dev);
  924. failed_alloc:
  925. iounmap(base);
  926. failed_map:
  927. release_mem_region(mem->start, mem_size);
  928. failed_get:
  929. failed_clock:
  930. return err;
  931. }
  932. static int __devexit flexcan_remove(struct platform_device *pdev)
  933. {
  934. struct net_device *dev = platform_get_drvdata(pdev);
  935. struct flexcan_priv *priv = netdev_priv(dev);
  936. struct resource *mem;
  937. unregister_flexcandev(dev);
  938. platform_set_drvdata(pdev, NULL);
  939. iounmap(priv->base);
  940. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  941. release_mem_region(mem->start, resource_size(mem));
  942. free_candev(dev);
  943. return 0;
  944. }
  945. #ifdef CONFIG_PM
  946. static int flexcan_suspend(struct platform_device *pdev, pm_message_t state)
  947. {
  948. struct net_device *dev = platform_get_drvdata(pdev);
  949. struct flexcan_priv *priv = netdev_priv(dev);
  950. flexcan_chip_disable(priv);
  951. if (netif_running(dev)) {
  952. netif_stop_queue(dev);
  953. netif_device_detach(dev);
  954. }
  955. priv->can.state = CAN_STATE_SLEEPING;
  956. return 0;
  957. }
  958. static int flexcan_resume(struct platform_device *pdev)
  959. {
  960. struct net_device *dev = platform_get_drvdata(pdev);
  961. struct flexcan_priv *priv = netdev_priv(dev);
  962. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  963. if (netif_running(dev)) {
  964. netif_device_attach(dev);
  965. netif_start_queue(dev);
  966. }
  967. flexcan_chip_enable(priv);
  968. return 0;
  969. }
  970. #else
  971. #define flexcan_suspend NULL
  972. #define flexcan_resume NULL
  973. #endif
  974. static struct platform_driver flexcan_driver = {
  975. .driver = {
  976. .name = DRV_NAME,
  977. .owner = THIS_MODULE,
  978. .of_match_table = flexcan_of_match,
  979. },
  980. .probe = flexcan_probe,
  981. .remove = __devexit_p(flexcan_remove),
  982. .suspend = flexcan_suspend,
  983. .resume = flexcan_resume,
  984. .id_table = flexcan_id_table,
  985. };
  986. module_platform_driver(flexcan_driver);
  987. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  988. "Marc Kleine-Budde <kernel@pengutronix.de>");
  989. MODULE_LICENSE("GPL v2");
  990. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");