vmx.c 210 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "cpuid.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/mod_devicetable.h>
  29. #include <linux/ftrace_event.h>
  30. #include <linux/slab.h>
  31. #include <linux/tboot.h>
  32. #include "kvm_cache_regs.h"
  33. #include "x86.h"
  34. #include <asm/io.h>
  35. #include <asm/desc.h>
  36. #include <asm/vmx.h>
  37. #include <asm/virtext.h>
  38. #include <asm/mce.h>
  39. #include <asm/i387.h>
  40. #include <asm/xcr.h>
  41. #include <asm/perf_event.h>
  42. #include "trace.h"
  43. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  44. #define __ex_clear(x, reg) \
  45. ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
  46. MODULE_AUTHOR("Qumranet");
  47. MODULE_LICENSE("GPL");
  48. static const struct x86_cpu_id vmx_cpu_id[] = {
  49. X86_FEATURE_MATCH(X86_FEATURE_VMX),
  50. {}
  51. };
  52. MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
  53. static bool __read_mostly enable_vpid = 1;
  54. module_param_named(vpid, enable_vpid, bool, 0444);
  55. static bool __read_mostly flexpriority_enabled = 1;
  56. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  57. static bool __read_mostly enable_ept = 1;
  58. module_param_named(ept, enable_ept, bool, S_IRUGO);
  59. static bool __read_mostly enable_unrestricted_guest = 1;
  60. module_param_named(unrestricted_guest,
  61. enable_unrestricted_guest, bool, S_IRUGO);
  62. static bool __read_mostly enable_ept_ad_bits = 1;
  63. module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
  64. static bool __read_mostly emulate_invalid_guest_state = true;
  65. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  66. static bool __read_mostly vmm_exclusive = 1;
  67. module_param(vmm_exclusive, bool, S_IRUGO);
  68. static bool __read_mostly fasteoi = 1;
  69. module_param(fasteoi, bool, S_IRUGO);
  70. /*
  71. * If nested=1, nested virtualization is supported, i.e., guests may use
  72. * VMX and be a hypervisor for its own guests. If nested=0, guests may not
  73. * use VMX instructions.
  74. */
  75. static bool __read_mostly nested = 0;
  76. module_param(nested, bool, S_IRUGO);
  77. #define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
  78. (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
  79. #define KVM_GUEST_CR0_MASK \
  80. (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  81. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
  82. (X86_CR0_WP | X86_CR0_NE)
  83. #define KVM_VM_CR0_ALWAYS_ON \
  84. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  85. #define KVM_CR4_GUEST_OWNED_BITS \
  86. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  87. | X86_CR4_OSXMMEXCPT)
  88. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  89. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  90. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  91. /*
  92. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  93. * ple_gap: upper bound on the amount of time between two successive
  94. * executions of PAUSE in a loop. Also indicate if ple enabled.
  95. * According to test, this time is usually smaller than 128 cycles.
  96. * ple_window: upper bound on the amount of time a guest is allowed to execute
  97. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  98. * less than 2^12 cycles
  99. * Time is measured based on a counter that runs at the same rate as the TSC,
  100. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  101. */
  102. #define KVM_VMX_DEFAULT_PLE_GAP 128
  103. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  104. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  105. module_param(ple_gap, int, S_IRUGO);
  106. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  107. module_param(ple_window, int, S_IRUGO);
  108. extern const ulong vmx_return;
  109. #define NR_AUTOLOAD_MSRS 8
  110. #define VMCS02_POOL_SIZE 1
  111. struct vmcs {
  112. u32 revision_id;
  113. u32 abort;
  114. char data[0];
  115. };
  116. /*
  117. * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
  118. * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
  119. * loaded on this CPU (so we can clear them if the CPU goes down).
  120. */
  121. struct loaded_vmcs {
  122. struct vmcs *vmcs;
  123. int cpu;
  124. int launched;
  125. struct list_head loaded_vmcss_on_cpu_link;
  126. };
  127. struct shared_msr_entry {
  128. unsigned index;
  129. u64 data;
  130. u64 mask;
  131. };
  132. /*
  133. * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
  134. * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
  135. * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
  136. * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
  137. * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
  138. * More than one of these structures may exist, if L1 runs multiple L2 guests.
  139. * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
  140. * underlying hardware which will be used to run L2.
  141. * This structure is packed to ensure that its layout is identical across
  142. * machines (necessary for live migration).
  143. * If there are changes in this struct, VMCS12_REVISION must be changed.
  144. */
  145. typedef u64 natural_width;
  146. struct __packed vmcs12 {
  147. /* According to the Intel spec, a VMCS region must start with the
  148. * following two fields. Then follow implementation-specific data.
  149. */
  150. u32 revision_id;
  151. u32 abort;
  152. u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
  153. u32 padding[7]; /* room for future expansion */
  154. u64 io_bitmap_a;
  155. u64 io_bitmap_b;
  156. u64 msr_bitmap;
  157. u64 vm_exit_msr_store_addr;
  158. u64 vm_exit_msr_load_addr;
  159. u64 vm_entry_msr_load_addr;
  160. u64 tsc_offset;
  161. u64 virtual_apic_page_addr;
  162. u64 apic_access_addr;
  163. u64 ept_pointer;
  164. u64 guest_physical_address;
  165. u64 vmcs_link_pointer;
  166. u64 guest_ia32_debugctl;
  167. u64 guest_ia32_pat;
  168. u64 guest_ia32_efer;
  169. u64 guest_ia32_perf_global_ctrl;
  170. u64 guest_pdptr0;
  171. u64 guest_pdptr1;
  172. u64 guest_pdptr2;
  173. u64 guest_pdptr3;
  174. u64 host_ia32_pat;
  175. u64 host_ia32_efer;
  176. u64 host_ia32_perf_global_ctrl;
  177. u64 padding64[8]; /* room for future expansion */
  178. /*
  179. * To allow migration of L1 (complete with its L2 guests) between
  180. * machines of different natural widths (32 or 64 bit), we cannot have
  181. * unsigned long fields with no explict size. We use u64 (aliased
  182. * natural_width) instead. Luckily, x86 is little-endian.
  183. */
  184. natural_width cr0_guest_host_mask;
  185. natural_width cr4_guest_host_mask;
  186. natural_width cr0_read_shadow;
  187. natural_width cr4_read_shadow;
  188. natural_width cr3_target_value0;
  189. natural_width cr3_target_value1;
  190. natural_width cr3_target_value2;
  191. natural_width cr3_target_value3;
  192. natural_width exit_qualification;
  193. natural_width guest_linear_address;
  194. natural_width guest_cr0;
  195. natural_width guest_cr3;
  196. natural_width guest_cr4;
  197. natural_width guest_es_base;
  198. natural_width guest_cs_base;
  199. natural_width guest_ss_base;
  200. natural_width guest_ds_base;
  201. natural_width guest_fs_base;
  202. natural_width guest_gs_base;
  203. natural_width guest_ldtr_base;
  204. natural_width guest_tr_base;
  205. natural_width guest_gdtr_base;
  206. natural_width guest_idtr_base;
  207. natural_width guest_dr7;
  208. natural_width guest_rsp;
  209. natural_width guest_rip;
  210. natural_width guest_rflags;
  211. natural_width guest_pending_dbg_exceptions;
  212. natural_width guest_sysenter_esp;
  213. natural_width guest_sysenter_eip;
  214. natural_width host_cr0;
  215. natural_width host_cr3;
  216. natural_width host_cr4;
  217. natural_width host_fs_base;
  218. natural_width host_gs_base;
  219. natural_width host_tr_base;
  220. natural_width host_gdtr_base;
  221. natural_width host_idtr_base;
  222. natural_width host_ia32_sysenter_esp;
  223. natural_width host_ia32_sysenter_eip;
  224. natural_width host_rsp;
  225. natural_width host_rip;
  226. natural_width paddingl[8]; /* room for future expansion */
  227. u32 pin_based_vm_exec_control;
  228. u32 cpu_based_vm_exec_control;
  229. u32 exception_bitmap;
  230. u32 page_fault_error_code_mask;
  231. u32 page_fault_error_code_match;
  232. u32 cr3_target_count;
  233. u32 vm_exit_controls;
  234. u32 vm_exit_msr_store_count;
  235. u32 vm_exit_msr_load_count;
  236. u32 vm_entry_controls;
  237. u32 vm_entry_msr_load_count;
  238. u32 vm_entry_intr_info_field;
  239. u32 vm_entry_exception_error_code;
  240. u32 vm_entry_instruction_len;
  241. u32 tpr_threshold;
  242. u32 secondary_vm_exec_control;
  243. u32 vm_instruction_error;
  244. u32 vm_exit_reason;
  245. u32 vm_exit_intr_info;
  246. u32 vm_exit_intr_error_code;
  247. u32 idt_vectoring_info_field;
  248. u32 idt_vectoring_error_code;
  249. u32 vm_exit_instruction_len;
  250. u32 vmx_instruction_info;
  251. u32 guest_es_limit;
  252. u32 guest_cs_limit;
  253. u32 guest_ss_limit;
  254. u32 guest_ds_limit;
  255. u32 guest_fs_limit;
  256. u32 guest_gs_limit;
  257. u32 guest_ldtr_limit;
  258. u32 guest_tr_limit;
  259. u32 guest_gdtr_limit;
  260. u32 guest_idtr_limit;
  261. u32 guest_es_ar_bytes;
  262. u32 guest_cs_ar_bytes;
  263. u32 guest_ss_ar_bytes;
  264. u32 guest_ds_ar_bytes;
  265. u32 guest_fs_ar_bytes;
  266. u32 guest_gs_ar_bytes;
  267. u32 guest_ldtr_ar_bytes;
  268. u32 guest_tr_ar_bytes;
  269. u32 guest_interruptibility_info;
  270. u32 guest_activity_state;
  271. u32 guest_sysenter_cs;
  272. u32 host_ia32_sysenter_cs;
  273. u32 padding32[8]; /* room for future expansion */
  274. u16 virtual_processor_id;
  275. u16 guest_es_selector;
  276. u16 guest_cs_selector;
  277. u16 guest_ss_selector;
  278. u16 guest_ds_selector;
  279. u16 guest_fs_selector;
  280. u16 guest_gs_selector;
  281. u16 guest_ldtr_selector;
  282. u16 guest_tr_selector;
  283. u16 host_es_selector;
  284. u16 host_cs_selector;
  285. u16 host_ss_selector;
  286. u16 host_ds_selector;
  287. u16 host_fs_selector;
  288. u16 host_gs_selector;
  289. u16 host_tr_selector;
  290. };
  291. /*
  292. * VMCS12_REVISION is an arbitrary id that should be changed if the content or
  293. * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
  294. * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
  295. */
  296. #define VMCS12_REVISION 0x11e57ed0
  297. /*
  298. * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
  299. * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
  300. * current implementation, 4K are reserved to avoid future complications.
  301. */
  302. #define VMCS12_SIZE 0x1000
  303. /* Used to remember the last vmcs02 used for some recently used vmcs12s */
  304. struct vmcs02_list {
  305. struct list_head list;
  306. gpa_t vmptr;
  307. struct loaded_vmcs vmcs02;
  308. };
  309. /*
  310. * The nested_vmx structure is part of vcpu_vmx, and holds information we need
  311. * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
  312. */
  313. struct nested_vmx {
  314. /* Has the level1 guest done vmxon? */
  315. bool vmxon;
  316. /* The guest-physical address of the current VMCS L1 keeps for L2 */
  317. gpa_t current_vmptr;
  318. /* The host-usable pointer to the above */
  319. struct page *current_vmcs12_page;
  320. struct vmcs12 *current_vmcs12;
  321. /* vmcs02_list cache of VMCSs recently used to run L2 guests */
  322. struct list_head vmcs02_pool;
  323. int vmcs02_num;
  324. u64 vmcs01_tsc_offset;
  325. /* L2 must run next, and mustn't decide to exit to L1. */
  326. bool nested_run_pending;
  327. /*
  328. * Guest pages referred to in vmcs02 with host-physical pointers, so
  329. * we must keep them pinned while L2 runs.
  330. */
  331. struct page *apic_access_page;
  332. };
  333. struct vcpu_vmx {
  334. struct kvm_vcpu vcpu;
  335. unsigned long host_rsp;
  336. u8 fail;
  337. u8 cpl;
  338. bool nmi_known_unmasked;
  339. u32 exit_intr_info;
  340. u32 idt_vectoring_info;
  341. ulong rflags;
  342. struct shared_msr_entry *guest_msrs;
  343. int nmsrs;
  344. int save_nmsrs;
  345. #ifdef CONFIG_X86_64
  346. u64 msr_host_kernel_gs_base;
  347. u64 msr_guest_kernel_gs_base;
  348. #endif
  349. /*
  350. * loaded_vmcs points to the VMCS currently used in this vcpu. For a
  351. * non-nested (L1) guest, it always points to vmcs01. For a nested
  352. * guest (L2), it points to a different VMCS.
  353. */
  354. struct loaded_vmcs vmcs01;
  355. struct loaded_vmcs *loaded_vmcs;
  356. bool __launched; /* temporary, used in vmx_vcpu_run */
  357. struct msr_autoload {
  358. unsigned nr;
  359. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  360. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  361. } msr_autoload;
  362. struct {
  363. int loaded;
  364. u16 fs_sel, gs_sel, ldt_sel;
  365. #ifdef CONFIG_X86_64
  366. u16 ds_sel, es_sel;
  367. #endif
  368. int gs_ldt_reload_needed;
  369. int fs_reload_needed;
  370. } host_state;
  371. struct {
  372. int vm86_active;
  373. ulong save_rflags;
  374. struct kvm_segment segs[8];
  375. } rmode;
  376. struct {
  377. u32 bitmask; /* 4 bits per segment (1 bit per field) */
  378. struct kvm_save_segment {
  379. u16 selector;
  380. unsigned long base;
  381. u32 limit;
  382. u32 ar;
  383. } seg[8];
  384. } segment_cache;
  385. int vpid;
  386. bool emulation_required;
  387. /* Support for vnmi-less CPUs */
  388. int soft_vnmi_blocked;
  389. ktime_t entry_time;
  390. s64 vnmi_blocked_time;
  391. u32 exit_reason;
  392. bool rdtscp_enabled;
  393. /* Support for a guest hypervisor (nested VMX) */
  394. struct nested_vmx nested;
  395. };
  396. enum segment_cache_field {
  397. SEG_FIELD_SEL = 0,
  398. SEG_FIELD_BASE = 1,
  399. SEG_FIELD_LIMIT = 2,
  400. SEG_FIELD_AR = 3,
  401. SEG_FIELD_NR = 4
  402. };
  403. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  404. {
  405. return container_of(vcpu, struct vcpu_vmx, vcpu);
  406. }
  407. #define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
  408. #define FIELD(number, name) [number] = VMCS12_OFFSET(name)
  409. #define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
  410. [number##_HIGH] = VMCS12_OFFSET(name)+4
  411. static const unsigned short vmcs_field_to_offset_table[] = {
  412. FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
  413. FIELD(GUEST_ES_SELECTOR, guest_es_selector),
  414. FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
  415. FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
  416. FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
  417. FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
  418. FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
  419. FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
  420. FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
  421. FIELD(HOST_ES_SELECTOR, host_es_selector),
  422. FIELD(HOST_CS_SELECTOR, host_cs_selector),
  423. FIELD(HOST_SS_SELECTOR, host_ss_selector),
  424. FIELD(HOST_DS_SELECTOR, host_ds_selector),
  425. FIELD(HOST_FS_SELECTOR, host_fs_selector),
  426. FIELD(HOST_GS_SELECTOR, host_gs_selector),
  427. FIELD(HOST_TR_SELECTOR, host_tr_selector),
  428. FIELD64(IO_BITMAP_A, io_bitmap_a),
  429. FIELD64(IO_BITMAP_B, io_bitmap_b),
  430. FIELD64(MSR_BITMAP, msr_bitmap),
  431. FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
  432. FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
  433. FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
  434. FIELD64(TSC_OFFSET, tsc_offset),
  435. FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
  436. FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
  437. FIELD64(EPT_POINTER, ept_pointer),
  438. FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
  439. FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
  440. FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
  441. FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
  442. FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
  443. FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
  444. FIELD64(GUEST_PDPTR0, guest_pdptr0),
  445. FIELD64(GUEST_PDPTR1, guest_pdptr1),
  446. FIELD64(GUEST_PDPTR2, guest_pdptr2),
  447. FIELD64(GUEST_PDPTR3, guest_pdptr3),
  448. FIELD64(HOST_IA32_PAT, host_ia32_pat),
  449. FIELD64(HOST_IA32_EFER, host_ia32_efer),
  450. FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
  451. FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
  452. FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
  453. FIELD(EXCEPTION_BITMAP, exception_bitmap),
  454. FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
  455. FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
  456. FIELD(CR3_TARGET_COUNT, cr3_target_count),
  457. FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
  458. FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
  459. FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
  460. FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
  461. FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
  462. FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
  463. FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
  464. FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
  465. FIELD(TPR_THRESHOLD, tpr_threshold),
  466. FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
  467. FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
  468. FIELD(VM_EXIT_REASON, vm_exit_reason),
  469. FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
  470. FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
  471. FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
  472. FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
  473. FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
  474. FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
  475. FIELD(GUEST_ES_LIMIT, guest_es_limit),
  476. FIELD(GUEST_CS_LIMIT, guest_cs_limit),
  477. FIELD(GUEST_SS_LIMIT, guest_ss_limit),
  478. FIELD(GUEST_DS_LIMIT, guest_ds_limit),
  479. FIELD(GUEST_FS_LIMIT, guest_fs_limit),
  480. FIELD(GUEST_GS_LIMIT, guest_gs_limit),
  481. FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
  482. FIELD(GUEST_TR_LIMIT, guest_tr_limit),
  483. FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
  484. FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
  485. FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
  486. FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
  487. FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
  488. FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
  489. FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
  490. FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
  491. FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
  492. FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
  493. FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
  494. FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
  495. FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
  496. FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
  497. FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
  498. FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
  499. FIELD(CR0_READ_SHADOW, cr0_read_shadow),
  500. FIELD(CR4_READ_SHADOW, cr4_read_shadow),
  501. FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
  502. FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
  503. FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
  504. FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
  505. FIELD(EXIT_QUALIFICATION, exit_qualification),
  506. FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
  507. FIELD(GUEST_CR0, guest_cr0),
  508. FIELD(GUEST_CR3, guest_cr3),
  509. FIELD(GUEST_CR4, guest_cr4),
  510. FIELD(GUEST_ES_BASE, guest_es_base),
  511. FIELD(GUEST_CS_BASE, guest_cs_base),
  512. FIELD(GUEST_SS_BASE, guest_ss_base),
  513. FIELD(GUEST_DS_BASE, guest_ds_base),
  514. FIELD(GUEST_FS_BASE, guest_fs_base),
  515. FIELD(GUEST_GS_BASE, guest_gs_base),
  516. FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
  517. FIELD(GUEST_TR_BASE, guest_tr_base),
  518. FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
  519. FIELD(GUEST_IDTR_BASE, guest_idtr_base),
  520. FIELD(GUEST_DR7, guest_dr7),
  521. FIELD(GUEST_RSP, guest_rsp),
  522. FIELD(GUEST_RIP, guest_rip),
  523. FIELD(GUEST_RFLAGS, guest_rflags),
  524. FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
  525. FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
  526. FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
  527. FIELD(HOST_CR0, host_cr0),
  528. FIELD(HOST_CR3, host_cr3),
  529. FIELD(HOST_CR4, host_cr4),
  530. FIELD(HOST_FS_BASE, host_fs_base),
  531. FIELD(HOST_GS_BASE, host_gs_base),
  532. FIELD(HOST_TR_BASE, host_tr_base),
  533. FIELD(HOST_GDTR_BASE, host_gdtr_base),
  534. FIELD(HOST_IDTR_BASE, host_idtr_base),
  535. FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
  536. FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
  537. FIELD(HOST_RSP, host_rsp),
  538. FIELD(HOST_RIP, host_rip),
  539. };
  540. static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
  541. static inline short vmcs_field_to_offset(unsigned long field)
  542. {
  543. if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
  544. return -1;
  545. return vmcs_field_to_offset_table[field];
  546. }
  547. static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
  548. {
  549. return to_vmx(vcpu)->nested.current_vmcs12;
  550. }
  551. static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
  552. {
  553. struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
  554. if (is_error_page(page))
  555. return NULL;
  556. return page;
  557. }
  558. static void nested_release_page(struct page *page)
  559. {
  560. kvm_release_page_dirty(page);
  561. }
  562. static void nested_release_page_clean(struct page *page)
  563. {
  564. kvm_release_page_clean(page);
  565. }
  566. static u64 construct_eptp(unsigned long root_hpa);
  567. static void kvm_cpu_vmxon(u64 addr);
  568. static void kvm_cpu_vmxoff(void);
  569. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  570. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
  571. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  572. struct kvm_segment *var, int seg);
  573. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  574. struct kvm_segment *var, int seg);
  575. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  576. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  577. /*
  578. * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
  579. * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
  580. */
  581. static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
  582. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  583. static unsigned long *vmx_io_bitmap_a;
  584. static unsigned long *vmx_io_bitmap_b;
  585. static unsigned long *vmx_msr_bitmap_legacy;
  586. static unsigned long *vmx_msr_bitmap_longmode;
  587. static bool cpu_has_load_ia32_efer;
  588. static bool cpu_has_load_perf_global_ctrl;
  589. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  590. static DEFINE_SPINLOCK(vmx_vpid_lock);
  591. static struct vmcs_config {
  592. int size;
  593. int order;
  594. u32 revision_id;
  595. u32 pin_based_exec_ctrl;
  596. u32 cpu_based_exec_ctrl;
  597. u32 cpu_based_2nd_exec_ctrl;
  598. u32 vmexit_ctrl;
  599. u32 vmentry_ctrl;
  600. } vmcs_config;
  601. static struct vmx_capability {
  602. u32 ept;
  603. u32 vpid;
  604. } vmx_capability;
  605. #define VMX_SEGMENT_FIELD(seg) \
  606. [VCPU_SREG_##seg] = { \
  607. .selector = GUEST_##seg##_SELECTOR, \
  608. .base = GUEST_##seg##_BASE, \
  609. .limit = GUEST_##seg##_LIMIT, \
  610. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  611. }
  612. static const struct kvm_vmx_segment_field {
  613. unsigned selector;
  614. unsigned base;
  615. unsigned limit;
  616. unsigned ar_bytes;
  617. } kvm_vmx_segment_fields[] = {
  618. VMX_SEGMENT_FIELD(CS),
  619. VMX_SEGMENT_FIELD(DS),
  620. VMX_SEGMENT_FIELD(ES),
  621. VMX_SEGMENT_FIELD(FS),
  622. VMX_SEGMENT_FIELD(GS),
  623. VMX_SEGMENT_FIELD(SS),
  624. VMX_SEGMENT_FIELD(TR),
  625. VMX_SEGMENT_FIELD(LDTR),
  626. };
  627. static u64 host_efer;
  628. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  629. /*
  630. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  631. * away by decrementing the array size.
  632. */
  633. static const u32 vmx_msr_index[] = {
  634. #ifdef CONFIG_X86_64
  635. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  636. #endif
  637. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  638. };
  639. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  640. static inline bool is_page_fault(u32 intr_info)
  641. {
  642. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  643. INTR_INFO_VALID_MASK)) ==
  644. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  645. }
  646. static inline bool is_no_device(u32 intr_info)
  647. {
  648. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  649. INTR_INFO_VALID_MASK)) ==
  650. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  651. }
  652. static inline bool is_invalid_opcode(u32 intr_info)
  653. {
  654. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  655. INTR_INFO_VALID_MASK)) ==
  656. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  657. }
  658. static inline bool is_external_interrupt(u32 intr_info)
  659. {
  660. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  661. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  662. }
  663. static inline bool is_machine_check(u32 intr_info)
  664. {
  665. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  666. INTR_INFO_VALID_MASK)) ==
  667. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  668. }
  669. static inline bool cpu_has_vmx_msr_bitmap(void)
  670. {
  671. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  672. }
  673. static inline bool cpu_has_vmx_tpr_shadow(void)
  674. {
  675. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  676. }
  677. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  678. {
  679. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  680. }
  681. static inline bool cpu_has_secondary_exec_ctrls(void)
  682. {
  683. return vmcs_config.cpu_based_exec_ctrl &
  684. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  685. }
  686. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  687. {
  688. return vmcs_config.cpu_based_2nd_exec_ctrl &
  689. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  690. }
  691. static inline bool cpu_has_vmx_flexpriority(void)
  692. {
  693. return cpu_has_vmx_tpr_shadow() &&
  694. cpu_has_vmx_virtualize_apic_accesses();
  695. }
  696. static inline bool cpu_has_vmx_ept_execute_only(void)
  697. {
  698. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  699. }
  700. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  701. {
  702. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  703. }
  704. static inline bool cpu_has_vmx_eptp_writeback(void)
  705. {
  706. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  707. }
  708. static inline bool cpu_has_vmx_ept_2m_page(void)
  709. {
  710. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  711. }
  712. static inline bool cpu_has_vmx_ept_1g_page(void)
  713. {
  714. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  715. }
  716. static inline bool cpu_has_vmx_ept_4levels(void)
  717. {
  718. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  719. }
  720. static inline bool cpu_has_vmx_ept_ad_bits(void)
  721. {
  722. return vmx_capability.ept & VMX_EPT_AD_BIT;
  723. }
  724. static inline bool cpu_has_vmx_invept_individual_addr(void)
  725. {
  726. return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
  727. }
  728. static inline bool cpu_has_vmx_invept_context(void)
  729. {
  730. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  731. }
  732. static inline bool cpu_has_vmx_invept_global(void)
  733. {
  734. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  735. }
  736. static inline bool cpu_has_vmx_invvpid_single(void)
  737. {
  738. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  739. }
  740. static inline bool cpu_has_vmx_invvpid_global(void)
  741. {
  742. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  743. }
  744. static inline bool cpu_has_vmx_ept(void)
  745. {
  746. return vmcs_config.cpu_based_2nd_exec_ctrl &
  747. SECONDARY_EXEC_ENABLE_EPT;
  748. }
  749. static inline bool cpu_has_vmx_unrestricted_guest(void)
  750. {
  751. return vmcs_config.cpu_based_2nd_exec_ctrl &
  752. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  753. }
  754. static inline bool cpu_has_vmx_ple(void)
  755. {
  756. return vmcs_config.cpu_based_2nd_exec_ctrl &
  757. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  758. }
  759. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  760. {
  761. return flexpriority_enabled && irqchip_in_kernel(kvm);
  762. }
  763. static inline bool cpu_has_vmx_vpid(void)
  764. {
  765. return vmcs_config.cpu_based_2nd_exec_ctrl &
  766. SECONDARY_EXEC_ENABLE_VPID;
  767. }
  768. static inline bool cpu_has_vmx_rdtscp(void)
  769. {
  770. return vmcs_config.cpu_based_2nd_exec_ctrl &
  771. SECONDARY_EXEC_RDTSCP;
  772. }
  773. static inline bool cpu_has_vmx_invpcid(void)
  774. {
  775. return vmcs_config.cpu_based_2nd_exec_ctrl &
  776. SECONDARY_EXEC_ENABLE_INVPCID;
  777. }
  778. static inline bool cpu_has_virtual_nmis(void)
  779. {
  780. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  781. }
  782. static inline bool cpu_has_vmx_wbinvd_exit(void)
  783. {
  784. return vmcs_config.cpu_based_2nd_exec_ctrl &
  785. SECONDARY_EXEC_WBINVD_EXITING;
  786. }
  787. static inline bool report_flexpriority(void)
  788. {
  789. return flexpriority_enabled;
  790. }
  791. static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
  792. {
  793. return vmcs12->cpu_based_vm_exec_control & bit;
  794. }
  795. static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
  796. {
  797. return (vmcs12->cpu_based_vm_exec_control &
  798. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
  799. (vmcs12->secondary_vm_exec_control & bit);
  800. }
  801. static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
  802. struct kvm_vcpu *vcpu)
  803. {
  804. return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
  805. }
  806. static inline bool is_exception(u32 intr_info)
  807. {
  808. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  809. == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
  810. }
  811. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
  812. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  813. struct vmcs12 *vmcs12,
  814. u32 reason, unsigned long qualification);
  815. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  816. {
  817. int i;
  818. for (i = 0; i < vmx->nmsrs; ++i)
  819. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  820. return i;
  821. return -1;
  822. }
  823. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  824. {
  825. struct {
  826. u64 vpid : 16;
  827. u64 rsvd : 48;
  828. u64 gva;
  829. } operand = { vpid, 0, gva };
  830. asm volatile (__ex(ASM_VMX_INVVPID)
  831. /* CF==1 or ZF==1 --> rc = -1 */
  832. "; ja 1f ; ud2 ; 1:"
  833. : : "a"(&operand), "c"(ext) : "cc", "memory");
  834. }
  835. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  836. {
  837. struct {
  838. u64 eptp, gpa;
  839. } operand = {eptp, gpa};
  840. asm volatile (__ex(ASM_VMX_INVEPT)
  841. /* CF==1 or ZF==1 --> rc = -1 */
  842. "; ja 1f ; ud2 ; 1:\n"
  843. : : "a" (&operand), "c" (ext) : "cc", "memory");
  844. }
  845. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  846. {
  847. int i;
  848. i = __find_msr_index(vmx, msr);
  849. if (i >= 0)
  850. return &vmx->guest_msrs[i];
  851. return NULL;
  852. }
  853. static void vmcs_clear(struct vmcs *vmcs)
  854. {
  855. u64 phys_addr = __pa(vmcs);
  856. u8 error;
  857. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  858. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  859. : "cc", "memory");
  860. if (error)
  861. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  862. vmcs, phys_addr);
  863. }
  864. static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
  865. {
  866. vmcs_clear(loaded_vmcs->vmcs);
  867. loaded_vmcs->cpu = -1;
  868. loaded_vmcs->launched = 0;
  869. }
  870. static void vmcs_load(struct vmcs *vmcs)
  871. {
  872. u64 phys_addr = __pa(vmcs);
  873. u8 error;
  874. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  875. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  876. : "cc", "memory");
  877. if (error)
  878. printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
  879. vmcs, phys_addr);
  880. }
  881. static void __loaded_vmcs_clear(void *arg)
  882. {
  883. struct loaded_vmcs *loaded_vmcs = arg;
  884. int cpu = raw_smp_processor_id();
  885. if (loaded_vmcs->cpu != cpu)
  886. return; /* vcpu migration can race with cpu offline */
  887. if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
  888. per_cpu(current_vmcs, cpu) = NULL;
  889. list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
  890. loaded_vmcs_init(loaded_vmcs);
  891. }
  892. static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
  893. {
  894. if (loaded_vmcs->cpu != -1)
  895. smp_call_function_single(
  896. loaded_vmcs->cpu, __loaded_vmcs_clear, loaded_vmcs, 1);
  897. }
  898. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  899. {
  900. if (vmx->vpid == 0)
  901. return;
  902. if (cpu_has_vmx_invvpid_single())
  903. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  904. }
  905. static inline void vpid_sync_vcpu_global(void)
  906. {
  907. if (cpu_has_vmx_invvpid_global())
  908. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  909. }
  910. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  911. {
  912. if (cpu_has_vmx_invvpid_single())
  913. vpid_sync_vcpu_single(vmx);
  914. else
  915. vpid_sync_vcpu_global();
  916. }
  917. static inline void ept_sync_global(void)
  918. {
  919. if (cpu_has_vmx_invept_global())
  920. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  921. }
  922. static inline void ept_sync_context(u64 eptp)
  923. {
  924. if (enable_ept) {
  925. if (cpu_has_vmx_invept_context())
  926. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  927. else
  928. ept_sync_global();
  929. }
  930. }
  931. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  932. {
  933. if (enable_ept) {
  934. if (cpu_has_vmx_invept_individual_addr())
  935. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  936. eptp, gpa);
  937. else
  938. ept_sync_context(eptp);
  939. }
  940. }
  941. static __always_inline unsigned long vmcs_readl(unsigned long field)
  942. {
  943. unsigned long value;
  944. asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
  945. : "=a"(value) : "d"(field) : "cc");
  946. return value;
  947. }
  948. static __always_inline u16 vmcs_read16(unsigned long field)
  949. {
  950. return vmcs_readl(field);
  951. }
  952. static __always_inline u32 vmcs_read32(unsigned long field)
  953. {
  954. return vmcs_readl(field);
  955. }
  956. static __always_inline u64 vmcs_read64(unsigned long field)
  957. {
  958. #ifdef CONFIG_X86_64
  959. return vmcs_readl(field);
  960. #else
  961. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  962. #endif
  963. }
  964. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  965. {
  966. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  967. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  968. dump_stack();
  969. }
  970. static void vmcs_writel(unsigned long field, unsigned long value)
  971. {
  972. u8 error;
  973. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  974. : "=q"(error) : "a"(value), "d"(field) : "cc");
  975. if (unlikely(error))
  976. vmwrite_error(field, value);
  977. }
  978. static void vmcs_write16(unsigned long field, u16 value)
  979. {
  980. vmcs_writel(field, value);
  981. }
  982. static void vmcs_write32(unsigned long field, u32 value)
  983. {
  984. vmcs_writel(field, value);
  985. }
  986. static void vmcs_write64(unsigned long field, u64 value)
  987. {
  988. vmcs_writel(field, value);
  989. #ifndef CONFIG_X86_64
  990. asm volatile ("");
  991. vmcs_writel(field+1, value >> 32);
  992. #endif
  993. }
  994. static void vmcs_clear_bits(unsigned long field, u32 mask)
  995. {
  996. vmcs_writel(field, vmcs_readl(field) & ~mask);
  997. }
  998. static void vmcs_set_bits(unsigned long field, u32 mask)
  999. {
  1000. vmcs_writel(field, vmcs_readl(field) | mask);
  1001. }
  1002. static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
  1003. {
  1004. vmx->segment_cache.bitmask = 0;
  1005. }
  1006. static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
  1007. unsigned field)
  1008. {
  1009. bool ret;
  1010. u32 mask = 1 << (seg * SEG_FIELD_NR + field);
  1011. if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
  1012. vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
  1013. vmx->segment_cache.bitmask = 0;
  1014. }
  1015. ret = vmx->segment_cache.bitmask & mask;
  1016. vmx->segment_cache.bitmask |= mask;
  1017. return ret;
  1018. }
  1019. static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
  1020. {
  1021. u16 *p = &vmx->segment_cache.seg[seg].selector;
  1022. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
  1023. *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
  1024. return *p;
  1025. }
  1026. static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
  1027. {
  1028. ulong *p = &vmx->segment_cache.seg[seg].base;
  1029. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
  1030. *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
  1031. return *p;
  1032. }
  1033. static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
  1034. {
  1035. u32 *p = &vmx->segment_cache.seg[seg].limit;
  1036. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
  1037. *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
  1038. return *p;
  1039. }
  1040. static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
  1041. {
  1042. u32 *p = &vmx->segment_cache.seg[seg].ar;
  1043. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
  1044. *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
  1045. return *p;
  1046. }
  1047. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  1048. {
  1049. u32 eb;
  1050. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  1051. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  1052. if ((vcpu->guest_debug &
  1053. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  1054. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  1055. eb |= 1u << BP_VECTOR;
  1056. if (to_vmx(vcpu)->rmode.vm86_active)
  1057. eb = ~0;
  1058. if (enable_ept)
  1059. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  1060. if (vcpu->fpu_active)
  1061. eb &= ~(1u << NM_VECTOR);
  1062. /* When we are running a nested L2 guest and L1 specified for it a
  1063. * certain exception bitmap, we must trap the same exceptions and pass
  1064. * them to L1. When running L2, we will only handle the exceptions
  1065. * specified above if L1 did not want them.
  1066. */
  1067. if (is_guest_mode(vcpu))
  1068. eb |= get_vmcs12(vcpu)->exception_bitmap;
  1069. vmcs_write32(EXCEPTION_BITMAP, eb);
  1070. }
  1071. static void clear_atomic_switch_msr_special(unsigned long entry,
  1072. unsigned long exit)
  1073. {
  1074. vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
  1075. vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
  1076. }
  1077. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  1078. {
  1079. unsigned i;
  1080. struct msr_autoload *m = &vmx->msr_autoload;
  1081. switch (msr) {
  1082. case MSR_EFER:
  1083. if (cpu_has_load_ia32_efer) {
  1084. clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1085. VM_EXIT_LOAD_IA32_EFER);
  1086. return;
  1087. }
  1088. break;
  1089. case MSR_CORE_PERF_GLOBAL_CTRL:
  1090. if (cpu_has_load_perf_global_ctrl) {
  1091. clear_atomic_switch_msr_special(
  1092. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1093. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  1094. return;
  1095. }
  1096. break;
  1097. }
  1098. for (i = 0; i < m->nr; ++i)
  1099. if (m->guest[i].index == msr)
  1100. break;
  1101. if (i == m->nr)
  1102. return;
  1103. --m->nr;
  1104. m->guest[i] = m->guest[m->nr];
  1105. m->host[i] = m->host[m->nr];
  1106. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1107. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1108. }
  1109. static void add_atomic_switch_msr_special(unsigned long entry,
  1110. unsigned long exit, unsigned long guest_val_vmcs,
  1111. unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
  1112. {
  1113. vmcs_write64(guest_val_vmcs, guest_val);
  1114. vmcs_write64(host_val_vmcs, host_val);
  1115. vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
  1116. vmcs_set_bits(VM_EXIT_CONTROLS, exit);
  1117. }
  1118. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  1119. u64 guest_val, u64 host_val)
  1120. {
  1121. unsigned i;
  1122. struct msr_autoload *m = &vmx->msr_autoload;
  1123. switch (msr) {
  1124. case MSR_EFER:
  1125. if (cpu_has_load_ia32_efer) {
  1126. add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1127. VM_EXIT_LOAD_IA32_EFER,
  1128. GUEST_IA32_EFER,
  1129. HOST_IA32_EFER,
  1130. guest_val, host_val);
  1131. return;
  1132. }
  1133. break;
  1134. case MSR_CORE_PERF_GLOBAL_CTRL:
  1135. if (cpu_has_load_perf_global_ctrl) {
  1136. add_atomic_switch_msr_special(
  1137. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1138. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
  1139. GUEST_IA32_PERF_GLOBAL_CTRL,
  1140. HOST_IA32_PERF_GLOBAL_CTRL,
  1141. guest_val, host_val);
  1142. return;
  1143. }
  1144. break;
  1145. }
  1146. for (i = 0; i < m->nr; ++i)
  1147. if (m->guest[i].index == msr)
  1148. break;
  1149. if (i == NR_AUTOLOAD_MSRS) {
  1150. printk_once(KERN_WARNING"Not enough mst switch entries. "
  1151. "Can't add msr %x\n", msr);
  1152. return;
  1153. } else if (i == m->nr) {
  1154. ++m->nr;
  1155. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1156. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1157. }
  1158. m->guest[i].index = msr;
  1159. m->guest[i].value = guest_val;
  1160. m->host[i].index = msr;
  1161. m->host[i].value = host_val;
  1162. }
  1163. static void reload_tss(void)
  1164. {
  1165. /*
  1166. * VT restores TR but not its size. Useless.
  1167. */
  1168. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1169. struct desc_struct *descs;
  1170. descs = (void *)gdt->address;
  1171. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  1172. load_TR_desc();
  1173. }
  1174. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  1175. {
  1176. u64 guest_efer;
  1177. u64 ignore_bits;
  1178. guest_efer = vmx->vcpu.arch.efer;
  1179. /*
  1180. * NX is emulated; LMA and LME handled by hardware; SCE meaningless
  1181. * outside long mode
  1182. */
  1183. ignore_bits = EFER_NX | EFER_SCE;
  1184. #ifdef CONFIG_X86_64
  1185. ignore_bits |= EFER_LMA | EFER_LME;
  1186. /* SCE is meaningful only in long mode on Intel */
  1187. if (guest_efer & EFER_LMA)
  1188. ignore_bits &= ~(u64)EFER_SCE;
  1189. #endif
  1190. guest_efer &= ~ignore_bits;
  1191. guest_efer |= host_efer & ignore_bits;
  1192. vmx->guest_msrs[efer_offset].data = guest_efer;
  1193. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  1194. clear_atomic_switch_msr(vmx, MSR_EFER);
  1195. /* On ept, can't emulate nx, and must switch nx atomically */
  1196. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  1197. guest_efer = vmx->vcpu.arch.efer;
  1198. if (!(guest_efer & EFER_LMA))
  1199. guest_efer &= ~EFER_LME;
  1200. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  1201. return false;
  1202. }
  1203. return true;
  1204. }
  1205. static unsigned long segment_base(u16 selector)
  1206. {
  1207. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1208. struct desc_struct *d;
  1209. unsigned long table_base;
  1210. unsigned long v;
  1211. if (!(selector & ~3))
  1212. return 0;
  1213. table_base = gdt->address;
  1214. if (selector & 4) { /* from ldt */
  1215. u16 ldt_selector = kvm_read_ldt();
  1216. if (!(ldt_selector & ~3))
  1217. return 0;
  1218. table_base = segment_base(ldt_selector);
  1219. }
  1220. d = (struct desc_struct *)(table_base + (selector & ~7));
  1221. v = get_desc_base(d);
  1222. #ifdef CONFIG_X86_64
  1223. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  1224. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  1225. #endif
  1226. return v;
  1227. }
  1228. static inline unsigned long kvm_read_tr_base(void)
  1229. {
  1230. u16 tr;
  1231. asm("str %0" : "=g"(tr));
  1232. return segment_base(tr);
  1233. }
  1234. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  1235. {
  1236. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1237. int i;
  1238. if (vmx->host_state.loaded)
  1239. return;
  1240. vmx->host_state.loaded = 1;
  1241. /*
  1242. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1243. * allow segment selectors with cpl > 0 or ti == 1.
  1244. */
  1245. vmx->host_state.ldt_sel = kvm_read_ldt();
  1246. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  1247. savesegment(fs, vmx->host_state.fs_sel);
  1248. if (!(vmx->host_state.fs_sel & 7)) {
  1249. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  1250. vmx->host_state.fs_reload_needed = 0;
  1251. } else {
  1252. vmcs_write16(HOST_FS_SELECTOR, 0);
  1253. vmx->host_state.fs_reload_needed = 1;
  1254. }
  1255. savesegment(gs, vmx->host_state.gs_sel);
  1256. if (!(vmx->host_state.gs_sel & 7))
  1257. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  1258. else {
  1259. vmcs_write16(HOST_GS_SELECTOR, 0);
  1260. vmx->host_state.gs_ldt_reload_needed = 1;
  1261. }
  1262. #ifdef CONFIG_X86_64
  1263. savesegment(ds, vmx->host_state.ds_sel);
  1264. savesegment(es, vmx->host_state.es_sel);
  1265. #endif
  1266. #ifdef CONFIG_X86_64
  1267. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1268. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1269. #else
  1270. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  1271. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  1272. #endif
  1273. #ifdef CONFIG_X86_64
  1274. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1275. if (is_long_mode(&vmx->vcpu))
  1276. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1277. #endif
  1278. for (i = 0; i < vmx->save_nmsrs; ++i)
  1279. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  1280. vmx->guest_msrs[i].data,
  1281. vmx->guest_msrs[i].mask);
  1282. }
  1283. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  1284. {
  1285. if (!vmx->host_state.loaded)
  1286. return;
  1287. ++vmx->vcpu.stat.host_state_reload;
  1288. vmx->host_state.loaded = 0;
  1289. #ifdef CONFIG_X86_64
  1290. if (is_long_mode(&vmx->vcpu))
  1291. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1292. #endif
  1293. if (vmx->host_state.gs_ldt_reload_needed) {
  1294. kvm_load_ldt(vmx->host_state.ldt_sel);
  1295. #ifdef CONFIG_X86_64
  1296. load_gs_index(vmx->host_state.gs_sel);
  1297. #else
  1298. loadsegment(gs, vmx->host_state.gs_sel);
  1299. #endif
  1300. }
  1301. if (vmx->host_state.fs_reload_needed)
  1302. loadsegment(fs, vmx->host_state.fs_sel);
  1303. #ifdef CONFIG_X86_64
  1304. if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
  1305. loadsegment(ds, vmx->host_state.ds_sel);
  1306. loadsegment(es, vmx->host_state.es_sel);
  1307. }
  1308. #endif
  1309. reload_tss();
  1310. #ifdef CONFIG_X86_64
  1311. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1312. #endif
  1313. /*
  1314. * If the FPU is not active (through the host task or
  1315. * the guest vcpu), then restore the cr0.TS bit.
  1316. */
  1317. if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
  1318. stts();
  1319. load_gdt(&__get_cpu_var(host_gdt));
  1320. }
  1321. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  1322. {
  1323. preempt_disable();
  1324. __vmx_load_host_state(vmx);
  1325. preempt_enable();
  1326. }
  1327. /*
  1328. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  1329. * vcpu mutex is already taken.
  1330. */
  1331. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1332. {
  1333. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1334. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1335. if (!vmm_exclusive)
  1336. kvm_cpu_vmxon(phys_addr);
  1337. else if (vmx->loaded_vmcs->cpu != cpu)
  1338. loaded_vmcs_clear(vmx->loaded_vmcs);
  1339. if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
  1340. per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
  1341. vmcs_load(vmx->loaded_vmcs->vmcs);
  1342. }
  1343. if (vmx->loaded_vmcs->cpu != cpu) {
  1344. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1345. unsigned long sysenter_esp;
  1346. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1347. local_irq_disable();
  1348. list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
  1349. &per_cpu(loaded_vmcss_on_cpu, cpu));
  1350. local_irq_enable();
  1351. /*
  1352. * Linux uses per-cpu TSS and GDT, so set these when switching
  1353. * processors.
  1354. */
  1355. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  1356. vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
  1357. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  1358. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  1359. vmx->loaded_vmcs->cpu = cpu;
  1360. }
  1361. }
  1362. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  1363. {
  1364. __vmx_load_host_state(to_vmx(vcpu));
  1365. if (!vmm_exclusive) {
  1366. __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
  1367. vcpu->cpu = -1;
  1368. kvm_cpu_vmxoff();
  1369. }
  1370. }
  1371. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  1372. {
  1373. ulong cr0;
  1374. if (vcpu->fpu_active)
  1375. return;
  1376. vcpu->fpu_active = 1;
  1377. cr0 = vmcs_readl(GUEST_CR0);
  1378. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  1379. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  1380. vmcs_writel(GUEST_CR0, cr0);
  1381. update_exception_bitmap(vcpu);
  1382. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  1383. if (is_guest_mode(vcpu))
  1384. vcpu->arch.cr0_guest_owned_bits &=
  1385. ~get_vmcs12(vcpu)->cr0_guest_host_mask;
  1386. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1387. }
  1388. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  1389. /*
  1390. * Return the cr0 value that a nested guest would read. This is a combination
  1391. * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
  1392. * its hypervisor (cr0_read_shadow).
  1393. */
  1394. static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
  1395. {
  1396. return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
  1397. (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
  1398. }
  1399. static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
  1400. {
  1401. return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
  1402. (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
  1403. }
  1404. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  1405. {
  1406. /* Note that there is no vcpu->fpu_active = 0 here. The caller must
  1407. * set this *before* calling this function.
  1408. */
  1409. vmx_decache_cr0_guest_bits(vcpu);
  1410. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  1411. update_exception_bitmap(vcpu);
  1412. vcpu->arch.cr0_guest_owned_bits = 0;
  1413. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1414. if (is_guest_mode(vcpu)) {
  1415. /*
  1416. * L1's specified read shadow might not contain the TS bit,
  1417. * so now that we turned on shadowing of this bit, we need to
  1418. * set this bit of the shadow. Like in nested_vmx_run we need
  1419. * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
  1420. * up-to-date here because we just decached cr0.TS (and we'll
  1421. * only update vmcs12->guest_cr0 on nested exit).
  1422. */
  1423. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1424. vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
  1425. (vcpu->arch.cr0 & X86_CR0_TS);
  1426. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  1427. } else
  1428. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  1429. }
  1430. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  1431. {
  1432. unsigned long rflags, save_rflags;
  1433. if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
  1434. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1435. rflags = vmcs_readl(GUEST_RFLAGS);
  1436. if (to_vmx(vcpu)->rmode.vm86_active) {
  1437. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1438. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  1439. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1440. }
  1441. to_vmx(vcpu)->rflags = rflags;
  1442. }
  1443. return to_vmx(vcpu)->rflags;
  1444. }
  1445. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  1446. {
  1447. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1448. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  1449. to_vmx(vcpu)->rflags = rflags;
  1450. if (to_vmx(vcpu)->rmode.vm86_active) {
  1451. to_vmx(vcpu)->rmode.save_rflags = rflags;
  1452. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1453. }
  1454. vmcs_writel(GUEST_RFLAGS, rflags);
  1455. }
  1456. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1457. {
  1458. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1459. int ret = 0;
  1460. if (interruptibility & GUEST_INTR_STATE_STI)
  1461. ret |= KVM_X86_SHADOW_INT_STI;
  1462. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  1463. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  1464. return ret & mask;
  1465. }
  1466. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1467. {
  1468. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1469. u32 interruptibility = interruptibility_old;
  1470. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  1471. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  1472. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  1473. else if (mask & KVM_X86_SHADOW_INT_STI)
  1474. interruptibility |= GUEST_INTR_STATE_STI;
  1475. if ((interruptibility != interruptibility_old))
  1476. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  1477. }
  1478. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  1479. {
  1480. unsigned long rip;
  1481. rip = kvm_rip_read(vcpu);
  1482. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1483. kvm_rip_write(vcpu, rip);
  1484. /* skipping an emulated instruction also counts */
  1485. vmx_set_interrupt_shadow(vcpu, 0);
  1486. }
  1487. /*
  1488. * KVM wants to inject page-faults which it got to the guest. This function
  1489. * checks whether in a nested guest, we need to inject them to L1 or L2.
  1490. * This function assumes it is called with the exit reason in vmcs02 being
  1491. * a #PF exception (this is the only case in which KVM injects a #PF when L2
  1492. * is running).
  1493. */
  1494. static int nested_pf_handled(struct kvm_vcpu *vcpu)
  1495. {
  1496. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1497. /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
  1498. if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
  1499. return 0;
  1500. nested_vmx_vmexit(vcpu);
  1501. return 1;
  1502. }
  1503. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  1504. bool has_error_code, u32 error_code,
  1505. bool reinject)
  1506. {
  1507. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1508. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  1509. if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
  1510. nested_pf_handled(vcpu))
  1511. return;
  1512. if (has_error_code) {
  1513. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  1514. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  1515. }
  1516. if (vmx->rmode.vm86_active) {
  1517. int inc_eip = 0;
  1518. if (kvm_exception_is_soft(nr))
  1519. inc_eip = vcpu->arch.event_exit_inst_len;
  1520. if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
  1521. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1522. return;
  1523. }
  1524. if (kvm_exception_is_soft(nr)) {
  1525. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1526. vmx->vcpu.arch.event_exit_inst_len);
  1527. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  1528. } else
  1529. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  1530. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  1531. }
  1532. static bool vmx_rdtscp_supported(void)
  1533. {
  1534. return cpu_has_vmx_rdtscp();
  1535. }
  1536. static bool vmx_invpcid_supported(void)
  1537. {
  1538. return cpu_has_vmx_invpcid() && enable_ept;
  1539. }
  1540. /*
  1541. * Swap MSR entry in host/guest MSR entry array.
  1542. */
  1543. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  1544. {
  1545. struct shared_msr_entry tmp;
  1546. tmp = vmx->guest_msrs[to];
  1547. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  1548. vmx->guest_msrs[from] = tmp;
  1549. }
  1550. /*
  1551. * Set up the vmcs to automatically save and restore system
  1552. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  1553. * mode, as fiddling with msrs is very expensive.
  1554. */
  1555. static void setup_msrs(struct vcpu_vmx *vmx)
  1556. {
  1557. int save_nmsrs, index;
  1558. unsigned long *msr_bitmap;
  1559. save_nmsrs = 0;
  1560. #ifdef CONFIG_X86_64
  1561. if (is_long_mode(&vmx->vcpu)) {
  1562. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  1563. if (index >= 0)
  1564. move_msr_up(vmx, index, save_nmsrs++);
  1565. index = __find_msr_index(vmx, MSR_LSTAR);
  1566. if (index >= 0)
  1567. move_msr_up(vmx, index, save_nmsrs++);
  1568. index = __find_msr_index(vmx, MSR_CSTAR);
  1569. if (index >= 0)
  1570. move_msr_up(vmx, index, save_nmsrs++);
  1571. index = __find_msr_index(vmx, MSR_TSC_AUX);
  1572. if (index >= 0 && vmx->rdtscp_enabled)
  1573. move_msr_up(vmx, index, save_nmsrs++);
  1574. /*
  1575. * MSR_STAR is only needed on long mode guests, and only
  1576. * if efer.sce is enabled.
  1577. */
  1578. index = __find_msr_index(vmx, MSR_STAR);
  1579. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  1580. move_msr_up(vmx, index, save_nmsrs++);
  1581. }
  1582. #endif
  1583. index = __find_msr_index(vmx, MSR_EFER);
  1584. if (index >= 0 && update_transition_efer(vmx, index))
  1585. move_msr_up(vmx, index, save_nmsrs++);
  1586. vmx->save_nmsrs = save_nmsrs;
  1587. if (cpu_has_vmx_msr_bitmap()) {
  1588. if (is_long_mode(&vmx->vcpu))
  1589. msr_bitmap = vmx_msr_bitmap_longmode;
  1590. else
  1591. msr_bitmap = vmx_msr_bitmap_legacy;
  1592. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  1593. }
  1594. }
  1595. /*
  1596. * reads and returns guest's timestamp counter "register"
  1597. * guest_tsc = host_tsc + tsc_offset -- 21.3
  1598. */
  1599. static u64 guest_read_tsc(void)
  1600. {
  1601. u64 host_tsc, tsc_offset;
  1602. rdtscll(host_tsc);
  1603. tsc_offset = vmcs_read64(TSC_OFFSET);
  1604. return host_tsc + tsc_offset;
  1605. }
  1606. /*
  1607. * Like guest_read_tsc, but always returns L1's notion of the timestamp
  1608. * counter, even if a nested guest (L2) is currently running.
  1609. */
  1610. u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu)
  1611. {
  1612. u64 host_tsc, tsc_offset;
  1613. rdtscll(host_tsc);
  1614. tsc_offset = is_guest_mode(vcpu) ?
  1615. to_vmx(vcpu)->nested.vmcs01_tsc_offset :
  1616. vmcs_read64(TSC_OFFSET);
  1617. return host_tsc + tsc_offset;
  1618. }
  1619. /*
  1620. * Engage any workarounds for mis-matched TSC rates. Currently limited to
  1621. * software catchup for faster rates on slower CPUs.
  1622. */
  1623. static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
  1624. {
  1625. if (!scale)
  1626. return;
  1627. if (user_tsc_khz > tsc_khz) {
  1628. vcpu->arch.tsc_catchup = 1;
  1629. vcpu->arch.tsc_always_catchup = 1;
  1630. } else
  1631. WARN(1, "user requested TSC rate below hardware speed\n");
  1632. }
  1633. /*
  1634. * writes 'offset' into guest's timestamp counter offset register
  1635. */
  1636. static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  1637. {
  1638. if (is_guest_mode(vcpu)) {
  1639. /*
  1640. * We're here if L1 chose not to trap WRMSR to TSC. According
  1641. * to the spec, this should set L1's TSC; The offset that L1
  1642. * set for L2 remains unchanged, and still needs to be added
  1643. * to the newly set TSC to get L2's TSC.
  1644. */
  1645. struct vmcs12 *vmcs12;
  1646. to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
  1647. /* recalculate vmcs02.TSC_OFFSET: */
  1648. vmcs12 = get_vmcs12(vcpu);
  1649. vmcs_write64(TSC_OFFSET, offset +
  1650. (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
  1651. vmcs12->tsc_offset : 0));
  1652. } else {
  1653. vmcs_write64(TSC_OFFSET, offset);
  1654. }
  1655. }
  1656. static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
  1657. {
  1658. u64 offset = vmcs_read64(TSC_OFFSET);
  1659. vmcs_write64(TSC_OFFSET, offset + adjustment);
  1660. if (is_guest_mode(vcpu)) {
  1661. /* Even when running L2, the adjustment needs to apply to L1 */
  1662. to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
  1663. }
  1664. }
  1665. static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
  1666. {
  1667. return target_tsc - native_read_tsc();
  1668. }
  1669. static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
  1670. {
  1671. struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
  1672. return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
  1673. }
  1674. /*
  1675. * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
  1676. * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
  1677. * all guests if the "nested" module option is off, and can also be disabled
  1678. * for a single guest by disabling its VMX cpuid bit.
  1679. */
  1680. static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
  1681. {
  1682. return nested && guest_cpuid_has_vmx(vcpu);
  1683. }
  1684. /*
  1685. * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
  1686. * returned for the various VMX controls MSRs when nested VMX is enabled.
  1687. * The same values should also be used to verify that vmcs12 control fields are
  1688. * valid during nested entry from L1 to L2.
  1689. * Each of these control msrs has a low and high 32-bit half: A low bit is on
  1690. * if the corresponding bit in the (32-bit) control field *must* be on, and a
  1691. * bit in the high half is on if the corresponding bit in the control field
  1692. * may be on. See also vmx_control_verify().
  1693. * TODO: allow these variables to be modified (downgraded) by module options
  1694. * or other means.
  1695. */
  1696. static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
  1697. static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
  1698. static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
  1699. static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
  1700. static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
  1701. static __init void nested_vmx_setup_ctls_msrs(void)
  1702. {
  1703. /*
  1704. * Note that as a general rule, the high half of the MSRs (bits in
  1705. * the control fields which may be 1) should be initialized by the
  1706. * intersection of the underlying hardware's MSR (i.e., features which
  1707. * can be supported) and the list of features we want to expose -
  1708. * because they are known to be properly supported in our code.
  1709. * Also, usually, the low half of the MSRs (bits which must be 1) can
  1710. * be set to 0, meaning that L1 may turn off any of these bits. The
  1711. * reason is that if one of these bits is necessary, it will appear
  1712. * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
  1713. * fields of vmcs01 and vmcs02, will turn these bits off - and
  1714. * nested_vmx_exit_handled() will not pass related exits to L1.
  1715. * These rules have exceptions below.
  1716. */
  1717. /* pin-based controls */
  1718. /*
  1719. * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
  1720. * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
  1721. */
  1722. nested_vmx_pinbased_ctls_low = 0x16 ;
  1723. nested_vmx_pinbased_ctls_high = 0x16 |
  1724. PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
  1725. PIN_BASED_VIRTUAL_NMIS;
  1726. /* exit controls */
  1727. nested_vmx_exit_ctls_low = 0;
  1728. /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
  1729. #ifdef CONFIG_X86_64
  1730. nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1731. #else
  1732. nested_vmx_exit_ctls_high = 0;
  1733. #endif
  1734. /* entry controls */
  1735. rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
  1736. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
  1737. nested_vmx_entry_ctls_low = 0;
  1738. nested_vmx_entry_ctls_high &=
  1739. VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
  1740. /* cpu-based controls */
  1741. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
  1742. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
  1743. nested_vmx_procbased_ctls_low = 0;
  1744. nested_vmx_procbased_ctls_high &=
  1745. CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
  1746. CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
  1747. CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
  1748. CPU_BASED_CR3_STORE_EXITING |
  1749. #ifdef CONFIG_X86_64
  1750. CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
  1751. #endif
  1752. CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
  1753. CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
  1754. CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
  1755. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1756. /*
  1757. * We can allow some features even when not supported by the
  1758. * hardware. For example, L1 can specify an MSR bitmap - and we
  1759. * can use it to avoid exits to L1 - even when L0 runs L2
  1760. * without MSR bitmaps.
  1761. */
  1762. nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
  1763. /* secondary cpu-based controls */
  1764. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  1765. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
  1766. nested_vmx_secondary_ctls_low = 0;
  1767. nested_vmx_secondary_ctls_high &=
  1768. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1769. }
  1770. static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
  1771. {
  1772. /*
  1773. * Bits 0 in high must be 0, and bits 1 in low must be 1.
  1774. */
  1775. return ((control & high) | low) == control;
  1776. }
  1777. static inline u64 vmx_control_msr(u32 low, u32 high)
  1778. {
  1779. return low | ((u64)high << 32);
  1780. }
  1781. /*
  1782. * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
  1783. * also let it use VMX-specific MSRs.
  1784. * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
  1785. * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
  1786. * like all other MSRs).
  1787. */
  1788. static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1789. {
  1790. if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
  1791. msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
  1792. /*
  1793. * According to the spec, processors which do not support VMX
  1794. * should throw a #GP(0) when VMX capability MSRs are read.
  1795. */
  1796. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  1797. return 1;
  1798. }
  1799. switch (msr_index) {
  1800. case MSR_IA32_FEATURE_CONTROL:
  1801. *pdata = 0;
  1802. break;
  1803. case MSR_IA32_VMX_BASIC:
  1804. /*
  1805. * This MSR reports some information about VMX support. We
  1806. * should return information about the VMX we emulate for the
  1807. * guest, and the VMCS structure we give it - not about the
  1808. * VMX support of the underlying hardware.
  1809. */
  1810. *pdata = VMCS12_REVISION |
  1811. ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
  1812. (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
  1813. break;
  1814. case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
  1815. case MSR_IA32_VMX_PINBASED_CTLS:
  1816. *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
  1817. nested_vmx_pinbased_ctls_high);
  1818. break;
  1819. case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
  1820. case MSR_IA32_VMX_PROCBASED_CTLS:
  1821. *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
  1822. nested_vmx_procbased_ctls_high);
  1823. break;
  1824. case MSR_IA32_VMX_TRUE_EXIT_CTLS:
  1825. case MSR_IA32_VMX_EXIT_CTLS:
  1826. *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
  1827. nested_vmx_exit_ctls_high);
  1828. break;
  1829. case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
  1830. case MSR_IA32_VMX_ENTRY_CTLS:
  1831. *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
  1832. nested_vmx_entry_ctls_high);
  1833. break;
  1834. case MSR_IA32_VMX_MISC:
  1835. *pdata = 0;
  1836. break;
  1837. /*
  1838. * These MSRs specify bits which the guest must keep fixed (on or off)
  1839. * while L1 is in VMXON mode (in L1's root mode, or running an L2).
  1840. * We picked the standard core2 setting.
  1841. */
  1842. #define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
  1843. #define VMXON_CR4_ALWAYSON X86_CR4_VMXE
  1844. case MSR_IA32_VMX_CR0_FIXED0:
  1845. *pdata = VMXON_CR0_ALWAYSON;
  1846. break;
  1847. case MSR_IA32_VMX_CR0_FIXED1:
  1848. *pdata = -1ULL;
  1849. break;
  1850. case MSR_IA32_VMX_CR4_FIXED0:
  1851. *pdata = VMXON_CR4_ALWAYSON;
  1852. break;
  1853. case MSR_IA32_VMX_CR4_FIXED1:
  1854. *pdata = -1ULL;
  1855. break;
  1856. case MSR_IA32_VMX_VMCS_ENUM:
  1857. *pdata = 0x1f;
  1858. break;
  1859. case MSR_IA32_VMX_PROCBASED_CTLS2:
  1860. *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
  1861. nested_vmx_secondary_ctls_high);
  1862. break;
  1863. case MSR_IA32_VMX_EPT_VPID_CAP:
  1864. /* Currently, no nested ept or nested vpid */
  1865. *pdata = 0;
  1866. break;
  1867. default:
  1868. return 0;
  1869. }
  1870. return 1;
  1871. }
  1872. static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1873. {
  1874. if (!nested_vmx_allowed(vcpu))
  1875. return 0;
  1876. if (msr_index == MSR_IA32_FEATURE_CONTROL)
  1877. /* TODO: the right thing. */
  1878. return 1;
  1879. /*
  1880. * No need to treat VMX capability MSRs specially: If we don't handle
  1881. * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
  1882. */
  1883. return 0;
  1884. }
  1885. /*
  1886. * Reads an msr value (of 'msr_index') into 'pdata'.
  1887. * Returns 0 on success, non-0 otherwise.
  1888. * Assumes vcpu_load() was already called.
  1889. */
  1890. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1891. {
  1892. u64 data;
  1893. struct shared_msr_entry *msr;
  1894. if (!pdata) {
  1895. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  1896. return -EINVAL;
  1897. }
  1898. switch (msr_index) {
  1899. #ifdef CONFIG_X86_64
  1900. case MSR_FS_BASE:
  1901. data = vmcs_readl(GUEST_FS_BASE);
  1902. break;
  1903. case MSR_GS_BASE:
  1904. data = vmcs_readl(GUEST_GS_BASE);
  1905. break;
  1906. case MSR_KERNEL_GS_BASE:
  1907. vmx_load_host_state(to_vmx(vcpu));
  1908. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  1909. break;
  1910. #endif
  1911. case MSR_EFER:
  1912. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1913. case MSR_IA32_TSC:
  1914. data = guest_read_tsc();
  1915. break;
  1916. case MSR_IA32_SYSENTER_CS:
  1917. data = vmcs_read32(GUEST_SYSENTER_CS);
  1918. break;
  1919. case MSR_IA32_SYSENTER_EIP:
  1920. data = vmcs_readl(GUEST_SYSENTER_EIP);
  1921. break;
  1922. case MSR_IA32_SYSENTER_ESP:
  1923. data = vmcs_readl(GUEST_SYSENTER_ESP);
  1924. break;
  1925. case MSR_TSC_AUX:
  1926. if (!to_vmx(vcpu)->rdtscp_enabled)
  1927. return 1;
  1928. /* Otherwise falls through */
  1929. default:
  1930. if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
  1931. return 0;
  1932. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  1933. if (msr) {
  1934. data = msr->data;
  1935. break;
  1936. }
  1937. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1938. }
  1939. *pdata = data;
  1940. return 0;
  1941. }
  1942. /*
  1943. * Writes msr value into into the appropriate "register".
  1944. * Returns 0 on success, non-0 otherwise.
  1945. * Assumes vcpu_load() was already called.
  1946. */
  1947. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1948. {
  1949. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1950. struct shared_msr_entry *msr;
  1951. int ret = 0;
  1952. switch (msr_index) {
  1953. case MSR_EFER:
  1954. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1955. break;
  1956. #ifdef CONFIG_X86_64
  1957. case MSR_FS_BASE:
  1958. vmx_segment_cache_clear(vmx);
  1959. vmcs_writel(GUEST_FS_BASE, data);
  1960. break;
  1961. case MSR_GS_BASE:
  1962. vmx_segment_cache_clear(vmx);
  1963. vmcs_writel(GUEST_GS_BASE, data);
  1964. break;
  1965. case MSR_KERNEL_GS_BASE:
  1966. vmx_load_host_state(vmx);
  1967. vmx->msr_guest_kernel_gs_base = data;
  1968. break;
  1969. #endif
  1970. case MSR_IA32_SYSENTER_CS:
  1971. vmcs_write32(GUEST_SYSENTER_CS, data);
  1972. break;
  1973. case MSR_IA32_SYSENTER_EIP:
  1974. vmcs_writel(GUEST_SYSENTER_EIP, data);
  1975. break;
  1976. case MSR_IA32_SYSENTER_ESP:
  1977. vmcs_writel(GUEST_SYSENTER_ESP, data);
  1978. break;
  1979. case MSR_IA32_TSC:
  1980. kvm_write_tsc(vcpu, data);
  1981. break;
  1982. case MSR_IA32_CR_PAT:
  1983. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  1984. vmcs_write64(GUEST_IA32_PAT, data);
  1985. vcpu->arch.pat = data;
  1986. break;
  1987. }
  1988. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1989. break;
  1990. case MSR_TSC_AUX:
  1991. if (!vmx->rdtscp_enabled)
  1992. return 1;
  1993. /* Check reserved bit, higher 32 bits should be zero */
  1994. if ((data >> 32) != 0)
  1995. return 1;
  1996. /* Otherwise falls through */
  1997. default:
  1998. if (vmx_set_vmx_msr(vcpu, msr_index, data))
  1999. break;
  2000. msr = find_msr_entry(vmx, msr_index);
  2001. if (msr) {
  2002. msr->data = data;
  2003. if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
  2004. preempt_disable();
  2005. kvm_set_shared_msr(msr->index, msr->data,
  2006. msr->mask);
  2007. preempt_enable();
  2008. }
  2009. break;
  2010. }
  2011. ret = kvm_set_msr_common(vcpu, msr_index, data);
  2012. }
  2013. return ret;
  2014. }
  2015. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  2016. {
  2017. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  2018. switch (reg) {
  2019. case VCPU_REGS_RSP:
  2020. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  2021. break;
  2022. case VCPU_REGS_RIP:
  2023. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  2024. break;
  2025. case VCPU_EXREG_PDPTR:
  2026. if (enable_ept)
  2027. ept_save_pdptrs(vcpu);
  2028. break;
  2029. default:
  2030. break;
  2031. }
  2032. }
  2033. static __init int cpu_has_kvm_support(void)
  2034. {
  2035. return cpu_has_vmx();
  2036. }
  2037. static __init int vmx_disabled_by_bios(void)
  2038. {
  2039. u64 msr;
  2040. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  2041. if (msr & FEATURE_CONTROL_LOCKED) {
  2042. /* launched w/ TXT and VMX disabled */
  2043. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2044. && tboot_enabled())
  2045. return 1;
  2046. /* launched w/o TXT and VMX only enabled w/ TXT */
  2047. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2048. && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2049. && !tboot_enabled()) {
  2050. printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
  2051. "activate TXT before enabling KVM\n");
  2052. return 1;
  2053. }
  2054. /* launched w/o TXT and VMX disabled */
  2055. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2056. && !tboot_enabled())
  2057. return 1;
  2058. }
  2059. return 0;
  2060. }
  2061. static void kvm_cpu_vmxon(u64 addr)
  2062. {
  2063. asm volatile (ASM_VMX_VMXON_RAX
  2064. : : "a"(&addr), "m"(addr)
  2065. : "memory", "cc");
  2066. }
  2067. static int hardware_enable(void *garbage)
  2068. {
  2069. int cpu = raw_smp_processor_id();
  2070. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  2071. u64 old, test_bits;
  2072. if (read_cr4() & X86_CR4_VMXE)
  2073. return -EBUSY;
  2074. INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
  2075. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  2076. test_bits = FEATURE_CONTROL_LOCKED;
  2077. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  2078. if (tboot_enabled())
  2079. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  2080. if ((old & test_bits) != test_bits) {
  2081. /* enable and lock */
  2082. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  2083. }
  2084. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  2085. if (vmm_exclusive) {
  2086. kvm_cpu_vmxon(phys_addr);
  2087. ept_sync_global();
  2088. }
  2089. store_gdt(&__get_cpu_var(host_gdt));
  2090. return 0;
  2091. }
  2092. static void vmclear_local_loaded_vmcss(void)
  2093. {
  2094. int cpu = raw_smp_processor_id();
  2095. struct loaded_vmcs *v, *n;
  2096. list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
  2097. loaded_vmcss_on_cpu_link)
  2098. __loaded_vmcs_clear(v);
  2099. }
  2100. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  2101. * tricks.
  2102. */
  2103. static void kvm_cpu_vmxoff(void)
  2104. {
  2105. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  2106. }
  2107. static void hardware_disable(void *garbage)
  2108. {
  2109. if (vmm_exclusive) {
  2110. vmclear_local_loaded_vmcss();
  2111. kvm_cpu_vmxoff();
  2112. }
  2113. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  2114. }
  2115. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  2116. u32 msr, u32 *result)
  2117. {
  2118. u32 vmx_msr_low, vmx_msr_high;
  2119. u32 ctl = ctl_min | ctl_opt;
  2120. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2121. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  2122. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  2123. /* Ensure minimum (required) set of control bits are supported. */
  2124. if (ctl_min & ~ctl)
  2125. return -EIO;
  2126. *result = ctl;
  2127. return 0;
  2128. }
  2129. static __init bool allow_1_setting(u32 msr, u32 ctl)
  2130. {
  2131. u32 vmx_msr_low, vmx_msr_high;
  2132. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2133. return vmx_msr_high & ctl;
  2134. }
  2135. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  2136. {
  2137. u32 vmx_msr_low, vmx_msr_high;
  2138. u32 min, opt, min2, opt2;
  2139. u32 _pin_based_exec_control = 0;
  2140. u32 _cpu_based_exec_control = 0;
  2141. u32 _cpu_based_2nd_exec_control = 0;
  2142. u32 _vmexit_control = 0;
  2143. u32 _vmentry_control = 0;
  2144. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  2145. opt = PIN_BASED_VIRTUAL_NMIS;
  2146. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  2147. &_pin_based_exec_control) < 0)
  2148. return -EIO;
  2149. min = CPU_BASED_HLT_EXITING |
  2150. #ifdef CONFIG_X86_64
  2151. CPU_BASED_CR8_LOAD_EXITING |
  2152. CPU_BASED_CR8_STORE_EXITING |
  2153. #endif
  2154. CPU_BASED_CR3_LOAD_EXITING |
  2155. CPU_BASED_CR3_STORE_EXITING |
  2156. CPU_BASED_USE_IO_BITMAPS |
  2157. CPU_BASED_MOV_DR_EXITING |
  2158. CPU_BASED_USE_TSC_OFFSETING |
  2159. CPU_BASED_MWAIT_EXITING |
  2160. CPU_BASED_MONITOR_EXITING |
  2161. CPU_BASED_INVLPG_EXITING |
  2162. CPU_BASED_RDPMC_EXITING;
  2163. opt = CPU_BASED_TPR_SHADOW |
  2164. CPU_BASED_USE_MSR_BITMAPS |
  2165. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  2166. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  2167. &_cpu_based_exec_control) < 0)
  2168. return -EIO;
  2169. #ifdef CONFIG_X86_64
  2170. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2171. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  2172. ~CPU_BASED_CR8_STORE_EXITING;
  2173. #endif
  2174. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  2175. min2 = 0;
  2176. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  2177. SECONDARY_EXEC_WBINVD_EXITING |
  2178. SECONDARY_EXEC_ENABLE_VPID |
  2179. SECONDARY_EXEC_ENABLE_EPT |
  2180. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  2181. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  2182. SECONDARY_EXEC_RDTSCP |
  2183. SECONDARY_EXEC_ENABLE_INVPCID;
  2184. if (adjust_vmx_controls(min2, opt2,
  2185. MSR_IA32_VMX_PROCBASED_CTLS2,
  2186. &_cpu_based_2nd_exec_control) < 0)
  2187. return -EIO;
  2188. }
  2189. #ifndef CONFIG_X86_64
  2190. if (!(_cpu_based_2nd_exec_control &
  2191. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  2192. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  2193. #endif
  2194. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  2195. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  2196. enabled */
  2197. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  2198. CPU_BASED_CR3_STORE_EXITING |
  2199. CPU_BASED_INVLPG_EXITING);
  2200. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  2201. vmx_capability.ept, vmx_capability.vpid);
  2202. }
  2203. min = 0;
  2204. #ifdef CONFIG_X86_64
  2205. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  2206. #endif
  2207. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  2208. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  2209. &_vmexit_control) < 0)
  2210. return -EIO;
  2211. min = 0;
  2212. opt = VM_ENTRY_LOAD_IA32_PAT;
  2213. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  2214. &_vmentry_control) < 0)
  2215. return -EIO;
  2216. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  2217. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  2218. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  2219. return -EIO;
  2220. #ifdef CONFIG_X86_64
  2221. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  2222. if (vmx_msr_high & (1u<<16))
  2223. return -EIO;
  2224. #endif
  2225. /* Require Write-Back (WB) memory type for VMCS accesses. */
  2226. if (((vmx_msr_high >> 18) & 15) != 6)
  2227. return -EIO;
  2228. vmcs_conf->size = vmx_msr_high & 0x1fff;
  2229. vmcs_conf->order = get_order(vmcs_config.size);
  2230. vmcs_conf->revision_id = vmx_msr_low;
  2231. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  2232. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  2233. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  2234. vmcs_conf->vmexit_ctrl = _vmexit_control;
  2235. vmcs_conf->vmentry_ctrl = _vmentry_control;
  2236. cpu_has_load_ia32_efer =
  2237. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2238. VM_ENTRY_LOAD_IA32_EFER)
  2239. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2240. VM_EXIT_LOAD_IA32_EFER);
  2241. cpu_has_load_perf_global_ctrl =
  2242. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2243. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
  2244. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2245. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  2246. /*
  2247. * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
  2248. * but due to arrata below it can't be used. Workaround is to use
  2249. * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
  2250. *
  2251. * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
  2252. *
  2253. * AAK155 (model 26)
  2254. * AAP115 (model 30)
  2255. * AAT100 (model 37)
  2256. * BC86,AAY89,BD102 (model 44)
  2257. * BA97 (model 46)
  2258. *
  2259. */
  2260. if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
  2261. switch (boot_cpu_data.x86_model) {
  2262. case 26:
  2263. case 30:
  2264. case 37:
  2265. case 44:
  2266. case 46:
  2267. cpu_has_load_perf_global_ctrl = false;
  2268. printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
  2269. "does not work properly. Using workaround\n");
  2270. break;
  2271. default:
  2272. break;
  2273. }
  2274. }
  2275. return 0;
  2276. }
  2277. static struct vmcs *alloc_vmcs_cpu(int cpu)
  2278. {
  2279. int node = cpu_to_node(cpu);
  2280. struct page *pages;
  2281. struct vmcs *vmcs;
  2282. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  2283. if (!pages)
  2284. return NULL;
  2285. vmcs = page_address(pages);
  2286. memset(vmcs, 0, vmcs_config.size);
  2287. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  2288. return vmcs;
  2289. }
  2290. static struct vmcs *alloc_vmcs(void)
  2291. {
  2292. return alloc_vmcs_cpu(raw_smp_processor_id());
  2293. }
  2294. static void free_vmcs(struct vmcs *vmcs)
  2295. {
  2296. free_pages((unsigned long)vmcs, vmcs_config.order);
  2297. }
  2298. /*
  2299. * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
  2300. */
  2301. static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
  2302. {
  2303. if (!loaded_vmcs->vmcs)
  2304. return;
  2305. loaded_vmcs_clear(loaded_vmcs);
  2306. free_vmcs(loaded_vmcs->vmcs);
  2307. loaded_vmcs->vmcs = NULL;
  2308. }
  2309. static void free_kvm_area(void)
  2310. {
  2311. int cpu;
  2312. for_each_possible_cpu(cpu) {
  2313. free_vmcs(per_cpu(vmxarea, cpu));
  2314. per_cpu(vmxarea, cpu) = NULL;
  2315. }
  2316. }
  2317. static __init int alloc_kvm_area(void)
  2318. {
  2319. int cpu;
  2320. for_each_possible_cpu(cpu) {
  2321. struct vmcs *vmcs;
  2322. vmcs = alloc_vmcs_cpu(cpu);
  2323. if (!vmcs) {
  2324. free_kvm_area();
  2325. return -ENOMEM;
  2326. }
  2327. per_cpu(vmxarea, cpu) = vmcs;
  2328. }
  2329. return 0;
  2330. }
  2331. static __init int hardware_setup(void)
  2332. {
  2333. if (setup_vmcs_config(&vmcs_config) < 0)
  2334. return -EIO;
  2335. if (boot_cpu_has(X86_FEATURE_NX))
  2336. kvm_enable_efer_bits(EFER_NX);
  2337. if (!cpu_has_vmx_vpid())
  2338. enable_vpid = 0;
  2339. if (!cpu_has_vmx_ept() ||
  2340. !cpu_has_vmx_ept_4levels()) {
  2341. enable_ept = 0;
  2342. enable_unrestricted_guest = 0;
  2343. enable_ept_ad_bits = 0;
  2344. }
  2345. if (!cpu_has_vmx_ept_ad_bits())
  2346. enable_ept_ad_bits = 0;
  2347. if (!cpu_has_vmx_unrestricted_guest())
  2348. enable_unrestricted_guest = 0;
  2349. if (!cpu_has_vmx_flexpriority())
  2350. flexpriority_enabled = 0;
  2351. if (!cpu_has_vmx_tpr_shadow())
  2352. kvm_x86_ops->update_cr8_intercept = NULL;
  2353. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  2354. kvm_disable_largepages();
  2355. if (!cpu_has_vmx_ple())
  2356. ple_gap = 0;
  2357. if (nested)
  2358. nested_vmx_setup_ctls_msrs();
  2359. return alloc_kvm_area();
  2360. }
  2361. static __exit void hardware_unsetup(void)
  2362. {
  2363. free_kvm_area();
  2364. }
  2365. static void fix_pmode_dataseg(struct kvm_vcpu *vcpu, int seg, struct kvm_segment *save)
  2366. {
  2367. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2368. struct kvm_segment tmp = *save;
  2369. if (!(vmcs_readl(sf->base) == tmp.base && tmp.s)) {
  2370. tmp.base = vmcs_readl(sf->base);
  2371. tmp.selector = vmcs_read16(sf->selector);
  2372. tmp.s = 1;
  2373. }
  2374. vmx_set_segment(vcpu, &tmp, seg);
  2375. }
  2376. static void enter_pmode(struct kvm_vcpu *vcpu)
  2377. {
  2378. unsigned long flags;
  2379. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2380. vmx->emulation_required = 1;
  2381. vmx->rmode.vm86_active = 0;
  2382. vmx_segment_cache_clear(vmx);
  2383. vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2384. flags = vmcs_readl(GUEST_RFLAGS);
  2385. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  2386. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  2387. vmcs_writel(GUEST_RFLAGS, flags);
  2388. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  2389. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  2390. update_exception_bitmap(vcpu);
  2391. if (emulate_invalid_guest_state)
  2392. return;
  2393. fix_pmode_dataseg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2394. fix_pmode_dataseg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2395. fix_pmode_dataseg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2396. fix_pmode_dataseg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2397. vmx_segment_cache_clear(vmx);
  2398. vmcs_write16(GUEST_SS_SELECTOR, 0);
  2399. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  2400. vmcs_write16(GUEST_CS_SELECTOR,
  2401. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  2402. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  2403. }
  2404. static gva_t rmode_tss_base(struct kvm *kvm)
  2405. {
  2406. if (!kvm->arch.tss_addr) {
  2407. struct kvm_memslots *slots;
  2408. struct kvm_memory_slot *slot;
  2409. gfn_t base_gfn;
  2410. slots = kvm_memslots(kvm);
  2411. slot = id_to_memslot(slots, 0);
  2412. base_gfn = slot->base_gfn + slot->npages - 3;
  2413. return base_gfn << PAGE_SHIFT;
  2414. }
  2415. return kvm->arch.tss_addr;
  2416. }
  2417. static void fix_rmode_seg(int seg, struct kvm_segment *save)
  2418. {
  2419. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2420. vmcs_write16(sf->selector, save->base >> 4);
  2421. vmcs_write32(sf->base, save->base & 0xffff0);
  2422. vmcs_write32(sf->limit, 0xffff);
  2423. vmcs_write32(sf->ar_bytes, 0xf3);
  2424. if (save->base & 0xf)
  2425. printk_once(KERN_WARNING "kvm: segment base is not paragraph"
  2426. " aligned when entering protected mode (seg=%d)",
  2427. seg);
  2428. }
  2429. static void enter_rmode(struct kvm_vcpu *vcpu)
  2430. {
  2431. unsigned long flags;
  2432. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2433. struct kvm_segment var;
  2434. if (enable_unrestricted_guest)
  2435. return;
  2436. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2437. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2438. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2439. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2440. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2441. vmx->emulation_required = 1;
  2442. vmx->rmode.vm86_active = 1;
  2443. /*
  2444. * Very old userspace does not call KVM_SET_TSS_ADDR before entering
  2445. * vcpu. Call it here with phys address pointing 16M below 4G.
  2446. */
  2447. if (!vcpu->kvm->arch.tss_addr) {
  2448. printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
  2449. "called before entering vcpu\n");
  2450. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  2451. vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
  2452. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  2453. }
  2454. vmx_segment_cache_clear(vmx);
  2455. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  2456. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  2457. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2458. flags = vmcs_readl(GUEST_RFLAGS);
  2459. vmx->rmode.save_rflags = flags;
  2460. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  2461. vmcs_writel(GUEST_RFLAGS, flags);
  2462. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  2463. update_exception_bitmap(vcpu);
  2464. if (emulate_invalid_guest_state)
  2465. goto continue_rmode;
  2466. vmx_get_segment(vcpu, &var, VCPU_SREG_SS);
  2467. vmx_set_segment(vcpu, &var, VCPU_SREG_SS);
  2468. vmx_get_segment(vcpu, &var, VCPU_SREG_CS);
  2469. vmx_set_segment(vcpu, &var, VCPU_SREG_CS);
  2470. vmx_get_segment(vcpu, &var, VCPU_SREG_ES);
  2471. vmx_set_segment(vcpu, &var, VCPU_SREG_ES);
  2472. vmx_get_segment(vcpu, &var, VCPU_SREG_DS);
  2473. vmx_set_segment(vcpu, &var, VCPU_SREG_DS);
  2474. vmx_get_segment(vcpu, &var, VCPU_SREG_GS);
  2475. vmx_set_segment(vcpu, &var, VCPU_SREG_GS);
  2476. vmx_get_segment(vcpu, &var, VCPU_SREG_FS);
  2477. vmx_set_segment(vcpu, &var, VCPU_SREG_FS);
  2478. continue_rmode:
  2479. kvm_mmu_reset_context(vcpu);
  2480. }
  2481. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  2482. {
  2483. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2484. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  2485. if (!msr)
  2486. return;
  2487. /*
  2488. * Force kernel_gs_base reloading before EFER changes, as control
  2489. * of this msr depends on is_long_mode().
  2490. */
  2491. vmx_load_host_state(to_vmx(vcpu));
  2492. vcpu->arch.efer = efer;
  2493. if (efer & EFER_LMA) {
  2494. vmcs_write32(VM_ENTRY_CONTROLS,
  2495. vmcs_read32(VM_ENTRY_CONTROLS) |
  2496. VM_ENTRY_IA32E_MODE);
  2497. msr->data = efer;
  2498. } else {
  2499. vmcs_write32(VM_ENTRY_CONTROLS,
  2500. vmcs_read32(VM_ENTRY_CONTROLS) &
  2501. ~VM_ENTRY_IA32E_MODE);
  2502. msr->data = efer & ~EFER_LME;
  2503. }
  2504. setup_msrs(vmx);
  2505. }
  2506. #ifdef CONFIG_X86_64
  2507. static void enter_lmode(struct kvm_vcpu *vcpu)
  2508. {
  2509. u32 guest_tr_ar;
  2510. vmx_segment_cache_clear(to_vmx(vcpu));
  2511. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2512. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  2513. pr_debug_ratelimited("%s: tss fixup for long mode. \n",
  2514. __func__);
  2515. vmcs_write32(GUEST_TR_AR_BYTES,
  2516. (guest_tr_ar & ~AR_TYPE_MASK)
  2517. | AR_TYPE_BUSY_64_TSS);
  2518. }
  2519. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  2520. }
  2521. static void exit_lmode(struct kvm_vcpu *vcpu)
  2522. {
  2523. vmcs_write32(VM_ENTRY_CONTROLS,
  2524. vmcs_read32(VM_ENTRY_CONTROLS)
  2525. & ~VM_ENTRY_IA32E_MODE);
  2526. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  2527. }
  2528. #endif
  2529. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  2530. {
  2531. vpid_sync_context(to_vmx(vcpu));
  2532. if (enable_ept) {
  2533. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2534. return;
  2535. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  2536. }
  2537. }
  2538. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  2539. {
  2540. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  2541. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  2542. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  2543. }
  2544. static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
  2545. {
  2546. if (enable_ept && is_paging(vcpu))
  2547. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2548. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  2549. }
  2550. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  2551. {
  2552. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  2553. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  2554. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  2555. }
  2556. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  2557. {
  2558. if (!test_bit(VCPU_EXREG_PDPTR,
  2559. (unsigned long *)&vcpu->arch.regs_dirty))
  2560. return;
  2561. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2562. vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
  2563. vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
  2564. vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
  2565. vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
  2566. }
  2567. }
  2568. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  2569. {
  2570. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2571. vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  2572. vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  2573. vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  2574. vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  2575. }
  2576. __set_bit(VCPU_EXREG_PDPTR,
  2577. (unsigned long *)&vcpu->arch.regs_avail);
  2578. __set_bit(VCPU_EXREG_PDPTR,
  2579. (unsigned long *)&vcpu->arch.regs_dirty);
  2580. }
  2581. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  2582. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  2583. unsigned long cr0,
  2584. struct kvm_vcpu *vcpu)
  2585. {
  2586. if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
  2587. vmx_decache_cr3(vcpu);
  2588. if (!(cr0 & X86_CR0_PG)) {
  2589. /* From paging/starting to nonpaging */
  2590. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2591. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  2592. (CPU_BASED_CR3_LOAD_EXITING |
  2593. CPU_BASED_CR3_STORE_EXITING));
  2594. vcpu->arch.cr0 = cr0;
  2595. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2596. } else if (!is_paging(vcpu)) {
  2597. /* From nonpaging to paging */
  2598. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2599. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  2600. ~(CPU_BASED_CR3_LOAD_EXITING |
  2601. CPU_BASED_CR3_STORE_EXITING));
  2602. vcpu->arch.cr0 = cr0;
  2603. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2604. }
  2605. if (!(cr0 & X86_CR0_WP))
  2606. *hw_cr0 &= ~X86_CR0_WP;
  2607. }
  2608. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  2609. {
  2610. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2611. unsigned long hw_cr0;
  2612. if (enable_unrestricted_guest)
  2613. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
  2614. | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  2615. else
  2616. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
  2617. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  2618. enter_pmode(vcpu);
  2619. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  2620. enter_rmode(vcpu);
  2621. #ifdef CONFIG_X86_64
  2622. if (vcpu->arch.efer & EFER_LME) {
  2623. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  2624. enter_lmode(vcpu);
  2625. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  2626. exit_lmode(vcpu);
  2627. }
  2628. #endif
  2629. if (enable_ept)
  2630. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  2631. if (!vcpu->fpu_active)
  2632. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  2633. vmcs_writel(CR0_READ_SHADOW, cr0);
  2634. vmcs_writel(GUEST_CR0, hw_cr0);
  2635. vcpu->arch.cr0 = cr0;
  2636. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2637. }
  2638. static u64 construct_eptp(unsigned long root_hpa)
  2639. {
  2640. u64 eptp;
  2641. /* TODO write the value reading from MSR */
  2642. eptp = VMX_EPT_DEFAULT_MT |
  2643. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  2644. if (enable_ept_ad_bits)
  2645. eptp |= VMX_EPT_AD_ENABLE_BIT;
  2646. eptp |= (root_hpa & PAGE_MASK);
  2647. return eptp;
  2648. }
  2649. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  2650. {
  2651. unsigned long guest_cr3;
  2652. u64 eptp;
  2653. guest_cr3 = cr3;
  2654. if (enable_ept) {
  2655. eptp = construct_eptp(cr3);
  2656. vmcs_write64(EPT_POINTER, eptp);
  2657. guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
  2658. vcpu->kvm->arch.ept_identity_map_addr;
  2659. ept_load_pdptrs(vcpu);
  2660. }
  2661. vmx_flush_tlb(vcpu);
  2662. vmcs_writel(GUEST_CR3, guest_cr3);
  2663. }
  2664. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  2665. {
  2666. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  2667. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  2668. if (cr4 & X86_CR4_VMXE) {
  2669. /*
  2670. * To use VMXON (and later other VMX instructions), a guest
  2671. * must first be able to turn on cr4.VMXE (see handle_vmon()).
  2672. * So basically the check on whether to allow nested VMX
  2673. * is here.
  2674. */
  2675. if (!nested_vmx_allowed(vcpu))
  2676. return 1;
  2677. } else if (to_vmx(vcpu)->nested.vmxon)
  2678. return 1;
  2679. vcpu->arch.cr4 = cr4;
  2680. if (enable_ept) {
  2681. if (!is_paging(vcpu)) {
  2682. hw_cr4 &= ~X86_CR4_PAE;
  2683. hw_cr4 |= X86_CR4_PSE;
  2684. } else if (!(cr4 & X86_CR4_PAE)) {
  2685. hw_cr4 &= ~X86_CR4_PAE;
  2686. }
  2687. }
  2688. vmcs_writel(CR4_READ_SHADOW, cr4);
  2689. vmcs_writel(GUEST_CR4, hw_cr4);
  2690. return 0;
  2691. }
  2692. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  2693. struct kvm_segment *var, int seg)
  2694. {
  2695. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2696. u32 ar;
  2697. if (vmx->rmode.vm86_active
  2698. && (seg == VCPU_SREG_TR || seg == VCPU_SREG_ES
  2699. || seg == VCPU_SREG_DS || seg == VCPU_SREG_FS
  2700. || seg == VCPU_SREG_GS)) {
  2701. *var = vmx->rmode.segs[seg];
  2702. if (seg == VCPU_SREG_TR
  2703. || var->selector == vmx_read_guest_seg_selector(vmx, seg))
  2704. return;
  2705. var->base = vmx_read_guest_seg_base(vmx, seg);
  2706. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2707. return;
  2708. }
  2709. var->base = vmx_read_guest_seg_base(vmx, seg);
  2710. var->limit = vmx_read_guest_seg_limit(vmx, seg);
  2711. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2712. ar = vmx_read_guest_seg_ar(vmx, seg);
  2713. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  2714. ar = 0;
  2715. var->type = ar & 15;
  2716. var->s = (ar >> 4) & 1;
  2717. var->dpl = (ar >> 5) & 3;
  2718. var->present = (ar >> 7) & 1;
  2719. var->avl = (ar >> 12) & 1;
  2720. var->l = (ar >> 13) & 1;
  2721. var->db = (ar >> 14) & 1;
  2722. var->g = (ar >> 15) & 1;
  2723. var->unusable = (ar >> 16) & 1;
  2724. }
  2725. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2726. {
  2727. struct kvm_segment s;
  2728. if (to_vmx(vcpu)->rmode.vm86_active) {
  2729. vmx_get_segment(vcpu, &s, seg);
  2730. return s.base;
  2731. }
  2732. return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
  2733. }
  2734. static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
  2735. {
  2736. if (!is_protmode(vcpu))
  2737. return 0;
  2738. if (!is_long_mode(vcpu)
  2739. && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
  2740. return 3;
  2741. return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
  2742. }
  2743. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  2744. {
  2745. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2746. /*
  2747. * If we enter real mode with cs.sel & 3 != 0, the normal CPL calculations
  2748. * fail; use the cache instead.
  2749. */
  2750. if (unlikely(vmx->emulation_required && emulate_invalid_guest_state)) {
  2751. return vmx->cpl;
  2752. }
  2753. if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
  2754. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2755. vmx->cpl = __vmx_get_cpl(vcpu);
  2756. }
  2757. return vmx->cpl;
  2758. }
  2759. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  2760. {
  2761. u32 ar;
  2762. if (var->unusable || !var->present)
  2763. ar = 1 << 16;
  2764. else {
  2765. ar = var->type & 15;
  2766. ar |= (var->s & 1) << 4;
  2767. ar |= (var->dpl & 3) << 5;
  2768. ar |= (var->present & 1) << 7;
  2769. ar |= (var->avl & 1) << 12;
  2770. ar |= (var->l & 1) << 13;
  2771. ar |= (var->db & 1) << 14;
  2772. ar |= (var->g & 1) << 15;
  2773. }
  2774. return ar;
  2775. }
  2776. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  2777. struct kvm_segment *var, int seg)
  2778. {
  2779. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2780. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2781. u32 ar;
  2782. vmx_segment_cache_clear(vmx);
  2783. if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
  2784. vmcs_write16(sf->selector, var->selector);
  2785. vmx->rmode.segs[VCPU_SREG_TR] = *var;
  2786. return;
  2787. }
  2788. vmcs_writel(sf->base, var->base);
  2789. vmcs_write32(sf->limit, var->limit);
  2790. vmcs_write16(sf->selector, var->selector);
  2791. if (vmx->rmode.vm86_active && var->s) {
  2792. vmx->rmode.segs[seg] = *var;
  2793. /*
  2794. * Hack real-mode segments into vm86 compatibility.
  2795. */
  2796. if (var->base == 0xffff0000 && var->selector == 0xf000)
  2797. vmcs_writel(sf->base, 0xf0000);
  2798. ar = 0xf3;
  2799. } else
  2800. ar = vmx_segment_access_rights(var);
  2801. /*
  2802. * Fix the "Accessed" bit in AR field of segment registers for older
  2803. * qemu binaries.
  2804. * IA32 arch specifies that at the time of processor reset the
  2805. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  2806. * is setting it to 0 in the userland code. This causes invalid guest
  2807. * state vmexit when "unrestricted guest" mode is turned on.
  2808. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  2809. * tree. Newer qemu binaries with that qemu fix would not need this
  2810. * kvm hack.
  2811. */
  2812. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  2813. ar |= 0x1; /* Accessed */
  2814. vmcs_write32(sf->ar_bytes, ar);
  2815. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2816. /*
  2817. * Fix segments for real mode guest in hosts that don't have
  2818. * "unrestricted_mode" or it was disabled.
  2819. * This is done to allow migration of the guests from hosts with
  2820. * unrestricted guest like Westmere to older host that don't have
  2821. * unrestricted guest like Nehelem.
  2822. */
  2823. if (!enable_unrestricted_guest && vmx->rmode.vm86_active) {
  2824. switch (seg) {
  2825. case VCPU_SREG_CS:
  2826. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  2827. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  2828. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  2829. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  2830. vmcs_write16(GUEST_CS_SELECTOR,
  2831. vmcs_readl(GUEST_CS_BASE) >> 4);
  2832. break;
  2833. case VCPU_SREG_ES:
  2834. case VCPU_SREG_DS:
  2835. case VCPU_SREG_GS:
  2836. case VCPU_SREG_FS:
  2837. fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
  2838. break;
  2839. case VCPU_SREG_SS:
  2840. vmcs_write16(GUEST_SS_SELECTOR,
  2841. vmcs_readl(GUEST_SS_BASE) >> 4);
  2842. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  2843. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  2844. break;
  2845. }
  2846. }
  2847. }
  2848. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2849. {
  2850. u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
  2851. *db = (ar >> 14) & 1;
  2852. *l = (ar >> 13) & 1;
  2853. }
  2854. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2855. {
  2856. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  2857. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  2858. }
  2859. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2860. {
  2861. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  2862. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  2863. }
  2864. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2865. {
  2866. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  2867. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  2868. }
  2869. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2870. {
  2871. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  2872. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  2873. }
  2874. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  2875. {
  2876. struct kvm_segment var;
  2877. u32 ar;
  2878. vmx_get_segment(vcpu, &var, seg);
  2879. ar = vmx_segment_access_rights(&var);
  2880. if (var.base != (var.selector << 4))
  2881. return false;
  2882. if (var.limit < 0xffff)
  2883. return false;
  2884. if (((ar | (3 << AR_DPL_SHIFT)) & ~(AR_G_MASK | AR_DB_MASK)) != 0xf3)
  2885. return false;
  2886. return true;
  2887. }
  2888. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  2889. {
  2890. struct kvm_segment cs;
  2891. unsigned int cs_rpl;
  2892. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  2893. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  2894. if (cs.unusable)
  2895. return false;
  2896. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  2897. return false;
  2898. if (!cs.s)
  2899. return false;
  2900. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  2901. if (cs.dpl > cs_rpl)
  2902. return false;
  2903. } else {
  2904. if (cs.dpl != cs_rpl)
  2905. return false;
  2906. }
  2907. if (!cs.present)
  2908. return false;
  2909. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  2910. return true;
  2911. }
  2912. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  2913. {
  2914. struct kvm_segment ss;
  2915. unsigned int ss_rpl;
  2916. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  2917. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  2918. if (ss.unusable)
  2919. return true;
  2920. if (ss.type != 3 && ss.type != 7)
  2921. return false;
  2922. if (!ss.s)
  2923. return false;
  2924. if (ss.dpl != ss_rpl) /* DPL != RPL */
  2925. return false;
  2926. if (!ss.present)
  2927. return false;
  2928. return true;
  2929. }
  2930. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  2931. {
  2932. struct kvm_segment var;
  2933. unsigned int rpl;
  2934. vmx_get_segment(vcpu, &var, seg);
  2935. rpl = var.selector & SELECTOR_RPL_MASK;
  2936. if (var.unusable)
  2937. return true;
  2938. if (!var.s)
  2939. return false;
  2940. if (!var.present)
  2941. return false;
  2942. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  2943. if (var.dpl < rpl) /* DPL < RPL */
  2944. return false;
  2945. }
  2946. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  2947. * rights flags
  2948. */
  2949. return true;
  2950. }
  2951. static bool tr_valid(struct kvm_vcpu *vcpu)
  2952. {
  2953. struct kvm_segment tr;
  2954. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  2955. if (tr.unusable)
  2956. return false;
  2957. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  2958. return false;
  2959. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  2960. return false;
  2961. if (!tr.present)
  2962. return false;
  2963. return true;
  2964. }
  2965. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  2966. {
  2967. struct kvm_segment ldtr;
  2968. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  2969. if (ldtr.unusable)
  2970. return true;
  2971. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  2972. return false;
  2973. if (ldtr.type != 2)
  2974. return false;
  2975. if (!ldtr.present)
  2976. return false;
  2977. return true;
  2978. }
  2979. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  2980. {
  2981. struct kvm_segment cs, ss;
  2982. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  2983. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  2984. return ((cs.selector & SELECTOR_RPL_MASK) ==
  2985. (ss.selector & SELECTOR_RPL_MASK));
  2986. }
  2987. /*
  2988. * Check if guest state is valid. Returns true if valid, false if
  2989. * not.
  2990. * We assume that registers are always usable
  2991. */
  2992. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  2993. {
  2994. /* real mode guest state checks */
  2995. if (!is_protmode(vcpu)) {
  2996. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  2997. return false;
  2998. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  2999. return false;
  3000. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  3001. return false;
  3002. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  3003. return false;
  3004. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  3005. return false;
  3006. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  3007. return false;
  3008. } else {
  3009. /* protected mode guest state checks */
  3010. if (!cs_ss_rpl_check(vcpu))
  3011. return false;
  3012. if (!code_segment_valid(vcpu))
  3013. return false;
  3014. if (!stack_segment_valid(vcpu))
  3015. return false;
  3016. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  3017. return false;
  3018. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  3019. return false;
  3020. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  3021. return false;
  3022. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  3023. return false;
  3024. if (!tr_valid(vcpu))
  3025. return false;
  3026. if (!ldtr_valid(vcpu))
  3027. return false;
  3028. }
  3029. /* TODO:
  3030. * - Add checks on RIP
  3031. * - Add checks on RFLAGS
  3032. */
  3033. return true;
  3034. }
  3035. static int init_rmode_tss(struct kvm *kvm)
  3036. {
  3037. gfn_t fn;
  3038. u16 data = 0;
  3039. int r, idx, ret = 0;
  3040. idx = srcu_read_lock(&kvm->srcu);
  3041. fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  3042. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3043. if (r < 0)
  3044. goto out;
  3045. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  3046. r = kvm_write_guest_page(kvm, fn++, &data,
  3047. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  3048. if (r < 0)
  3049. goto out;
  3050. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  3051. if (r < 0)
  3052. goto out;
  3053. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3054. if (r < 0)
  3055. goto out;
  3056. data = ~0;
  3057. r = kvm_write_guest_page(kvm, fn, &data,
  3058. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  3059. sizeof(u8));
  3060. if (r < 0)
  3061. goto out;
  3062. ret = 1;
  3063. out:
  3064. srcu_read_unlock(&kvm->srcu, idx);
  3065. return ret;
  3066. }
  3067. static int init_rmode_identity_map(struct kvm *kvm)
  3068. {
  3069. int i, idx, r, ret;
  3070. pfn_t identity_map_pfn;
  3071. u32 tmp;
  3072. if (!enable_ept)
  3073. return 1;
  3074. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  3075. printk(KERN_ERR "EPT: identity-mapping pagetable "
  3076. "haven't been allocated!\n");
  3077. return 0;
  3078. }
  3079. if (likely(kvm->arch.ept_identity_pagetable_done))
  3080. return 1;
  3081. ret = 0;
  3082. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  3083. idx = srcu_read_lock(&kvm->srcu);
  3084. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  3085. if (r < 0)
  3086. goto out;
  3087. /* Set up identity-mapping pagetable for EPT in real mode */
  3088. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  3089. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  3090. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  3091. r = kvm_write_guest_page(kvm, identity_map_pfn,
  3092. &tmp, i * sizeof(tmp), sizeof(tmp));
  3093. if (r < 0)
  3094. goto out;
  3095. }
  3096. kvm->arch.ept_identity_pagetable_done = true;
  3097. ret = 1;
  3098. out:
  3099. srcu_read_unlock(&kvm->srcu, idx);
  3100. return ret;
  3101. }
  3102. static void seg_setup(int seg)
  3103. {
  3104. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3105. unsigned int ar;
  3106. vmcs_write16(sf->selector, 0);
  3107. vmcs_writel(sf->base, 0);
  3108. vmcs_write32(sf->limit, 0xffff);
  3109. if (enable_unrestricted_guest) {
  3110. ar = 0x93;
  3111. if (seg == VCPU_SREG_CS)
  3112. ar |= 0x08; /* code segment */
  3113. } else
  3114. ar = 0xf3;
  3115. vmcs_write32(sf->ar_bytes, ar);
  3116. }
  3117. static int alloc_apic_access_page(struct kvm *kvm)
  3118. {
  3119. struct page *page;
  3120. struct kvm_userspace_memory_region kvm_userspace_mem;
  3121. int r = 0;
  3122. mutex_lock(&kvm->slots_lock);
  3123. if (kvm->arch.apic_access_page)
  3124. goto out;
  3125. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  3126. kvm_userspace_mem.flags = 0;
  3127. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  3128. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3129. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  3130. if (r)
  3131. goto out;
  3132. page = gfn_to_page(kvm, 0xfee00);
  3133. if (is_error_page(page)) {
  3134. r = -EFAULT;
  3135. goto out;
  3136. }
  3137. kvm->arch.apic_access_page = page;
  3138. out:
  3139. mutex_unlock(&kvm->slots_lock);
  3140. return r;
  3141. }
  3142. static int alloc_identity_pagetable(struct kvm *kvm)
  3143. {
  3144. struct page *page;
  3145. struct kvm_userspace_memory_region kvm_userspace_mem;
  3146. int r = 0;
  3147. mutex_lock(&kvm->slots_lock);
  3148. if (kvm->arch.ept_identity_pagetable)
  3149. goto out;
  3150. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  3151. kvm_userspace_mem.flags = 0;
  3152. kvm_userspace_mem.guest_phys_addr =
  3153. kvm->arch.ept_identity_map_addr;
  3154. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3155. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  3156. if (r)
  3157. goto out;
  3158. page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  3159. if (is_error_page(page)) {
  3160. r = -EFAULT;
  3161. goto out;
  3162. }
  3163. kvm->arch.ept_identity_pagetable = page;
  3164. out:
  3165. mutex_unlock(&kvm->slots_lock);
  3166. return r;
  3167. }
  3168. static void allocate_vpid(struct vcpu_vmx *vmx)
  3169. {
  3170. int vpid;
  3171. vmx->vpid = 0;
  3172. if (!enable_vpid)
  3173. return;
  3174. spin_lock(&vmx_vpid_lock);
  3175. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  3176. if (vpid < VMX_NR_VPIDS) {
  3177. vmx->vpid = vpid;
  3178. __set_bit(vpid, vmx_vpid_bitmap);
  3179. }
  3180. spin_unlock(&vmx_vpid_lock);
  3181. }
  3182. static void free_vpid(struct vcpu_vmx *vmx)
  3183. {
  3184. if (!enable_vpid)
  3185. return;
  3186. spin_lock(&vmx_vpid_lock);
  3187. if (vmx->vpid != 0)
  3188. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3189. spin_unlock(&vmx_vpid_lock);
  3190. }
  3191. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  3192. {
  3193. int f = sizeof(unsigned long);
  3194. if (!cpu_has_vmx_msr_bitmap())
  3195. return;
  3196. /*
  3197. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3198. * have the write-low and read-high bitmap offsets the wrong way round.
  3199. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3200. */
  3201. if (msr <= 0x1fff) {
  3202. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  3203. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  3204. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3205. msr &= 0x1fff;
  3206. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  3207. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  3208. }
  3209. }
  3210. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  3211. {
  3212. if (!longmode_only)
  3213. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  3214. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  3215. }
  3216. /*
  3217. * Set up the vmcs's constant host-state fields, i.e., host-state fields that
  3218. * will not change in the lifetime of the guest.
  3219. * Note that host-state that does change is set elsewhere. E.g., host-state
  3220. * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
  3221. */
  3222. static void vmx_set_constant_host_state(void)
  3223. {
  3224. u32 low32, high32;
  3225. unsigned long tmpl;
  3226. struct desc_ptr dt;
  3227. vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
  3228. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  3229. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  3230. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  3231. #ifdef CONFIG_X86_64
  3232. /*
  3233. * Load null selectors, so we can avoid reloading them in
  3234. * __vmx_load_host_state(), in case userspace uses the null selectors
  3235. * too (the expected case).
  3236. */
  3237. vmcs_write16(HOST_DS_SELECTOR, 0);
  3238. vmcs_write16(HOST_ES_SELECTOR, 0);
  3239. #else
  3240. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3241. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3242. #endif
  3243. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3244. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  3245. native_store_idt(&dt);
  3246. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  3247. vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
  3248. rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
  3249. vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
  3250. rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
  3251. vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
  3252. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  3253. rdmsr(MSR_IA32_CR_PAT, low32, high32);
  3254. vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
  3255. }
  3256. }
  3257. static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
  3258. {
  3259. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  3260. if (enable_ept)
  3261. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  3262. if (is_guest_mode(&vmx->vcpu))
  3263. vmx->vcpu.arch.cr4_guest_owned_bits &=
  3264. ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
  3265. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  3266. }
  3267. static u32 vmx_exec_control(struct vcpu_vmx *vmx)
  3268. {
  3269. u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
  3270. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  3271. exec_control &= ~CPU_BASED_TPR_SHADOW;
  3272. #ifdef CONFIG_X86_64
  3273. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  3274. CPU_BASED_CR8_LOAD_EXITING;
  3275. #endif
  3276. }
  3277. if (!enable_ept)
  3278. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  3279. CPU_BASED_CR3_LOAD_EXITING |
  3280. CPU_BASED_INVLPG_EXITING;
  3281. return exec_control;
  3282. }
  3283. static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
  3284. {
  3285. u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  3286. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3287. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  3288. if (vmx->vpid == 0)
  3289. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  3290. if (!enable_ept) {
  3291. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  3292. enable_unrestricted_guest = 0;
  3293. /* Enable INVPCID for non-ept guests may cause performance regression. */
  3294. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  3295. }
  3296. if (!enable_unrestricted_guest)
  3297. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  3298. if (!ple_gap)
  3299. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  3300. return exec_control;
  3301. }
  3302. static void ept_set_mmio_spte_mask(void)
  3303. {
  3304. /*
  3305. * EPT Misconfigurations can be generated if the value of bits 2:0
  3306. * of an EPT paging-structure entry is 110b (write/execute).
  3307. * Also, magic bits (0xffull << 49) is set to quickly identify mmio
  3308. * spte.
  3309. */
  3310. kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
  3311. }
  3312. /*
  3313. * Sets up the vmcs for emulated real mode.
  3314. */
  3315. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  3316. {
  3317. #ifdef CONFIG_X86_64
  3318. unsigned long a;
  3319. #endif
  3320. int i;
  3321. /* I/O */
  3322. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  3323. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  3324. if (cpu_has_vmx_msr_bitmap())
  3325. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  3326. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  3327. /* Control */
  3328. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  3329. vmcs_config.pin_based_exec_ctrl);
  3330. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
  3331. if (cpu_has_secondary_exec_ctrls()) {
  3332. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3333. vmx_secondary_exec_control(vmx));
  3334. }
  3335. if (ple_gap) {
  3336. vmcs_write32(PLE_GAP, ple_gap);
  3337. vmcs_write32(PLE_WINDOW, ple_window);
  3338. }
  3339. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  3340. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  3341. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  3342. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  3343. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  3344. vmx_set_constant_host_state();
  3345. #ifdef CONFIG_X86_64
  3346. rdmsrl(MSR_FS_BASE, a);
  3347. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  3348. rdmsrl(MSR_GS_BASE, a);
  3349. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  3350. #else
  3351. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  3352. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  3353. #endif
  3354. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  3355. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  3356. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  3357. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  3358. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  3359. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  3360. u32 msr_low, msr_high;
  3361. u64 host_pat;
  3362. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  3363. host_pat = msr_low | ((u64) msr_high << 32);
  3364. /* Write the default value follow host pat */
  3365. vmcs_write64(GUEST_IA32_PAT, host_pat);
  3366. /* Keep arch.pat sync with GUEST_IA32_PAT */
  3367. vmx->vcpu.arch.pat = host_pat;
  3368. }
  3369. for (i = 0; i < NR_VMX_MSR; ++i) {
  3370. u32 index = vmx_msr_index[i];
  3371. u32 data_low, data_high;
  3372. int j = vmx->nmsrs;
  3373. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  3374. continue;
  3375. if (wrmsr_safe(index, data_low, data_high) < 0)
  3376. continue;
  3377. vmx->guest_msrs[j].index = i;
  3378. vmx->guest_msrs[j].data = 0;
  3379. vmx->guest_msrs[j].mask = -1ull;
  3380. ++vmx->nmsrs;
  3381. }
  3382. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  3383. /* 22.2.1, 20.8.1 */
  3384. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  3385. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  3386. set_cr4_guest_host_mask(vmx);
  3387. kvm_write_tsc(&vmx->vcpu, 0);
  3388. return 0;
  3389. }
  3390. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  3391. {
  3392. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3393. u64 msr;
  3394. int ret;
  3395. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  3396. vmx->rmode.vm86_active = 0;
  3397. vmx->soft_vnmi_blocked = 0;
  3398. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  3399. kvm_set_cr8(&vmx->vcpu, 0);
  3400. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  3401. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3402. msr |= MSR_IA32_APICBASE_BSP;
  3403. kvm_set_apic_base(&vmx->vcpu, msr);
  3404. ret = fx_init(&vmx->vcpu);
  3405. if (ret != 0)
  3406. goto out;
  3407. vmx_segment_cache_clear(vmx);
  3408. seg_setup(VCPU_SREG_CS);
  3409. /*
  3410. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  3411. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  3412. */
  3413. if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
  3414. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  3415. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  3416. } else {
  3417. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  3418. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  3419. }
  3420. seg_setup(VCPU_SREG_DS);
  3421. seg_setup(VCPU_SREG_ES);
  3422. seg_setup(VCPU_SREG_FS);
  3423. seg_setup(VCPU_SREG_GS);
  3424. seg_setup(VCPU_SREG_SS);
  3425. vmcs_write16(GUEST_TR_SELECTOR, 0);
  3426. vmcs_writel(GUEST_TR_BASE, 0);
  3427. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  3428. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  3429. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  3430. vmcs_writel(GUEST_LDTR_BASE, 0);
  3431. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  3432. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  3433. vmcs_write32(GUEST_SYSENTER_CS, 0);
  3434. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  3435. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  3436. vmcs_writel(GUEST_RFLAGS, 0x02);
  3437. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3438. kvm_rip_write(vcpu, 0xfff0);
  3439. else
  3440. kvm_rip_write(vcpu, 0);
  3441. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  3442. vmcs_writel(GUEST_GDTR_BASE, 0);
  3443. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  3444. vmcs_writel(GUEST_IDTR_BASE, 0);
  3445. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  3446. vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
  3447. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  3448. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  3449. /* Special registers */
  3450. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  3451. setup_msrs(vmx);
  3452. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  3453. if (cpu_has_vmx_tpr_shadow()) {
  3454. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  3455. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  3456. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  3457. __pa(vmx->vcpu.arch.apic->regs));
  3458. vmcs_write32(TPR_THRESHOLD, 0);
  3459. }
  3460. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3461. vmcs_write64(APIC_ACCESS_ADDR,
  3462. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  3463. if (vmx->vpid != 0)
  3464. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  3465. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  3466. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  3467. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  3468. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  3469. vmx_set_cr4(&vmx->vcpu, 0);
  3470. vmx_set_efer(&vmx->vcpu, 0);
  3471. vmx_fpu_activate(&vmx->vcpu);
  3472. update_exception_bitmap(&vmx->vcpu);
  3473. vpid_sync_context(vmx);
  3474. ret = 0;
  3475. /* HACK: Don't enable emulation on guest boot/reset */
  3476. vmx->emulation_required = 0;
  3477. out:
  3478. return ret;
  3479. }
  3480. /*
  3481. * In nested virtualization, check if L1 asked to exit on external interrupts.
  3482. * For most existing hypervisors, this will always return true.
  3483. */
  3484. static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
  3485. {
  3486. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3487. PIN_BASED_EXT_INTR_MASK;
  3488. }
  3489. static void enable_irq_window(struct kvm_vcpu *vcpu)
  3490. {
  3491. u32 cpu_based_vm_exec_control;
  3492. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
  3493. /*
  3494. * We get here if vmx_interrupt_allowed() said we can't
  3495. * inject to L1 now because L2 must run. Ask L2 to exit
  3496. * right after entry, so we can inject to L1 more promptly.
  3497. */
  3498. kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
  3499. return;
  3500. }
  3501. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3502. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  3503. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3504. }
  3505. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  3506. {
  3507. u32 cpu_based_vm_exec_control;
  3508. if (!cpu_has_virtual_nmis()) {
  3509. enable_irq_window(vcpu);
  3510. return;
  3511. }
  3512. if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
  3513. enable_irq_window(vcpu);
  3514. return;
  3515. }
  3516. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3517. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  3518. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3519. }
  3520. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  3521. {
  3522. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3523. uint32_t intr;
  3524. int irq = vcpu->arch.interrupt.nr;
  3525. trace_kvm_inj_virq(irq);
  3526. ++vcpu->stat.irq_injections;
  3527. if (vmx->rmode.vm86_active) {
  3528. int inc_eip = 0;
  3529. if (vcpu->arch.interrupt.soft)
  3530. inc_eip = vcpu->arch.event_exit_inst_len;
  3531. if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
  3532. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3533. return;
  3534. }
  3535. intr = irq | INTR_INFO_VALID_MASK;
  3536. if (vcpu->arch.interrupt.soft) {
  3537. intr |= INTR_TYPE_SOFT_INTR;
  3538. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  3539. vmx->vcpu.arch.event_exit_inst_len);
  3540. } else
  3541. intr |= INTR_TYPE_EXT_INTR;
  3542. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  3543. }
  3544. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  3545. {
  3546. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3547. if (is_guest_mode(vcpu))
  3548. return;
  3549. if (!cpu_has_virtual_nmis()) {
  3550. /*
  3551. * Tracking the NMI-blocked state in software is built upon
  3552. * finding the next open IRQ window. This, in turn, depends on
  3553. * well-behaving guests: They have to keep IRQs disabled at
  3554. * least as long as the NMI handler runs. Otherwise we may
  3555. * cause NMI nesting, maybe breaking the guest. But as this is
  3556. * highly unlikely, we can live with the residual risk.
  3557. */
  3558. vmx->soft_vnmi_blocked = 1;
  3559. vmx->vnmi_blocked_time = 0;
  3560. }
  3561. ++vcpu->stat.nmi_injections;
  3562. vmx->nmi_known_unmasked = false;
  3563. if (vmx->rmode.vm86_active) {
  3564. if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
  3565. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3566. return;
  3567. }
  3568. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  3569. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  3570. }
  3571. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  3572. {
  3573. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  3574. return 0;
  3575. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3576. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
  3577. | GUEST_INTR_STATE_NMI));
  3578. }
  3579. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  3580. {
  3581. if (!cpu_has_virtual_nmis())
  3582. return to_vmx(vcpu)->soft_vnmi_blocked;
  3583. if (to_vmx(vcpu)->nmi_known_unmasked)
  3584. return false;
  3585. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  3586. }
  3587. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  3588. {
  3589. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3590. if (!cpu_has_virtual_nmis()) {
  3591. if (vmx->soft_vnmi_blocked != masked) {
  3592. vmx->soft_vnmi_blocked = masked;
  3593. vmx->vnmi_blocked_time = 0;
  3594. }
  3595. } else {
  3596. vmx->nmi_known_unmasked = !masked;
  3597. if (masked)
  3598. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3599. GUEST_INTR_STATE_NMI);
  3600. else
  3601. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3602. GUEST_INTR_STATE_NMI);
  3603. }
  3604. }
  3605. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  3606. {
  3607. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
  3608. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  3609. if (to_vmx(vcpu)->nested.nested_run_pending ||
  3610. (vmcs12->idt_vectoring_info_field &
  3611. VECTORING_INFO_VALID_MASK))
  3612. return 0;
  3613. nested_vmx_vmexit(vcpu);
  3614. vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
  3615. vmcs12->vm_exit_intr_info = 0;
  3616. /* fall through to normal code, but now in L1, not L2 */
  3617. }
  3618. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  3619. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3620. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  3621. }
  3622. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  3623. {
  3624. int ret;
  3625. struct kvm_userspace_memory_region tss_mem = {
  3626. .slot = TSS_PRIVATE_MEMSLOT,
  3627. .guest_phys_addr = addr,
  3628. .memory_size = PAGE_SIZE * 3,
  3629. .flags = 0,
  3630. };
  3631. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  3632. if (ret)
  3633. return ret;
  3634. kvm->arch.tss_addr = addr;
  3635. if (!init_rmode_tss(kvm))
  3636. return -ENOMEM;
  3637. return 0;
  3638. }
  3639. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  3640. int vec, u32 err_code)
  3641. {
  3642. /*
  3643. * Instruction with address size override prefix opcode 0x67
  3644. * Cause the #SS fault with 0 error code in VM86 mode.
  3645. */
  3646. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  3647. if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
  3648. return 1;
  3649. /*
  3650. * Forward all other exceptions that are valid in real mode.
  3651. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  3652. * the required debugging infrastructure rework.
  3653. */
  3654. switch (vec) {
  3655. case DB_VECTOR:
  3656. if (vcpu->guest_debug &
  3657. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  3658. return 0;
  3659. kvm_queue_exception(vcpu, vec);
  3660. return 1;
  3661. case BP_VECTOR:
  3662. /*
  3663. * Update instruction length as we may reinject the exception
  3664. * from user space while in guest debugging mode.
  3665. */
  3666. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  3667. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3668. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  3669. return 0;
  3670. /* fall through */
  3671. case DE_VECTOR:
  3672. case OF_VECTOR:
  3673. case BR_VECTOR:
  3674. case UD_VECTOR:
  3675. case DF_VECTOR:
  3676. case SS_VECTOR:
  3677. case GP_VECTOR:
  3678. case MF_VECTOR:
  3679. kvm_queue_exception(vcpu, vec);
  3680. return 1;
  3681. }
  3682. return 0;
  3683. }
  3684. /*
  3685. * Trigger machine check on the host. We assume all the MSRs are already set up
  3686. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  3687. * We pass a fake environment to the machine check handler because we want
  3688. * the guest to be always treated like user space, no matter what context
  3689. * it used internally.
  3690. */
  3691. static void kvm_machine_check(void)
  3692. {
  3693. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  3694. struct pt_regs regs = {
  3695. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  3696. .flags = X86_EFLAGS_IF,
  3697. };
  3698. do_machine_check(&regs, 0);
  3699. #endif
  3700. }
  3701. static int handle_machine_check(struct kvm_vcpu *vcpu)
  3702. {
  3703. /* already handled by vcpu_run */
  3704. return 1;
  3705. }
  3706. static int handle_exception(struct kvm_vcpu *vcpu)
  3707. {
  3708. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3709. struct kvm_run *kvm_run = vcpu->run;
  3710. u32 intr_info, ex_no, error_code;
  3711. unsigned long cr2, rip, dr6;
  3712. u32 vect_info;
  3713. enum emulation_result er;
  3714. vect_info = vmx->idt_vectoring_info;
  3715. intr_info = vmx->exit_intr_info;
  3716. if (is_machine_check(intr_info))
  3717. return handle_machine_check(vcpu);
  3718. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  3719. !is_page_fault(intr_info)) {
  3720. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  3721. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  3722. vcpu->run->internal.ndata = 2;
  3723. vcpu->run->internal.data[0] = vect_info;
  3724. vcpu->run->internal.data[1] = intr_info;
  3725. return 0;
  3726. }
  3727. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  3728. return 1; /* already handled by vmx_vcpu_run() */
  3729. if (is_no_device(intr_info)) {
  3730. vmx_fpu_activate(vcpu);
  3731. return 1;
  3732. }
  3733. if (is_invalid_opcode(intr_info)) {
  3734. er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
  3735. if (er != EMULATE_DONE)
  3736. kvm_queue_exception(vcpu, UD_VECTOR);
  3737. return 1;
  3738. }
  3739. error_code = 0;
  3740. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  3741. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  3742. if (is_page_fault(intr_info)) {
  3743. /* EPT won't cause page fault directly */
  3744. BUG_ON(enable_ept);
  3745. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  3746. trace_kvm_page_fault(cr2, error_code);
  3747. if (kvm_event_needs_reinjection(vcpu))
  3748. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  3749. return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
  3750. }
  3751. if (vmx->rmode.vm86_active &&
  3752. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  3753. error_code)) {
  3754. if (vcpu->arch.halt_request) {
  3755. vcpu->arch.halt_request = 0;
  3756. return kvm_emulate_halt(vcpu);
  3757. }
  3758. return 1;
  3759. }
  3760. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  3761. switch (ex_no) {
  3762. case DB_VECTOR:
  3763. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  3764. if (!(vcpu->guest_debug &
  3765. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  3766. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  3767. kvm_queue_exception(vcpu, DB_VECTOR);
  3768. return 1;
  3769. }
  3770. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  3771. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  3772. /* fall through */
  3773. case BP_VECTOR:
  3774. /*
  3775. * Update instruction length as we may reinject #BP from
  3776. * user space while in guest debugging mode. Reading it for
  3777. * #DB as well causes no harm, it is not used in that case.
  3778. */
  3779. vmx->vcpu.arch.event_exit_inst_len =
  3780. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3781. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  3782. rip = kvm_rip_read(vcpu);
  3783. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  3784. kvm_run->debug.arch.exception = ex_no;
  3785. break;
  3786. default:
  3787. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  3788. kvm_run->ex.exception = ex_no;
  3789. kvm_run->ex.error_code = error_code;
  3790. break;
  3791. }
  3792. return 0;
  3793. }
  3794. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  3795. {
  3796. ++vcpu->stat.irq_exits;
  3797. return 1;
  3798. }
  3799. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  3800. {
  3801. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  3802. return 0;
  3803. }
  3804. static int handle_io(struct kvm_vcpu *vcpu)
  3805. {
  3806. unsigned long exit_qualification;
  3807. int size, in, string;
  3808. unsigned port;
  3809. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3810. string = (exit_qualification & 16) != 0;
  3811. in = (exit_qualification & 8) != 0;
  3812. ++vcpu->stat.io_exits;
  3813. if (string || in)
  3814. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  3815. port = exit_qualification >> 16;
  3816. size = (exit_qualification & 7) + 1;
  3817. skip_emulated_instruction(vcpu);
  3818. return kvm_fast_pio_out(vcpu, size, port);
  3819. }
  3820. static void
  3821. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  3822. {
  3823. /*
  3824. * Patch in the VMCALL instruction:
  3825. */
  3826. hypercall[0] = 0x0f;
  3827. hypercall[1] = 0x01;
  3828. hypercall[2] = 0xc1;
  3829. }
  3830. /* called to set cr0 as appropriate for a mov-to-cr0 exit. */
  3831. static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
  3832. {
  3833. if (to_vmx(vcpu)->nested.vmxon &&
  3834. ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
  3835. return 1;
  3836. if (is_guest_mode(vcpu)) {
  3837. /*
  3838. * We get here when L2 changed cr0 in a way that did not change
  3839. * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
  3840. * but did change L0 shadowed bits. This can currently happen
  3841. * with the TS bit: L0 may want to leave TS on (for lazy fpu
  3842. * loading) while pretending to allow the guest to change it.
  3843. */
  3844. if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
  3845. (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
  3846. return 1;
  3847. vmcs_writel(CR0_READ_SHADOW, val);
  3848. return 0;
  3849. } else
  3850. return kvm_set_cr0(vcpu, val);
  3851. }
  3852. static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
  3853. {
  3854. if (is_guest_mode(vcpu)) {
  3855. if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
  3856. (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
  3857. return 1;
  3858. vmcs_writel(CR4_READ_SHADOW, val);
  3859. return 0;
  3860. } else
  3861. return kvm_set_cr4(vcpu, val);
  3862. }
  3863. /* called to set cr0 as approriate for clts instruction exit. */
  3864. static void handle_clts(struct kvm_vcpu *vcpu)
  3865. {
  3866. if (is_guest_mode(vcpu)) {
  3867. /*
  3868. * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
  3869. * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
  3870. * just pretend it's off (also in arch.cr0 for fpu_activate).
  3871. */
  3872. vmcs_writel(CR0_READ_SHADOW,
  3873. vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
  3874. vcpu->arch.cr0 &= ~X86_CR0_TS;
  3875. } else
  3876. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  3877. }
  3878. static int handle_cr(struct kvm_vcpu *vcpu)
  3879. {
  3880. unsigned long exit_qualification, val;
  3881. int cr;
  3882. int reg;
  3883. int err;
  3884. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3885. cr = exit_qualification & 15;
  3886. reg = (exit_qualification >> 8) & 15;
  3887. switch ((exit_qualification >> 4) & 3) {
  3888. case 0: /* mov to cr */
  3889. val = kvm_register_read(vcpu, reg);
  3890. trace_kvm_cr_write(cr, val);
  3891. switch (cr) {
  3892. case 0:
  3893. err = handle_set_cr0(vcpu, val);
  3894. kvm_complete_insn_gp(vcpu, err);
  3895. return 1;
  3896. case 3:
  3897. err = kvm_set_cr3(vcpu, val);
  3898. kvm_complete_insn_gp(vcpu, err);
  3899. return 1;
  3900. case 4:
  3901. err = handle_set_cr4(vcpu, val);
  3902. kvm_complete_insn_gp(vcpu, err);
  3903. return 1;
  3904. case 8: {
  3905. u8 cr8_prev = kvm_get_cr8(vcpu);
  3906. u8 cr8 = kvm_register_read(vcpu, reg);
  3907. err = kvm_set_cr8(vcpu, cr8);
  3908. kvm_complete_insn_gp(vcpu, err);
  3909. if (irqchip_in_kernel(vcpu->kvm))
  3910. return 1;
  3911. if (cr8_prev <= cr8)
  3912. return 1;
  3913. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  3914. return 0;
  3915. }
  3916. }
  3917. break;
  3918. case 2: /* clts */
  3919. handle_clts(vcpu);
  3920. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  3921. skip_emulated_instruction(vcpu);
  3922. vmx_fpu_activate(vcpu);
  3923. return 1;
  3924. case 1: /*mov from cr*/
  3925. switch (cr) {
  3926. case 3:
  3927. val = kvm_read_cr3(vcpu);
  3928. kvm_register_write(vcpu, reg, val);
  3929. trace_kvm_cr_read(cr, val);
  3930. skip_emulated_instruction(vcpu);
  3931. return 1;
  3932. case 8:
  3933. val = kvm_get_cr8(vcpu);
  3934. kvm_register_write(vcpu, reg, val);
  3935. trace_kvm_cr_read(cr, val);
  3936. skip_emulated_instruction(vcpu);
  3937. return 1;
  3938. }
  3939. break;
  3940. case 3: /* lmsw */
  3941. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  3942. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  3943. kvm_lmsw(vcpu, val);
  3944. skip_emulated_instruction(vcpu);
  3945. return 1;
  3946. default:
  3947. break;
  3948. }
  3949. vcpu->run->exit_reason = 0;
  3950. vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  3951. (int)(exit_qualification >> 4) & 3, cr);
  3952. return 0;
  3953. }
  3954. static int handle_dr(struct kvm_vcpu *vcpu)
  3955. {
  3956. unsigned long exit_qualification;
  3957. int dr, reg;
  3958. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  3959. if (!kvm_require_cpl(vcpu, 0))
  3960. return 1;
  3961. dr = vmcs_readl(GUEST_DR7);
  3962. if (dr & DR7_GD) {
  3963. /*
  3964. * As the vm-exit takes precedence over the debug trap, we
  3965. * need to emulate the latter, either for the host or the
  3966. * guest debugging itself.
  3967. */
  3968. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  3969. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  3970. vcpu->run->debug.arch.dr7 = dr;
  3971. vcpu->run->debug.arch.pc =
  3972. vmcs_readl(GUEST_CS_BASE) +
  3973. vmcs_readl(GUEST_RIP);
  3974. vcpu->run->debug.arch.exception = DB_VECTOR;
  3975. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  3976. return 0;
  3977. } else {
  3978. vcpu->arch.dr7 &= ~DR7_GD;
  3979. vcpu->arch.dr6 |= DR6_BD;
  3980. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  3981. kvm_queue_exception(vcpu, DB_VECTOR);
  3982. return 1;
  3983. }
  3984. }
  3985. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3986. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  3987. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  3988. if (exit_qualification & TYPE_MOV_FROM_DR) {
  3989. unsigned long val;
  3990. if (!kvm_get_dr(vcpu, dr, &val))
  3991. kvm_register_write(vcpu, reg, val);
  3992. } else
  3993. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  3994. skip_emulated_instruction(vcpu);
  3995. return 1;
  3996. }
  3997. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  3998. {
  3999. vmcs_writel(GUEST_DR7, val);
  4000. }
  4001. static int handle_cpuid(struct kvm_vcpu *vcpu)
  4002. {
  4003. kvm_emulate_cpuid(vcpu);
  4004. return 1;
  4005. }
  4006. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  4007. {
  4008. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4009. u64 data;
  4010. if (vmx_get_msr(vcpu, ecx, &data)) {
  4011. trace_kvm_msr_read_ex(ecx);
  4012. kvm_inject_gp(vcpu, 0);
  4013. return 1;
  4014. }
  4015. trace_kvm_msr_read(ecx, data);
  4016. /* FIXME: handling of bits 32:63 of rax, rdx */
  4017. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  4018. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  4019. skip_emulated_instruction(vcpu);
  4020. return 1;
  4021. }
  4022. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  4023. {
  4024. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4025. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  4026. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  4027. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  4028. trace_kvm_msr_write_ex(ecx, data);
  4029. kvm_inject_gp(vcpu, 0);
  4030. return 1;
  4031. }
  4032. trace_kvm_msr_write(ecx, data);
  4033. skip_emulated_instruction(vcpu);
  4034. return 1;
  4035. }
  4036. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  4037. {
  4038. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4039. return 1;
  4040. }
  4041. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  4042. {
  4043. u32 cpu_based_vm_exec_control;
  4044. /* clear pending irq */
  4045. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4046. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  4047. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4048. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4049. ++vcpu->stat.irq_window_exits;
  4050. /*
  4051. * If the user space waits to inject interrupts, exit as soon as
  4052. * possible
  4053. */
  4054. if (!irqchip_in_kernel(vcpu->kvm) &&
  4055. vcpu->run->request_interrupt_window &&
  4056. !kvm_cpu_has_interrupt(vcpu)) {
  4057. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  4058. return 0;
  4059. }
  4060. return 1;
  4061. }
  4062. static int handle_halt(struct kvm_vcpu *vcpu)
  4063. {
  4064. skip_emulated_instruction(vcpu);
  4065. return kvm_emulate_halt(vcpu);
  4066. }
  4067. static int handle_vmcall(struct kvm_vcpu *vcpu)
  4068. {
  4069. skip_emulated_instruction(vcpu);
  4070. kvm_emulate_hypercall(vcpu);
  4071. return 1;
  4072. }
  4073. static int handle_invd(struct kvm_vcpu *vcpu)
  4074. {
  4075. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4076. }
  4077. static int handle_invlpg(struct kvm_vcpu *vcpu)
  4078. {
  4079. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4080. kvm_mmu_invlpg(vcpu, exit_qualification);
  4081. skip_emulated_instruction(vcpu);
  4082. return 1;
  4083. }
  4084. static int handle_rdpmc(struct kvm_vcpu *vcpu)
  4085. {
  4086. int err;
  4087. err = kvm_rdpmc(vcpu);
  4088. kvm_complete_insn_gp(vcpu, err);
  4089. return 1;
  4090. }
  4091. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  4092. {
  4093. skip_emulated_instruction(vcpu);
  4094. kvm_emulate_wbinvd(vcpu);
  4095. return 1;
  4096. }
  4097. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  4098. {
  4099. u64 new_bv = kvm_read_edx_eax(vcpu);
  4100. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4101. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  4102. skip_emulated_instruction(vcpu);
  4103. return 1;
  4104. }
  4105. static int handle_apic_access(struct kvm_vcpu *vcpu)
  4106. {
  4107. if (likely(fasteoi)) {
  4108. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4109. int access_type, offset;
  4110. access_type = exit_qualification & APIC_ACCESS_TYPE;
  4111. offset = exit_qualification & APIC_ACCESS_OFFSET;
  4112. /*
  4113. * Sane guest uses MOV to write EOI, with written value
  4114. * not cared. So make a short-circuit here by avoiding
  4115. * heavy instruction emulation.
  4116. */
  4117. if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
  4118. (offset == APIC_EOI)) {
  4119. kvm_lapic_set_eoi(vcpu);
  4120. skip_emulated_instruction(vcpu);
  4121. return 1;
  4122. }
  4123. }
  4124. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4125. }
  4126. static int handle_task_switch(struct kvm_vcpu *vcpu)
  4127. {
  4128. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4129. unsigned long exit_qualification;
  4130. bool has_error_code = false;
  4131. u32 error_code = 0;
  4132. u16 tss_selector;
  4133. int reason, type, idt_v, idt_index;
  4134. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  4135. idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
  4136. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  4137. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4138. reason = (u32)exit_qualification >> 30;
  4139. if (reason == TASK_SWITCH_GATE && idt_v) {
  4140. switch (type) {
  4141. case INTR_TYPE_NMI_INTR:
  4142. vcpu->arch.nmi_injected = false;
  4143. vmx_set_nmi_mask(vcpu, true);
  4144. break;
  4145. case INTR_TYPE_EXT_INTR:
  4146. case INTR_TYPE_SOFT_INTR:
  4147. kvm_clear_interrupt_queue(vcpu);
  4148. break;
  4149. case INTR_TYPE_HARD_EXCEPTION:
  4150. if (vmx->idt_vectoring_info &
  4151. VECTORING_INFO_DELIVER_CODE_MASK) {
  4152. has_error_code = true;
  4153. error_code =
  4154. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  4155. }
  4156. /* fall through */
  4157. case INTR_TYPE_SOFT_EXCEPTION:
  4158. kvm_clear_exception_queue(vcpu);
  4159. break;
  4160. default:
  4161. break;
  4162. }
  4163. }
  4164. tss_selector = exit_qualification;
  4165. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  4166. type != INTR_TYPE_EXT_INTR &&
  4167. type != INTR_TYPE_NMI_INTR))
  4168. skip_emulated_instruction(vcpu);
  4169. if (kvm_task_switch(vcpu, tss_selector,
  4170. type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
  4171. has_error_code, error_code) == EMULATE_FAIL) {
  4172. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4173. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4174. vcpu->run->internal.ndata = 0;
  4175. return 0;
  4176. }
  4177. /* clear all local breakpoint enable flags */
  4178. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  4179. /*
  4180. * TODO: What about debug traps on tss switch?
  4181. * Are we supposed to inject them and update dr6?
  4182. */
  4183. return 1;
  4184. }
  4185. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  4186. {
  4187. unsigned long exit_qualification;
  4188. gpa_t gpa;
  4189. u32 error_code;
  4190. int gla_validity;
  4191. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4192. if (exit_qualification & (1 << 6)) {
  4193. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  4194. return -EINVAL;
  4195. }
  4196. gla_validity = (exit_qualification >> 7) & 0x3;
  4197. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  4198. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  4199. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  4200. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  4201. vmcs_readl(GUEST_LINEAR_ADDRESS));
  4202. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  4203. (long unsigned int)exit_qualification);
  4204. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4205. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  4206. return 0;
  4207. }
  4208. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4209. trace_kvm_page_fault(gpa, exit_qualification);
  4210. /* It is a write fault? */
  4211. error_code = exit_qualification & (1U << 1);
  4212. /* ept page table is present? */
  4213. error_code |= (exit_qualification >> 3) & 0x1;
  4214. return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
  4215. }
  4216. static u64 ept_rsvd_mask(u64 spte, int level)
  4217. {
  4218. int i;
  4219. u64 mask = 0;
  4220. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  4221. mask |= (1ULL << i);
  4222. if (level > 2)
  4223. /* bits 7:3 reserved */
  4224. mask |= 0xf8;
  4225. else if (level == 2) {
  4226. if (spte & (1ULL << 7))
  4227. /* 2MB ref, bits 20:12 reserved */
  4228. mask |= 0x1ff000;
  4229. else
  4230. /* bits 6:3 reserved */
  4231. mask |= 0x78;
  4232. }
  4233. return mask;
  4234. }
  4235. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  4236. int level)
  4237. {
  4238. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  4239. /* 010b (write-only) */
  4240. WARN_ON((spte & 0x7) == 0x2);
  4241. /* 110b (write/execute) */
  4242. WARN_ON((spte & 0x7) == 0x6);
  4243. /* 100b (execute-only) and value not supported by logical processor */
  4244. if (!cpu_has_vmx_ept_execute_only())
  4245. WARN_ON((spte & 0x7) == 0x4);
  4246. /* not 000b */
  4247. if ((spte & 0x7)) {
  4248. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  4249. if (rsvd_bits != 0) {
  4250. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  4251. __func__, rsvd_bits);
  4252. WARN_ON(1);
  4253. }
  4254. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  4255. u64 ept_mem_type = (spte & 0x38) >> 3;
  4256. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  4257. ept_mem_type == 7) {
  4258. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  4259. __func__, ept_mem_type);
  4260. WARN_ON(1);
  4261. }
  4262. }
  4263. }
  4264. }
  4265. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  4266. {
  4267. u64 sptes[4];
  4268. int nr_sptes, i, ret;
  4269. gpa_t gpa;
  4270. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4271. ret = handle_mmio_page_fault_common(vcpu, gpa, true);
  4272. if (likely(ret == 1))
  4273. return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
  4274. EMULATE_DONE;
  4275. if (unlikely(!ret))
  4276. return 1;
  4277. /* It is the real ept misconfig */
  4278. printk(KERN_ERR "EPT: Misconfiguration.\n");
  4279. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  4280. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  4281. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  4282. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  4283. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4284. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  4285. return 0;
  4286. }
  4287. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  4288. {
  4289. u32 cpu_based_vm_exec_control;
  4290. /* clear pending NMI */
  4291. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4292. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  4293. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4294. ++vcpu->stat.nmi_window_exits;
  4295. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4296. return 1;
  4297. }
  4298. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  4299. {
  4300. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4301. enum emulation_result err = EMULATE_DONE;
  4302. int ret = 1;
  4303. u32 cpu_exec_ctrl;
  4304. bool intr_window_requested;
  4305. unsigned count = 130;
  4306. cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4307. intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
  4308. while (!guest_state_valid(vcpu) && count-- != 0) {
  4309. if (intr_window_requested && vmx_interrupt_allowed(vcpu))
  4310. return handle_interrupt_window(&vmx->vcpu);
  4311. if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
  4312. return 1;
  4313. err = emulate_instruction(vcpu, 0);
  4314. if (err == EMULATE_DO_MMIO) {
  4315. ret = 0;
  4316. goto out;
  4317. }
  4318. if (err != EMULATE_DONE) {
  4319. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4320. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4321. vcpu->run->internal.ndata = 0;
  4322. return 0;
  4323. }
  4324. if (signal_pending(current))
  4325. goto out;
  4326. if (need_resched())
  4327. schedule();
  4328. }
  4329. vmx->emulation_required = !guest_state_valid(vcpu);
  4330. out:
  4331. return ret;
  4332. }
  4333. /*
  4334. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  4335. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  4336. */
  4337. static int handle_pause(struct kvm_vcpu *vcpu)
  4338. {
  4339. skip_emulated_instruction(vcpu);
  4340. kvm_vcpu_on_spin(vcpu);
  4341. return 1;
  4342. }
  4343. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  4344. {
  4345. kvm_queue_exception(vcpu, UD_VECTOR);
  4346. return 1;
  4347. }
  4348. /*
  4349. * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
  4350. * We could reuse a single VMCS for all the L2 guests, but we also want the
  4351. * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
  4352. * allows keeping them loaded on the processor, and in the future will allow
  4353. * optimizations where prepare_vmcs02 doesn't need to set all the fields on
  4354. * every entry if they never change.
  4355. * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
  4356. * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
  4357. *
  4358. * The following functions allocate and free a vmcs02 in this pool.
  4359. */
  4360. /* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
  4361. static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
  4362. {
  4363. struct vmcs02_list *item;
  4364. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4365. if (item->vmptr == vmx->nested.current_vmptr) {
  4366. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4367. return &item->vmcs02;
  4368. }
  4369. if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
  4370. /* Recycle the least recently used VMCS. */
  4371. item = list_entry(vmx->nested.vmcs02_pool.prev,
  4372. struct vmcs02_list, list);
  4373. item->vmptr = vmx->nested.current_vmptr;
  4374. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4375. return &item->vmcs02;
  4376. }
  4377. /* Create a new VMCS */
  4378. item = (struct vmcs02_list *)
  4379. kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
  4380. if (!item)
  4381. return NULL;
  4382. item->vmcs02.vmcs = alloc_vmcs();
  4383. if (!item->vmcs02.vmcs) {
  4384. kfree(item);
  4385. return NULL;
  4386. }
  4387. loaded_vmcs_init(&item->vmcs02);
  4388. item->vmptr = vmx->nested.current_vmptr;
  4389. list_add(&(item->list), &(vmx->nested.vmcs02_pool));
  4390. vmx->nested.vmcs02_num++;
  4391. return &item->vmcs02;
  4392. }
  4393. /* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
  4394. static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
  4395. {
  4396. struct vmcs02_list *item;
  4397. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4398. if (item->vmptr == vmptr) {
  4399. free_loaded_vmcs(&item->vmcs02);
  4400. list_del(&item->list);
  4401. kfree(item);
  4402. vmx->nested.vmcs02_num--;
  4403. return;
  4404. }
  4405. }
  4406. /*
  4407. * Free all VMCSs saved for this vcpu, except the one pointed by
  4408. * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
  4409. * currently used, if running L2), and vmcs01 when running L2.
  4410. */
  4411. static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
  4412. {
  4413. struct vmcs02_list *item, *n;
  4414. list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
  4415. if (vmx->loaded_vmcs != &item->vmcs02)
  4416. free_loaded_vmcs(&item->vmcs02);
  4417. list_del(&item->list);
  4418. kfree(item);
  4419. }
  4420. vmx->nested.vmcs02_num = 0;
  4421. if (vmx->loaded_vmcs != &vmx->vmcs01)
  4422. free_loaded_vmcs(&vmx->vmcs01);
  4423. }
  4424. /*
  4425. * Emulate the VMXON instruction.
  4426. * Currently, we just remember that VMX is active, and do not save or even
  4427. * inspect the argument to VMXON (the so-called "VMXON pointer") because we
  4428. * do not currently need to store anything in that guest-allocated memory
  4429. * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
  4430. * argument is different from the VMXON pointer (which the spec says they do).
  4431. */
  4432. static int handle_vmon(struct kvm_vcpu *vcpu)
  4433. {
  4434. struct kvm_segment cs;
  4435. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4436. /* The Intel VMX Instruction Reference lists a bunch of bits that
  4437. * are prerequisite to running VMXON, most notably cr4.VMXE must be
  4438. * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
  4439. * Otherwise, we should fail with #UD. We test these now:
  4440. */
  4441. if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
  4442. !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
  4443. (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  4444. kvm_queue_exception(vcpu, UD_VECTOR);
  4445. return 1;
  4446. }
  4447. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4448. if (is_long_mode(vcpu) && !cs.l) {
  4449. kvm_queue_exception(vcpu, UD_VECTOR);
  4450. return 1;
  4451. }
  4452. if (vmx_get_cpl(vcpu)) {
  4453. kvm_inject_gp(vcpu, 0);
  4454. return 1;
  4455. }
  4456. INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
  4457. vmx->nested.vmcs02_num = 0;
  4458. vmx->nested.vmxon = true;
  4459. skip_emulated_instruction(vcpu);
  4460. return 1;
  4461. }
  4462. /*
  4463. * Intel's VMX Instruction Reference specifies a common set of prerequisites
  4464. * for running VMX instructions (except VMXON, whose prerequisites are
  4465. * slightly different). It also specifies what exception to inject otherwise.
  4466. */
  4467. static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
  4468. {
  4469. struct kvm_segment cs;
  4470. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4471. if (!vmx->nested.vmxon) {
  4472. kvm_queue_exception(vcpu, UD_VECTOR);
  4473. return 0;
  4474. }
  4475. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4476. if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
  4477. (is_long_mode(vcpu) && !cs.l)) {
  4478. kvm_queue_exception(vcpu, UD_VECTOR);
  4479. return 0;
  4480. }
  4481. if (vmx_get_cpl(vcpu)) {
  4482. kvm_inject_gp(vcpu, 0);
  4483. return 0;
  4484. }
  4485. return 1;
  4486. }
  4487. /*
  4488. * Free whatever needs to be freed from vmx->nested when L1 goes down, or
  4489. * just stops using VMX.
  4490. */
  4491. static void free_nested(struct vcpu_vmx *vmx)
  4492. {
  4493. if (!vmx->nested.vmxon)
  4494. return;
  4495. vmx->nested.vmxon = false;
  4496. if (vmx->nested.current_vmptr != -1ull) {
  4497. kunmap(vmx->nested.current_vmcs12_page);
  4498. nested_release_page(vmx->nested.current_vmcs12_page);
  4499. vmx->nested.current_vmptr = -1ull;
  4500. vmx->nested.current_vmcs12 = NULL;
  4501. }
  4502. /* Unpin physical memory we referred to in current vmcs02 */
  4503. if (vmx->nested.apic_access_page) {
  4504. nested_release_page(vmx->nested.apic_access_page);
  4505. vmx->nested.apic_access_page = 0;
  4506. }
  4507. nested_free_all_saved_vmcss(vmx);
  4508. }
  4509. /* Emulate the VMXOFF instruction */
  4510. static int handle_vmoff(struct kvm_vcpu *vcpu)
  4511. {
  4512. if (!nested_vmx_check_permission(vcpu))
  4513. return 1;
  4514. free_nested(to_vmx(vcpu));
  4515. skip_emulated_instruction(vcpu);
  4516. return 1;
  4517. }
  4518. /*
  4519. * Decode the memory-address operand of a vmx instruction, as recorded on an
  4520. * exit caused by such an instruction (run by a guest hypervisor).
  4521. * On success, returns 0. When the operand is invalid, returns 1 and throws
  4522. * #UD or #GP.
  4523. */
  4524. static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
  4525. unsigned long exit_qualification,
  4526. u32 vmx_instruction_info, gva_t *ret)
  4527. {
  4528. /*
  4529. * According to Vol. 3B, "Information for VM Exits Due to Instruction
  4530. * Execution", on an exit, vmx_instruction_info holds most of the
  4531. * addressing components of the operand. Only the displacement part
  4532. * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
  4533. * For how an actual address is calculated from all these components,
  4534. * refer to Vol. 1, "Operand Addressing".
  4535. */
  4536. int scaling = vmx_instruction_info & 3;
  4537. int addr_size = (vmx_instruction_info >> 7) & 7;
  4538. bool is_reg = vmx_instruction_info & (1u << 10);
  4539. int seg_reg = (vmx_instruction_info >> 15) & 7;
  4540. int index_reg = (vmx_instruction_info >> 18) & 0xf;
  4541. bool index_is_valid = !(vmx_instruction_info & (1u << 22));
  4542. int base_reg = (vmx_instruction_info >> 23) & 0xf;
  4543. bool base_is_valid = !(vmx_instruction_info & (1u << 27));
  4544. if (is_reg) {
  4545. kvm_queue_exception(vcpu, UD_VECTOR);
  4546. return 1;
  4547. }
  4548. /* Addr = segment_base + offset */
  4549. /* offset = base + [index * scale] + displacement */
  4550. *ret = vmx_get_segment_base(vcpu, seg_reg);
  4551. if (base_is_valid)
  4552. *ret += kvm_register_read(vcpu, base_reg);
  4553. if (index_is_valid)
  4554. *ret += kvm_register_read(vcpu, index_reg)<<scaling;
  4555. *ret += exit_qualification; /* holds the displacement */
  4556. if (addr_size == 1) /* 32 bit */
  4557. *ret &= 0xffffffff;
  4558. /*
  4559. * TODO: throw #GP (and return 1) in various cases that the VM*
  4560. * instructions require it - e.g., offset beyond segment limit,
  4561. * unusable or unreadable/unwritable segment, non-canonical 64-bit
  4562. * address, and so on. Currently these are not checked.
  4563. */
  4564. return 0;
  4565. }
  4566. /*
  4567. * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
  4568. * set the success or error code of an emulated VMX instruction, as specified
  4569. * by Vol 2B, VMX Instruction Reference, "Conventions".
  4570. */
  4571. static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
  4572. {
  4573. vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
  4574. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4575. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
  4576. }
  4577. static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
  4578. {
  4579. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4580. & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  4581. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4582. | X86_EFLAGS_CF);
  4583. }
  4584. static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
  4585. u32 vm_instruction_error)
  4586. {
  4587. if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
  4588. /*
  4589. * failValid writes the error number to the current VMCS, which
  4590. * can't be done there isn't a current VMCS.
  4591. */
  4592. nested_vmx_failInvalid(vcpu);
  4593. return;
  4594. }
  4595. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4596. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4597. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4598. | X86_EFLAGS_ZF);
  4599. get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
  4600. }
  4601. /* Emulate the VMCLEAR instruction */
  4602. static int handle_vmclear(struct kvm_vcpu *vcpu)
  4603. {
  4604. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4605. gva_t gva;
  4606. gpa_t vmptr;
  4607. struct vmcs12 *vmcs12;
  4608. struct page *page;
  4609. struct x86_exception e;
  4610. if (!nested_vmx_check_permission(vcpu))
  4611. return 1;
  4612. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  4613. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  4614. return 1;
  4615. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  4616. sizeof(vmptr), &e)) {
  4617. kvm_inject_page_fault(vcpu, &e);
  4618. return 1;
  4619. }
  4620. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  4621. nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
  4622. skip_emulated_instruction(vcpu);
  4623. return 1;
  4624. }
  4625. if (vmptr == vmx->nested.current_vmptr) {
  4626. kunmap(vmx->nested.current_vmcs12_page);
  4627. nested_release_page(vmx->nested.current_vmcs12_page);
  4628. vmx->nested.current_vmptr = -1ull;
  4629. vmx->nested.current_vmcs12 = NULL;
  4630. }
  4631. page = nested_get_page(vcpu, vmptr);
  4632. if (page == NULL) {
  4633. /*
  4634. * For accurate processor emulation, VMCLEAR beyond available
  4635. * physical memory should do nothing at all. However, it is
  4636. * possible that a nested vmx bug, not a guest hypervisor bug,
  4637. * resulted in this case, so let's shut down before doing any
  4638. * more damage:
  4639. */
  4640. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  4641. return 1;
  4642. }
  4643. vmcs12 = kmap(page);
  4644. vmcs12->launch_state = 0;
  4645. kunmap(page);
  4646. nested_release_page(page);
  4647. nested_free_vmcs02(vmx, vmptr);
  4648. skip_emulated_instruction(vcpu);
  4649. nested_vmx_succeed(vcpu);
  4650. return 1;
  4651. }
  4652. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
  4653. /* Emulate the VMLAUNCH instruction */
  4654. static int handle_vmlaunch(struct kvm_vcpu *vcpu)
  4655. {
  4656. return nested_vmx_run(vcpu, true);
  4657. }
  4658. /* Emulate the VMRESUME instruction */
  4659. static int handle_vmresume(struct kvm_vcpu *vcpu)
  4660. {
  4661. return nested_vmx_run(vcpu, false);
  4662. }
  4663. enum vmcs_field_type {
  4664. VMCS_FIELD_TYPE_U16 = 0,
  4665. VMCS_FIELD_TYPE_U64 = 1,
  4666. VMCS_FIELD_TYPE_U32 = 2,
  4667. VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
  4668. };
  4669. static inline int vmcs_field_type(unsigned long field)
  4670. {
  4671. if (0x1 & field) /* the *_HIGH fields are all 32 bit */
  4672. return VMCS_FIELD_TYPE_U32;
  4673. return (field >> 13) & 0x3 ;
  4674. }
  4675. static inline int vmcs_field_readonly(unsigned long field)
  4676. {
  4677. return (((field >> 10) & 0x3) == 1);
  4678. }
  4679. /*
  4680. * Read a vmcs12 field. Since these can have varying lengths and we return
  4681. * one type, we chose the biggest type (u64) and zero-extend the return value
  4682. * to that size. Note that the caller, handle_vmread, might need to use only
  4683. * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
  4684. * 64-bit fields are to be returned).
  4685. */
  4686. static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
  4687. unsigned long field, u64 *ret)
  4688. {
  4689. short offset = vmcs_field_to_offset(field);
  4690. char *p;
  4691. if (offset < 0)
  4692. return 0;
  4693. p = ((char *)(get_vmcs12(vcpu))) + offset;
  4694. switch (vmcs_field_type(field)) {
  4695. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  4696. *ret = *((natural_width *)p);
  4697. return 1;
  4698. case VMCS_FIELD_TYPE_U16:
  4699. *ret = *((u16 *)p);
  4700. return 1;
  4701. case VMCS_FIELD_TYPE_U32:
  4702. *ret = *((u32 *)p);
  4703. return 1;
  4704. case VMCS_FIELD_TYPE_U64:
  4705. *ret = *((u64 *)p);
  4706. return 1;
  4707. default:
  4708. return 0; /* can never happen. */
  4709. }
  4710. }
  4711. /*
  4712. * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
  4713. * used before) all generate the same failure when it is missing.
  4714. */
  4715. static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
  4716. {
  4717. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4718. if (vmx->nested.current_vmptr == -1ull) {
  4719. nested_vmx_failInvalid(vcpu);
  4720. skip_emulated_instruction(vcpu);
  4721. return 0;
  4722. }
  4723. return 1;
  4724. }
  4725. static int handle_vmread(struct kvm_vcpu *vcpu)
  4726. {
  4727. unsigned long field;
  4728. u64 field_value;
  4729. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4730. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4731. gva_t gva = 0;
  4732. if (!nested_vmx_check_permission(vcpu) ||
  4733. !nested_vmx_check_vmcs12(vcpu))
  4734. return 1;
  4735. /* Decode instruction info and find the field to read */
  4736. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  4737. /* Read the field, zero-extended to a u64 field_value */
  4738. if (!vmcs12_read_any(vcpu, field, &field_value)) {
  4739. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4740. skip_emulated_instruction(vcpu);
  4741. return 1;
  4742. }
  4743. /*
  4744. * Now copy part of this value to register or memory, as requested.
  4745. * Note that the number of bits actually copied is 32 or 64 depending
  4746. * on the guest's mode (32 or 64 bit), not on the given field's length.
  4747. */
  4748. if (vmx_instruction_info & (1u << 10)) {
  4749. kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
  4750. field_value);
  4751. } else {
  4752. if (get_vmx_mem_address(vcpu, exit_qualification,
  4753. vmx_instruction_info, &gva))
  4754. return 1;
  4755. /* _system ok, as nested_vmx_check_permission verified cpl=0 */
  4756. kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
  4757. &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
  4758. }
  4759. nested_vmx_succeed(vcpu);
  4760. skip_emulated_instruction(vcpu);
  4761. return 1;
  4762. }
  4763. static int handle_vmwrite(struct kvm_vcpu *vcpu)
  4764. {
  4765. unsigned long field;
  4766. gva_t gva;
  4767. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4768. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4769. char *p;
  4770. short offset;
  4771. /* The value to write might be 32 or 64 bits, depending on L1's long
  4772. * mode, and eventually we need to write that into a field of several
  4773. * possible lengths. The code below first zero-extends the value to 64
  4774. * bit (field_value), and then copies only the approriate number of
  4775. * bits into the vmcs12 field.
  4776. */
  4777. u64 field_value = 0;
  4778. struct x86_exception e;
  4779. if (!nested_vmx_check_permission(vcpu) ||
  4780. !nested_vmx_check_vmcs12(vcpu))
  4781. return 1;
  4782. if (vmx_instruction_info & (1u << 10))
  4783. field_value = kvm_register_read(vcpu,
  4784. (((vmx_instruction_info) >> 3) & 0xf));
  4785. else {
  4786. if (get_vmx_mem_address(vcpu, exit_qualification,
  4787. vmx_instruction_info, &gva))
  4788. return 1;
  4789. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
  4790. &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
  4791. kvm_inject_page_fault(vcpu, &e);
  4792. return 1;
  4793. }
  4794. }
  4795. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  4796. if (vmcs_field_readonly(field)) {
  4797. nested_vmx_failValid(vcpu,
  4798. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
  4799. skip_emulated_instruction(vcpu);
  4800. return 1;
  4801. }
  4802. offset = vmcs_field_to_offset(field);
  4803. if (offset < 0) {
  4804. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4805. skip_emulated_instruction(vcpu);
  4806. return 1;
  4807. }
  4808. p = ((char *) get_vmcs12(vcpu)) + offset;
  4809. switch (vmcs_field_type(field)) {
  4810. case VMCS_FIELD_TYPE_U16:
  4811. *(u16 *)p = field_value;
  4812. break;
  4813. case VMCS_FIELD_TYPE_U32:
  4814. *(u32 *)p = field_value;
  4815. break;
  4816. case VMCS_FIELD_TYPE_U64:
  4817. *(u64 *)p = field_value;
  4818. break;
  4819. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  4820. *(natural_width *)p = field_value;
  4821. break;
  4822. default:
  4823. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4824. skip_emulated_instruction(vcpu);
  4825. return 1;
  4826. }
  4827. nested_vmx_succeed(vcpu);
  4828. skip_emulated_instruction(vcpu);
  4829. return 1;
  4830. }
  4831. /* Emulate the VMPTRLD instruction */
  4832. static int handle_vmptrld(struct kvm_vcpu *vcpu)
  4833. {
  4834. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4835. gva_t gva;
  4836. gpa_t vmptr;
  4837. struct x86_exception e;
  4838. if (!nested_vmx_check_permission(vcpu))
  4839. return 1;
  4840. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  4841. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  4842. return 1;
  4843. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  4844. sizeof(vmptr), &e)) {
  4845. kvm_inject_page_fault(vcpu, &e);
  4846. return 1;
  4847. }
  4848. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  4849. nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
  4850. skip_emulated_instruction(vcpu);
  4851. return 1;
  4852. }
  4853. if (vmx->nested.current_vmptr != vmptr) {
  4854. struct vmcs12 *new_vmcs12;
  4855. struct page *page;
  4856. page = nested_get_page(vcpu, vmptr);
  4857. if (page == NULL) {
  4858. nested_vmx_failInvalid(vcpu);
  4859. skip_emulated_instruction(vcpu);
  4860. return 1;
  4861. }
  4862. new_vmcs12 = kmap(page);
  4863. if (new_vmcs12->revision_id != VMCS12_REVISION) {
  4864. kunmap(page);
  4865. nested_release_page_clean(page);
  4866. nested_vmx_failValid(vcpu,
  4867. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
  4868. skip_emulated_instruction(vcpu);
  4869. return 1;
  4870. }
  4871. if (vmx->nested.current_vmptr != -1ull) {
  4872. kunmap(vmx->nested.current_vmcs12_page);
  4873. nested_release_page(vmx->nested.current_vmcs12_page);
  4874. }
  4875. vmx->nested.current_vmptr = vmptr;
  4876. vmx->nested.current_vmcs12 = new_vmcs12;
  4877. vmx->nested.current_vmcs12_page = page;
  4878. }
  4879. nested_vmx_succeed(vcpu);
  4880. skip_emulated_instruction(vcpu);
  4881. return 1;
  4882. }
  4883. /* Emulate the VMPTRST instruction */
  4884. static int handle_vmptrst(struct kvm_vcpu *vcpu)
  4885. {
  4886. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4887. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4888. gva_t vmcs_gva;
  4889. struct x86_exception e;
  4890. if (!nested_vmx_check_permission(vcpu))
  4891. return 1;
  4892. if (get_vmx_mem_address(vcpu, exit_qualification,
  4893. vmx_instruction_info, &vmcs_gva))
  4894. return 1;
  4895. /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
  4896. if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
  4897. (void *)&to_vmx(vcpu)->nested.current_vmptr,
  4898. sizeof(u64), &e)) {
  4899. kvm_inject_page_fault(vcpu, &e);
  4900. return 1;
  4901. }
  4902. nested_vmx_succeed(vcpu);
  4903. skip_emulated_instruction(vcpu);
  4904. return 1;
  4905. }
  4906. /*
  4907. * The exit handlers return 1 if the exit was handled fully and guest execution
  4908. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  4909. * to be done to userspace and return 0.
  4910. */
  4911. static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  4912. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  4913. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  4914. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  4915. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  4916. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  4917. [EXIT_REASON_CR_ACCESS] = handle_cr,
  4918. [EXIT_REASON_DR_ACCESS] = handle_dr,
  4919. [EXIT_REASON_CPUID] = handle_cpuid,
  4920. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  4921. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  4922. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  4923. [EXIT_REASON_HLT] = handle_halt,
  4924. [EXIT_REASON_INVD] = handle_invd,
  4925. [EXIT_REASON_INVLPG] = handle_invlpg,
  4926. [EXIT_REASON_RDPMC] = handle_rdpmc,
  4927. [EXIT_REASON_VMCALL] = handle_vmcall,
  4928. [EXIT_REASON_VMCLEAR] = handle_vmclear,
  4929. [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
  4930. [EXIT_REASON_VMPTRLD] = handle_vmptrld,
  4931. [EXIT_REASON_VMPTRST] = handle_vmptrst,
  4932. [EXIT_REASON_VMREAD] = handle_vmread,
  4933. [EXIT_REASON_VMRESUME] = handle_vmresume,
  4934. [EXIT_REASON_VMWRITE] = handle_vmwrite,
  4935. [EXIT_REASON_VMOFF] = handle_vmoff,
  4936. [EXIT_REASON_VMON] = handle_vmon,
  4937. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  4938. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  4939. [EXIT_REASON_WBINVD] = handle_wbinvd,
  4940. [EXIT_REASON_XSETBV] = handle_xsetbv,
  4941. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  4942. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  4943. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  4944. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  4945. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  4946. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  4947. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  4948. };
  4949. static const int kvm_vmx_max_exit_handlers =
  4950. ARRAY_SIZE(kvm_vmx_exit_handlers);
  4951. /*
  4952. * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
  4953. * rather than handle it ourselves in L0. I.e., check whether L1 expressed
  4954. * disinterest in the current event (read or write a specific MSR) by using an
  4955. * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
  4956. */
  4957. static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
  4958. struct vmcs12 *vmcs12, u32 exit_reason)
  4959. {
  4960. u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
  4961. gpa_t bitmap;
  4962. if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
  4963. return 1;
  4964. /*
  4965. * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
  4966. * for the four combinations of read/write and low/high MSR numbers.
  4967. * First we need to figure out which of the four to use:
  4968. */
  4969. bitmap = vmcs12->msr_bitmap;
  4970. if (exit_reason == EXIT_REASON_MSR_WRITE)
  4971. bitmap += 2048;
  4972. if (msr_index >= 0xc0000000) {
  4973. msr_index -= 0xc0000000;
  4974. bitmap += 1024;
  4975. }
  4976. /* Then read the msr_index'th bit from this bitmap: */
  4977. if (msr_index < 1024*8) {
  4978. unsigned char b;
  4979. kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
  4980. return 1 & (b >> (msr_index & 7));
  4981. } else
  4982. return 1; /* let L1 handle the wrong parameter */
  4983. }
  4984. /*
  4985. * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
  4986. * rather than handle it ourselves in L0. I.e., check if L1 wanted to
  4987. * intercept (via guest_host_mask etc.) the current event.
  4988. */
  4989. static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
  4990. struct vmcs12 *vmcs12)
  4991. {
  4992. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4993. int cr = exit_qualification & 15;
  4994. int reg = (exit_qualification >> 8) & 15;
  4995. unsigned long val = kvm_register_read(vcpu, reg);
  4996. switch ((exit_qualification >> 4) & 3) {
  4997. case 0: /* mov to cr */
  4998. switch (cr) {
  4999. case 0:
  5000. if (vmcs12->cr0_guest_host_mask &
  5001. (val ^ vmcs12->cr0_read_shadow))
  5002. return 1;
  5003. break;
  5004. case 3:
  5005. if ((vmcs12->cr3_target_count >= 1 &&
  5006. vmcs12->cr3_target_value0 == val) ||
  5007. (vmcs12->cr3_target_count >= 2 &&
  5008. vmcs12->cr3_target_value1 == val) ||
  5009. (vmcs12->cr3_target_count >= 3 &&
  5010. vmcs12->cr3_target_value2 == val) ||
  5011. (vmcs12->cr3_target_count >= 4 &&
  5012. vmcs12->cr3_target_value3 == val))
  5013. return 0;
  5014. if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
  5015. return 1;
  5016. break;
  5017. case 4:
  5018. if (vmcs12->cr4_guest_host_mask &
  5019. (vmcs12->cr4_read_shadow ^ val))
  5020. return 1;
  5021. break;
  5022. case 8:
  5023. if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
  5024. return 1;
  5025. break;
  5026. }
  5027. break;
  5028. case 2: /* clts */
  5029. if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
  5030. (vmcs12->cr0_read_shadow & X86_CR0_TS))
  5031. return 1;
  5032. break;
  5033. case 1: /* mov from cr */
  5034. switch (cr) {
  5035. case 3:
  5036. if (vmcs12->cpu_based_vm_exec_control &
  5037. CPU_BASED_CR3_STORE_EXITING)
  5038. return 1;
  5039. break;
  5040. case 8:
  5041. if (vmcs12->cpu_based_vm_exec_control &
  5042. CPU_BASED_CR8_STORE_EXITING)
  5043. return 1;
  5044. break;
  5045. }
  5046. break;
  5047. case 3: /* lmsw */
  5048. /*
  5049. * lmsw can change bits 1..3 of cr0, and only set bit 0 of
  5050. * cr0. Other attempted changes are ignored, with no exit.
  5051. */
  5052. if (vmcs12->cr0_guest_host_mask & 0xe &
  5053. (val ^ vmcs12->cr0_read_shadow))
  5054. return 1;
  5055. if ((vmcs12->cr0_guest_host_mask & 0x1) &&
  5056. !(vmcs12->cr0_read_shadow & 0x1) &&
  5057. (val & 0x1))
  5058. return 1;
  5059. break;
  5060. }
  5061. return 0;
  5062. }
  5063. /*
  5064. * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
  5065. * should handle it ourselves in L0 (and then continue L2). Only call this
  5066. * when in is_guest_mode (L2).
  5067. */
  5068. static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
  5069. {
  5070. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  5071. u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5072. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5073. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5074. if (vmx->nested.nested_run_pending)
  5075. return 0;
  5076. if (unlikely(vmx->fail)) {
  5077. pr_info_ratelimited("%s failed vm entry %x\n", __func__,
  5078. vmcs_read32(VM_INSTRUCTION_ERROR));
  5079. return 1;
  5080. }
  5081. switch (exit_reason) {
  5082. case EXIT_REASON_EXCEPTION_NMI:
  5083. if (!is_exception(intr_info))
  5084. return 0;
  5085. else if (is_page_fault(intr_info))
  5086. return enable_ept;
  5087. return vmcs12->exception_bitmap &
  5088. (1u << (intr_info & INTR_INFO_VECTOR_MASK));
  5089. case EXIT_REASON_EXTERNAL_INTERRUPT:
  5090. return 0;
  5091. case EXIT_REASON_TRIPLE_FAULT:
  5092. return 1;
  5093. case EXIT_REASON_PENDING_INTERRUPT:
  5094. case EXIT_REASON_NMI_WINDOW:
  5095. /*
  5096. * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
  5097. * (aka Interrupt Window Exiting) only when L1 turned it on,
  5098. * so if we got a PENDING_INTERRUPT exit, this must be for L1.
  5099. * Same for NMI Window Exiting.
  5100. */
  5101. return 1;
  5102. case EXIT_REASON_TASK_SWITCH:
  5103. return 1;
  5104. case EXIT_REASON_CPUID:
  5105. return 1;
  5106. case EXIT_REASON_HLT:
  5107. return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
  5108. case EXIT_REASON_INVD:
  5109. return 1;
  5110. case EXIT_REASON_INVLPG:
  5111. return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
  5112. case EXIT_REASON_RDPMC:
  5113. return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
  5114. case EXIT_REASON_RDTSC:
  5115. return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
  5116. case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
  5117. case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
  5118. case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
  5119. case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
  5120. case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
  5121. /*
  5122. * VMX instructions trap unconditionally. This allows L1 to
  5123. * emulate them for its L2 guest, i.e., allows 3-level nesting!
  5124. */
  5125. return 1;
  5126. case EXIT_REASON_CR_ACCESS:
  5127. return nested_vmx_exit_handled_cr(vcpu, vmcs12);
  5128. case EXIT_REASON_DR_ACCESS:
  5129. return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
  5130. case EXIT_REASON_IO_INSTRUCTION:
  5131. /* TODO: support IO bitmaps */
  5132. return 1;
  5133. case EXIT_REASON_MSR_READ:
  5134. case EXIT_REASON_MSR_WRITE:
  5135. return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
  5136. case EXIT_REASON_INVALID_STATE:
  5137. return 1;
  5138. case EXIT_REASON_MWAIT_INSTRUCTION:
  5139. return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
  5140. case EXIT_REASON_MONITOR_INSTRUCTION:
  5141. return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
  5142. case EXIT_REASON_PAUSE_INSTRUCTION:
  5143. return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
  5144. nested_cpu_has2(vmcs12,
  5145. SECONDARY_EXEC_PAUSE_LOOP_EXITING);
  5146. case EXIT_REASON_MCE_DURING_VMENTRY:
  5147. return 0;
  5148. case EXIT_REASON_TPR_BELOW_THRESHOLD:
  5149. return 1;
  5150. case EXIT_REASON_APIC_ACCESS:
  5151. return nested_cpu_has2(vmcs12,
  5152. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  5153. case EXIT_REASON_EPT_VIOLATION:
  5154. case EXIT_REASON_EPT_MISCONFIG:
  5155. return 0;
  5156. case EXIT_REASON_WBINVD:
  5157. return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
  5158. case EXIT_REASON_XSETBV:
  5159. return 1;
  5160. default:
  5161. return 1;
  5162. }
  5163. }
  5164. static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  5165. {
  5166. *info1 = vmcs_readl(EXIT_QUALIFICATION);
  5167. *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
  5168. }
  5169. /*
  5170. * The guest has exited. See if we can fix it or if we need userspace
  5171. * assistance.
  5172. */
  5173. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  5174. {
  5175. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5176. u32 exit_reason = vmx->exit_reason;
  5177. u32 vectoring_info = vmx->idt_vectoring_info;
  5178. /* If guest state is invalid, start emulating */
  5179. if (vmx->emulation_required && emulate_invalid_guest_state)
  5180. return handle_invalid_guest_state(vcpu);
  5181. /*
  5182. * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
  5183. * we did not inject a still-pending event to L1 now because of
  5184. * nested_run_pending, we need to re-enable this bit.
  5185. */
  5186. if (vmx->nested.nested_run_pending)
  5187. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5188. if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
  5189. exit_reason == EXIT_REASON_VMRESUME))
  5190. vmx->nested.nested_run_pending = 1;
  5191. else
  5192. vmx->nested.nested_run_pending = 0;
  5193. if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
  5194. nested_vmx_vmexit(vcpu);
  5195. return 1;
  5196. }
  5197. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  5198. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5199. vcpu->run->fail_entry.hardware_entry_failure_reason
  5200. = exit_reason;
  5201. return 0;
  5202. }
  5203. if (unlikely(vmx->fail)) {
  5204. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5205. vcpu->run->fail_entry.hardware_entry_failure_reason
  5206. = vmcs_read32(VM_INSTRUCTION_ERROR);
  5207. return 0;
  5208. }
  5209. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  5210. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  5211. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  5212. exit_reason != EXIT_REASON_TASK_SWITCH))
  5213. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  5214. "(0x%x) and exit reason is 0x%x\n",
  5215. __func__, vectoring_info, exit_reason);
  5216. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
  5217. !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
  5218. get_vmcs12(vcpu), vcpu)))) {
  5219. if (vmx_interrupt_allowed(vcpu)) {
  5220. vmx->soft_vnmi_blocked = 0;
  5221. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  5222. vcpu->arch.nmi_pending) {
  5223. /*
  5224. * This CPU don't support us in finding the end of an
  5225. * NMI-blocked window if the guest runs with IRQs
  5226. * disabled. So we pull the trigger after 1 s of
  5227. * futile waiting, but inform the user about this.
  5228. */
  5229. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  5230. "state on VCPU %d after 1 s timeout\n",
  5231. __func__, vcpu->vcpu_id);
  5232. vmx->soft_vnmi_blocked = 0;
  5233. }
  5234. }
  5235. if (exit_reason < kvm_vmx_max_exit_handlers
  5236. && kvm_vmx_exit_handlers[exit_reason])
  5237. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  5238. else {
  5239. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  5240. vcpu->run->hw.hardware_exit_reason = exit_reason;
  5241. }
  5242. return 0;
  5243. }
  5244. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  5245. {
  5246. if (irr == -1 || tpr < irr) {
  5247. vmcs_write32(TPR_THRESHOLD, 0);
  5248. return;
  5249. }
  5250. vmcs_write32(TPR_THRESHOLD, irr);
  5251. }
  5252. static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
  5253. {
  5254. u32 exit_intr_info;
  5255. if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
  5256. || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
  5257. return;
  5258. vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5259. exit_intr_info = vmx->exit_intr_info;
  5260. /* Handle machine checks before interrupts are enabled */
  5261. if (is_machine_check(exit_intr_info))
  5262. kvm_machine_check();
  5263. /* We need to handle NMIs before interrupts are enabled */
  5264. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  5265. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  5266. kvm_before_handle_nmi(&vmx->vcpu);
  5267. asm("int $2");
  5268. kvm_after_handle_nmi(&vmx->vcpu);
  5269. }
  5270. }
  5271. static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
  5272. {
  5273. u32 exit_intr_info;
  5274. bool unblock_nmi;
  5275. u8 vector;
  5276. bool idtv_info_valid;
  5277. idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5278. if (cpu_has_virtual_nmis()) {
  5279. if (vmx->nmi_known_unmasked)
  5280. return;
  5281. /*
  5282. * Can't use vmx->exit_intr_info since we're not sure what
  5283. * the exit reason is.
  5284. */
  5285. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5286. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  5287. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5288. /*
  5289. * SDM 3: 27.7.1.2 (September 2008)
  5290. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  5291. * a guest IRET fault.
  5292. * SDM 3: 23.2.2 (September 2008)
  5293. * Bit 12 is undefined in any of the following cases:
  5294. * If the VM exit sets the valid bit in the IDT-vectoring
  5295. * information field.
  5296. * If the VM exit is due to a double fault.
  5297. */
  5298. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  5299. vector != DF_VECTOR && !idtv_info_valid)
  5300. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  5301. GUEST_INTR_STATE_NMI);
  5302. else
  5303. vmx->nmi_known_unmasked =
  5304. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
  5305. & GUEST_INTR_STATE_NMI);
  5306. } else if (unlikely(vmx->soft_vnmi_blocked))
  5307. vmx->vnmi_blocked_time +=
  5308. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  5309. }
  5310. static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
  5311. u32 idt_vectoring_info,
  5312. int instr_len_field,
  5313. int error_code_field)
  5314. {
  5315. u8 vector;
  5316. int type;
  5317. bool idtv_info_valid;
  5318. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5319. vmx->vcpu.arch.nmi_injected = false;
  5320. kvm_clear_exception_queue(&vmx->vcpu);
  5321. kvm_clear_interrupt_queue(&vmx->vcpu);
  5322. if (!idtv_info_valid)
  5323. return;
  5324. kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
  5325. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  5326. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  5327. switch (type) {
  5328. case INTR_TYPE_NMI_INTR:
  5329. vmx->vcpu.arch.nmi_injected = true;
  5330. /*
  5331. * SDM 3: 27.7.1.2 (September 2008)
  5332. * Clear bit "block by NMI" before VM entry if a NMI
  5333. * delivery faulted.
  5334. */
  5335. vmx_set_nmi_mask(&vmx->vcpu, false);
  5336. break;
  5337. case INTR_TYPE_SOFT_EXCEPTION:
  5338. vmx->vcpu.arch.event_exit_inst_len =
  5339. vmcs_read32(instr_len_field);
  5340. /* fall through */
  5341. case INTR_TYPE_HARD_EXCEPTION:
  5342. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  5343. u32 err = vmcs_read32(error_code_field);
  5344. kvm_queue_exception_e(&vmx->vcpu, vector, err);
  5345. } else
  5346. kvm_queue_exception(&vmx->vcpu, vector);
  5347. break;
  5348. case INTR_TYPE_SOFT_INTR:
  5349. vmx->vcpu.arch.event_exit_inst_len =
  5350. vmcs_read32(instr_len_field);
  5351. /* fall through */
  5352. case INTR_TYPE_EXT_INTR:
  5353. kvm_queue_interrupt(&vmx->vcpu, vector,
  5354. type == INTR_TYPE_SOFT_INTR);
  5355. break;
  5356. default:
  5357. break;
  5358. }
  5359. }
  5360. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  5361. {
  5362. if (is_guest_mode(&vmx->vcpu))
  5363. return;
  5364. __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
  5365. VM_EXIT_INSTRUCTION_LEN,
  5366. IDT_VECTORING_ERROR_CODE);
  5367. }
  5368. static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
  5369. {
  5370. if (is_guest_mode(vcpu))
  5371. return;
  5372. __vmx_complete_interrupts(to_vmx(vcpu),
  5373. vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
  5374. VM_ENTRY_INSTRUCTION_LEN,
  5375. VM_ENTRY_EXCEPTION_ERROR_CODE);
  5376. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
  5377. }
  5378. static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
  5379. {
  5380. int i, nr_msrs;
  5381. struct perf_guest_switch_msr *msrs;
  5382. msrs = perf_guest_get_msrs(&nr_msrs);
  5383. if (!msrs)
  5384. return;
  5385. for (i = 0; i < nr_msrs; i++)
  5386. if (msrs[i].host == msrs[i].guest)
  5387. clear_atomic_switch_msr(vmx, msrs[i].msr);
  5388. else
  5389. add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
  5390. msrs[i].host);
  5391. }
  5392. static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
  5393. {
  5394. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5395. unsigned long debugctlmsr;
  5396. if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
  5397. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5398. if (vmcs12->idt_vectoring_info_field &
  5399. VECTORING_INFO_VALID_MASK) {
  5400. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  5401. vmcs12->idt_vectoring_info_field);
  5402. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  5403. vmcs12->vm_exit_instruction_len);
  5404. if (vmcs12->idt_vectoring_info_field &
  5405. VECTORING_INFO_DELIVER_CODE_MASK)
  5406. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  5407. vmcs12->idt_vectoring_error_code);
  5408. }
  5409. }
  5410. /* Record the guest's net vcpu time for enforced NMI injections. */
  5411. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  5412. vmx->entry_time = ktime_get();
  5413. /* Don't enter VMX if guest state is invalid, let the exit handler
  5414. start emulation until we arrive back to a valid state */
  5415. if (vmx->emulation_required && emulate_invalid_guest_state)
  5416. return;
  5417. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  5418. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  5419. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  5420. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  5421. /* When single-stepping over STI and MOV SS, we must clear the
  5422. * corresponding interruptibility bits in the guest state. Otherwise
  5423. * vmentry fails as it then expects bit 14 (BS) in pending debug
  5424. * exceptions being set, but that's not correct for the guest debugging
  5425. * case. */
  5426. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5427. vmx_set_interrupt_shadow(vcpu, 0);
  5428. atomic_switch_perf_msrs(vmx);
  5429. debugctlmsr = get_debugctlmsr();
  5430. vmx->__launched = vmx->loaded_vmcs->launched;
  5431. asm(
  5432. /* Store host registers */
  5433. "push %%" _ASM_DX "; push %%" _ASM_BP ";"
  5434. "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
  5435. "push %%" _ASM_CX " \n\t"
  5436. "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  5437. "je 1f \n\t"
  5438. "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  5439. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  5440. "1: \n\t"
  5441. /* Reload cr2 if changed */
  5442. "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
  5443. "mov %%cr2, %%" _ASM_DX " \n\t"
  5444. "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
  5445. "je 2f \n\t"
  5446. "mov %%" _ASM_AX", %%cr2 \n\t"
  5447. "2: \n\t"
  5448. /* Check if vmlaunch of vmresume is needed */
  5449. "cmpl $0, %c[launched](%0) \n\t"
  5450. /* Load guest registers. Don't clobber flags. */
  5451. "mov %c[rax](%0), %%" _ASM_AX " \n\t"
  5452. "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
  5453. "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
  5454. "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
  5455. "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
  5456. "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
  5457. #ifdef CONFIG_X86_64
  5458. "mov %c[r8](%0), %%r8 \n\t"
  5459. "mov %c[r9](%0), %%r9 \n\t"
  5460. "mov %c[r10](%0), %%r10 \n\t"
  5461. "mov %c[r11](%0), %%r11 \n\t"
  5462. "mov %c[r12](%0), %%r12 \n\t"
  5463. "mov %c[r13](%0), %%r13 \n\t"
  5464. "mov %c[r14](%0), %%r14 \n\t"
  5465. "mov %c[r15](%0), %%r15 \n\t"
  5466. #endif
  5467. "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
  5468. /* Enter guest mode */
  5469. "jne 1f \n\t"
  5470. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  5471. "jmp 2f \n\t"
  5472. "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
  5473. "2: "
  5474. /* Save guest registers, load host registers, keep flags */
  5475. "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
  5476. "pop %0 \n\t"
  5477. "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
  5478. "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
  5479. __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
  5480. "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
  5481. "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
  5482. "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
  5483. "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
  5484. #ifdef CONFIG_X86_64
  5485. "mov %%r8, %c[r8](%0) \n\t"
  5486. "mov %%r9, %c[r9](%0) \n\t"
  5487. "mov %%r10, %c[r10](%0) \n\t"
  5488. "mov %%r11, %c[r11](%0) \n\t"
  5489. "mov %%r12, %c[r12](%0) \n\t"
  5490. "mov %%r13, %c[r13](%0) \n\t"
  5491. "mov %%r14, %c[r14](%0) \n\t"
  5492. "mov %%r15, %c[r15](%0) \n\t"
  5493. #endif
  5494. "mov %%cr2, %%" _ASM_AX " \n\t"
  5495. "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
  5496. "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
  5497. "setbe %c[fail](%0) \n\t"
  5498. ".pushsection .rodata \n\t"
  5499. ".global vmx_return \n\t"
  5500. "vmx_return: " _ASM_PTR " 2b \n\t"
  5501. ".popsection"
  5502. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  5503. [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
  5504. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  5505. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  5506. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  5507. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  5508. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  5509. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  5510. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  5511. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  5512. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  5513. #ifdef CONFIG_X86_64
  5514. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  5515. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  5516. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  5517. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  5518. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  5519. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  5520. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  5521. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  5522. #endif
  5523. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
  5524. [wordsize]"i"(sizeof(ulong))
  5525. : "cc", "memory"
  5526. #ifdef CONFIG_X86_64
  5527. , "rax", "rbx", "rdi", "rsi"
  5528. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  5529. #else
  5530. , "eax", "ebx", "edi", "esi"
  5531. #endif
  5532. );
  5533. /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
  5534. if (debugctlmsr)
  5535. update_debugctlmsr(debugctlmsr);
  5536. #ifndef CONFIG_X86_64
  5537. /*
  5538. * The sysexit path does not restore ds/es, so we must set them to
  5539. * a reasonable value ourselves.
  5540. *
  5541. * We can't defer this to vmx_load_host_state() since that function
  5542. * may be executed in interrupt context, which saves and restore segments
  5543. * around it, nullifying its effect.
  5544. */
  5545. loadsegment(ds, __USER_DS);
  5546. loadsegment(es, __USER_DS);
  5547. #endif
  5548. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  5549. | (1 << VCPU_EXREG_RFLAGS)
  5550. | (1 << VCPU_EXREG_CPL)
  5551. | (1 << VCPU_EXREG_PDPTR)
  5552. | (1 << VCPU_EXREG_SEGMENTS)
  5553. | (1 << VCPU_EXREG_CR3));
  5554. vcpu->arch.regs_dirty = 0;
  5555. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  5556. if (is_guest_mode(vcpu)) {
  5557. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5558. vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
  5559. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  5560. vmcs12->idt_vectoring_error_code =
  5561. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  5562. vmcs12->vm_exit_instruction_len =
  5563. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  5564. }
  5565. }
  5566. vmx->loaded_vmcs->launched = 1;
  5567. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  5568. trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
  5569. vmx_complete_atomic_exit(vmx);
  5570. vmx_recover_nmi_blocking(vmx);
  5571. vmx_complete_interrupts(vmx);
  5572. }
  5573. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  5574. {
  5575. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5576. free_vpid(vmx);
  5577. free_nested(vmx);
  5578. free_loaded_vmcs(vmx->loaded_vmcs);
  5579. kfree(vmx->guest_msrs);
  5580. kvm_vcpu_uninit(vcpu);
  5581. kmem_cache_free(kvm_vcpu_cache, vmx);
  5582. }
  5583. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  5584. {
  5585. int err;
  5586. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  5587. int cpu;
  5588. if (!vmx)
  5589. return ERR_PTR(-ENOMEM);
  5590. allocate_vpid(vmx);
  5591. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  5592. if (err)
  5593. goto free_vcpu;
  5594. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  5595. err = -ENOMEM;
  5596. if (!vmx->guest_msrs) {
  5597. goto uninit_vcpu;
  5598. }
  5599. vmx->loaded_vmcs = &vmx->vmcs01;
  5600. vmx->loaded_vmcs->vmcs = alloc_vmcs();
  5601. if (!vmx->loaded_vmcs->vmcs)
  5602. goto free_msrs;
  5603. if (!vmm_exclusive)
  5604. kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
  5605. loaded_vmcs_init(vmx->loaded_vmcs);
  5606. if (!vmm_exclusive)
  5607. kvm_cpu_vmxoff();
  5608. cpu = get_cpu();
  5609. vmx_vcpu_load(&vmx->vcpu, cpu);
  5610. vmx->vcpu.cpu = cpu;
  5611. err = vmx_vcpu_setup(vmx);
  5612. vmx_vcpu_put(&vmx->vcpu);
  5613. put_cpu();
  5614. if (err)
  5615. goto free_vmcs;
  5616. if (vm_need_virtualize_apic_accesses(kvm))
  5617. err = alloc_apic_access_page(kvm);
  5618. if (err)
  5619. goto free_vmcs;
  5620. if (enable_ept) {
  5621. if (!kvm->arch.ept_identity_map_addr)
  5622. kvm->arch.ept_identity_map_addr =
  5623. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  5624. err = -ENOMEM;
  5625. if (alloc_identity_pagetable(kvm) != 0)
  5626. goto free_vmcs;
  5627. if (!init_rmode_identity_map(kvm))
  5628. goto free_vmcs;
  5629. }
  5630. vmx->nested.current_vmptr = -1ull;
  5631. vmx->nested.current_vmcs12 = NULL;
  5632. return &vmx->vcpu;
  5633. free_vmcs:
  5634. free_loaded_vmcs(vmx->loaded_vmcs);
  5635. free_msrs:
  5636. kfree(vmx->guest_msrs);
  5637. uninit_vcpu:
  5638. kvm_vcpu_uninit(&vmx->vcpu);
  5639. free_vcpu:
  5640. free_vpid(vmx);
  5641. kmem_cache_free(kvm_vcpu_cache, vmx);
  5642. return ERR_PTR(err);
  5643. }
  5644. static void __init vmx_check_processor_compat(void *rtn)
  5645. {
  5646. struct vmcs_config vmcs_conf;
  5647. *(int *)rtn = 0;
  5648. if (setup_vmcs_config(&vmcs_conf) < 0)
  5649. *(int *)rtn = -EIO;
  5650. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  5651. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  5652. smp_processor_id());
  5653. *(int *)rtn = -EIO;
  5654. }
  5655. }
  5656. static int get_ept_level(void)
  5657. {
  5658. return VMX_EPT_DEFAULT_GAW + 1;
  5659. }
  5660. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  5661. {
  5662. u64 ret;
  5663. /* For VT-d and EPT combination
  5664. * 1. MMIO: always map as UC
  5665. * 2. EPT with VT-d:
  5666. * a. VT-d without snooping control feature: can't guarantee the
  5667. * result, try to trust guest.
  5668. * b. VT-d with snooping control feature: snooping control feature of
  5669. * VT-d engine can guarantee the cache correctness. Just set it
  5670. * to WB to keep consistent with host. So the same as item 3.
  5671. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  5672. * consistent with host MTRR
  5673. */
  5674. if (is_mmio)
  5675. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  5676. else if (vcpu->kvm->arch.iommu_domain &&
  5677. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  5678. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  5679. VMX_EPT_MT_EPTE_SHIFT;
  5680. else
  5681. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  5682. | VMX_EPT_IPAT_BIT;
  5683. return ret;
  5684. }
  5685. static int vmx_get_lpage_level(void)
  5686. {
  5687. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  5688. return PT_DIRECTORY_LEVEL;
  5689. else
  5690. /* For shadow and EPT supported 1GB page */
  5691. return PT_PDPE_LEVEL;
  5692. }
  5693. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  5694. {
  5695. struct kvm_cpuid_entry2 *best;
  5696. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5697. u32 exec_control;
  5698. vmx->rdtscp_enabled = false;
  5699. if (vmx_rdtscp_supported()) {
  5700. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5701. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  5702. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  5703. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  5704. vmx->rdtscp_enabled = true;
  5705. else {
  5706. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  5707. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  5708. exec_control);
  5709. }
  5710. }
  5711. }
  5712. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5713. /* Exposing INVPCID only when PCID is exposed */
  5714. best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
  5715. if (vmx_invpcid_supported() &&
  5716. best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
  5717. guest_cpuid_has_pcid(vcpu)) {
  5718. exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
  5719. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  5720. exec_control);
  5721. } else {
  5722. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  5723. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  5724. exec_control);
  5725. if (best)
  5726. best->ebx &= ~bit(X86_FEATURE_INVPCID);
  5727. }
  5728. }
  5729. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  5730. {
  5731. if (func == 1 && nested)
  5732. entry->ecx |= bit(X86_FEATURE_VMX);
  5733. }
  5734. /*
  5735. * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
  5736. * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
  5737. * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
  5738. * guest in a way that will both be appropriate to L1's requests, and our
  5739. * needs. In addition to modifying the active vmcs (which is vmcs02), this
  5740. * function also has additional necessary side-effects, like setting various
  5741. * vcpu->arch fields.
  5742. */
  5743. static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  5744. {
  5745. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5746. u32 exec_control;
  5747. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
  5748. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
  5749. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
  5750. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
  5751. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
  5752. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
  5753. vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
  5754. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
  5755. vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
  5756. vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
  5757. vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
  5758. vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
  5759. vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
  5760. vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
  5761. vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
  5762. vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
  5763. vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
  5764. vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
  5765. vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
  5766. vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
  5767. vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
  5768. vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
  5769. vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
  5770. vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
  5771. vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
  5772. vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
  5773. vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
  5774. vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
  5775. vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
  5776. vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
  5777. vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
  5778. vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
  5779. vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
  5780. vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
  5781. vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
  5782. vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
  5783. vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
  5784. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  5785. vmcs12->vm_entry_intr_info_field);
  5786. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  5787. vmcs12->vm_entry_exception_error_code);
  5788. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  5789. vmcs12->vm_entry_instruction_len);
  5790. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  5791. vmcs12->guest_interruptibility_info);
  5792. vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
  5793. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
  5794. vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
  5795. vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
  5796. vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
  5797. vmcs12->guest_pending_dbg_exceptions);
  5798. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
  5799. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
  5800. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  5801. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  5802. (vmcs_config.pin_based_exec_ctrl |
  5803. vmcs12->pin_based_vm_exec_control));
  5804. /*
  5805. * Whether page-faults are trapped is determined by a combination of
  5806. * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
  5807. * If enable_ept, L0 doesn't care about page faults and we should
  5808. * set all of these to L1's desires. However, if !enable_ept, L0 does
  5809. * care about (at least some) page faults, and because it is not easy
  5810. * (if at all possible?) to merge L0 and L1's desires, we simply ask
  5811. * to exit on each and every L2 page fault. This is done by setting
  5812. * MASK=MATCH=0 and (see below) EB.PF=1.
  5813. * Note that below we don't need special code to set EB.PF beyond the
  5814. * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
  5815. * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
  5816. * !enable_ept, EB.PF is 1, so the "or" will always be 1.
  5817. *
  5818. * A problem with this approach (when !enable_ept) is that L1 may be
  5819. * injected with more page faults than it asked for. This could have
  5820. * caused problems, but in practice existing hypervisors don't care.
  5821. * To fix this, we will need to emulate the PFEC checking (on the L1
  5822. * page tables), using walk_addr(), when injecting PFs to L1.
  5823. */
  5824. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
  5825. enable_ept ? vmcs12->page_fault_error_code_mask : 0);
  5826. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
  5827. enable_ept ? vmcs12->page_fault_error_code_match : 0);
  5828. if (cpu_has_secondary_exec_ctrls()) {
  5829. u32 exec_control = vmx_secondary_exec_control(vmx);
  5830. if (!vmx->rdtscp_enabled)
  5831. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  5832. /* Take the following fields only from vmcs12 */
  5833. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5834. if (nested_cpu_has(vmcs12,
  5835. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
  5836. exec_control |= vmcs12->secondary_vm_exec_control;
  5837. if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
  5838. /*
  5839. * Translate L1 physical address to host physical
  5840. * address for vmcs02. Keep the page pinned, so this
  5841. * physical address remains valid. We keep a reference
  5842. * to it so we can release it later.
  5843. */
  5844. if (vmx->nested.apic_access_page) /* shouldn't happen */
  5845. nested_release_page(vmx->nested.apic_access_page);
  5846. vmx->nested.apic_access_page =
  5847. nested_get_page(vcpu, vmcs12->apic_access_addr);
  5848. /*
  5849. * If translation failed, no matter: This feature asks
  5850. * to exit when accessing the given address, and if it
  5851. * can never be accessed, this feature won't do
  5852. * anything anyway.
  5853. */
  5854. if (!vmx->nested.apic_access_page)
  5855. exec_control &=
  5856. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5857. else
  5858. vmcs_write64(APIC_ACCESS_ADDR,
  5859. page_to_phys(vmx->nested.apic_access_page));
  5860. }
  5861. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  5862. }
  5863. /*
  5864. * Set host-state according to L0's settings (vmcs12 is irrelevant here)
  5865. * Some constant fields are set here by vmx_set_constant_host_state().
  5866. * Other fields are different per CPU, and will be set later when
  5867. * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
  5868. */
  5869. vmx_set_constant_host_state();
  5870. /*
  5871. * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
  5872. * entry, but only if the current (host) sp changed from the value
  5873. * we wrote last (vmx->host_rsp). This cache is no longer relevant
  5874. * if we switch vmcs, and rather than hold a separate cache per vmcs,
  5875. * here we just force the write to happen on entry.
  5876. */
  5877. vmx->host_rsp = 0;
  5878. exec_control = vmx_exec_control(vmx); /* L0's desires */
  5879. exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  5880. exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  5881. exec_control &= ~CPU_BASED_TPR_SHADOW;
  5882. exec_control |= vmcs12->cpu_based_vm_exec_control;
  5883. /*
  5884. * Merging of IO and MSR bitmaps not currently supported.
  5885. * Rather, exit every time.
  5886. */
  5887. exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
  5888. exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
  5889. exec_control |= CPU_BASED_UNCOND_IO_EXITING;
  5890. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  5891. /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
  5892. * bitwise-or of what L1 wants to trap for L2, and what we want to
  5893. * trap. Note that CR0.TS also needs updating - we do this later.
  5894. */
  5895. update_exception_bitmap(vcpu);
  5896. vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
  5897. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  5898. /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
  5899. vmcs_write32(VM_EXIT_CONTROLS,
  5900. vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
  5901. vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
  5902. (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
  5903. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
  5904. vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
  5905. else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
  5906. vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
  5907. set_cr4_guest_host_mask(vmx);
  5908. if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
  5909. vmcs_write64(TSC_OFFSET,
  5910. vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
  5911. else
  5912. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  5913. if (enable_vpid) {
  5914. /*
  5915. * Trivially support vpid by letting L2s share their parent
  5916. * L1's vpid. TODO: move to a more elaborate solution, giving
  5917. * each L2 its own vpid and exposing the vpid feature to L1.
  5918. */
  5919. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  5920. vmx_flush_tlb(vcpu);
  5921. }
  5922. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
  5923. vcpu->arch.efer = vmcs12->guest_ia32_efer;
  5924. if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
  5925. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  5926. else
  5927. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  5928. /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
  5929. vmx_set_efer(vcpu, vcpu->arch.efer);
  5930. /*
  5931. * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
  5932. * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
  5933. * The CR0_READ_SHADOW is what L2 should have expected to read given
  5934. * the specifications by L1; It's not enough to take
  5935. * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
  5936. * have more bits than L1 expected.
  5937. */
  5938. vmx_set_cr0(vcpu, vmcs12->guest_cr0);
  5939. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  5940. vmx_set_cr4(vcpu, vmcs12->guest_cr4);
  5941. vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
  5942. /* shadow page tables on either EPT or shadow page tables */
  5943. kvm_set_cr3(vcpu, vmcs12->guest_cr3);
  5944. kvm_mmu_reset_context(vcpu);
  5945. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
  5946. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
  5947. }
  5948. /*
  5949. * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
  5950. * for running an L2 nested guest.
  5951. */
  5952. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
  5953. {
  5954. struct vmcs12 *vmcs12;
  5955. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5956. int cpu;
  5957. struct loaded_vmcs *vmcs02;
  5958. if (!nested_vmx_check_permission(vcpu) ||
  5959. !nested_vmx_check_vmcs12(vcpu))
  5960. return 1;
  5961. skip_emulated_instruction(vcpu);
  5962. vmcs12 = get_vmcs12(vcpu);
  5963. /*
  5964. * The nested entry process starts with enforcing various prerequisites
  5965. * on vmcs12 as required by the Intel SDM, and act appropriately when
  5966. * they fail: As the SDM explains, some conditions should cause the
  5967. * instruction to fail, while others will cause the instruction to seem
  5968. * to succeed, but return an EXIT_REASON_INVALID_STATE.
  5969. * To speed up the normal (success) code path, we should avoid checking
  5970. * for misconfigurations which will anyway be caught by the processor
  5971. * when using the merged vmcs02.
  5972. */
  5973. if (vmcs12->launch_state == launch) {
  5974. nested_vmx_failValid(vcpu,
  5975. launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
  5976. : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
  5977. return 1;
  5978. }
  5979. if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
  5980. !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
  5981. /*TODO: Also verify bits beyond physical address width are 0*/
  5982. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  5983. return 1;
  5984. }
  5985. if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
  5986. !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
  5987. /*TODO: Also verify bits beyond physical address width are 0*/
  5988. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  5989. return 1;
  5990. }
  5991. if (vmcs12->vm_entry_msr_load_count > 0 ||
  5992. vmcs12->vm_exit_msr_load_count > 0 ||
  5993. vmcs12->vm_exit_msr_store_count > 0) {
  5994. pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
  5995. __func__);
  5996. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  5997. return 1;
  5998. }
  5999. if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
  6000. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
  6001. !vmx_control_verify(vmcs12->secondary_vm_exec_control,
  6002. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
  6003. !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
  6004. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
  6005. !vmx_control_verify(vmcs12->vm_exit_controls,
  6006. nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
  6007. !vmx_control_verify(vmcs12->vm_entry_controls,
  6008. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
  6009. {
  6010. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6011. return 1;
  6012. }
  6013. if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6014. ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6015. nested_vmx_failValid(vcpu,
  6016. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
  6017. return 1;
  6018. }
  6019. if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6020. ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6021. nested_vmx_entry_failure(vcpu, vmcs12,
  6022. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6023. return 1;
  6024. }
  6025. if (vmcs12->vmcs_link_pointer != -1ull) {
  6026. nested_vmx_entry_failure(vcpu, vmcs12,
  6027. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
  6028. return 1;
  6029. }
  6030. /*
  6031. * We're finally done with prerequisite checking, and can start with
  6032. * the nested entry.
  6033. */
  6034. vmcs02 = nested_get_current_vmcs02(vmx);
  6035. if (!vmcs02)
  6036. return -ENOMEM;
  6037. enter_guest_mode(vcpu);
  6038. vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
  6039. cpu = get_cpu();
  6040. vmx->loaded_vmcs = vmcs02;
  6041. vmx_vcpu_put(vcpu);
  6042. vmx_vcpu_load(vcpu, cpu);
  6043. vcpu->cpu = cpu;
  6044. put_cpu();
  6045. vmcs12->launch_state = 1;
  6046. prepare_vmcs02(vcpu, vmcs12);
  6047. /*
  6048. * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
  6049. * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
  6050. * returned as far as L1 is concerned. It will only return (and set
  6051. * the success flag) when L2 exits (see nested_vmx_vmexit()).
  6052. */
  6053. return 1;
  6054. }
  6055. /*
  6056. * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
  6057. * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
  6058. * This function returns the new value we should put in vmcs12.guest_cr0.
  6059. * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
  6060. * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
  6061. * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
  6062. * didn't trap the bit, because if L1 did, so would L0).
  6063. * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
  6064. * been modified by L2, and L1 knows it. So just leave the old value of
  6065. * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
  6066. * isn't relevant, because if L0 traps this bit it can set it to anything.
  6067. * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
  6068. * changed these bits, and therefore they need to be updated, but L0
  6069. * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
  6070. * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
  6071. */
  6072. static inline unsigned long
  6073. vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6074. {
  6075. return
  6076. /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
  6077. /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
  6078. /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
  6079. vcpu->arch.cr0_guest_owned_bits));
  6080. }
  6081. static inline unsigned long
  6082. vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6083. {
  6084. return
  6085. /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
  6086. /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
  6087. /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
  6088. vcpu->arch.cr4_guest_owned_bits));
  6089. }
  6090. /*
  6091. * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
  6092. * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
  6093. * and this function updates it to reflect the changes to the guest state while
  6094. * L2 was running (and perhaps made some exits which were handled directly by L0
  6095. * without going back to L1), and to reflect the exit reason.
  6096. * Note that we do not have to copy here all VMCS fields, just those that
  6097. * could have changed by the L2 guest or the exit - i.e., the guest-state and
  6098. * exit-information fields only. Other fields are modified by L1 with VMWRITE,
  6099. * which already writes to vmcs12 directly.
  6100. */
  6101. void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6102. {
  6103. /* update guest state fields: */
  6104. vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
  6105. vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
  6106. kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
  6107. vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  6108. vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
  6109. vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
  6110. vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
  6111. vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
  6112. vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
  6113. vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
  6114. vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
  6115. vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
  6116. vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
  6117. vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
  6118. vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
  6119. vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
  6120. vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  6121. vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
  6122. vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
  6123. vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
  6124. vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
  6125. vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
  6126. vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
  6127. vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
  6128. vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
  6129. vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
  6130. vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
  6131. vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
  6132. vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
  6133. vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
  6134. vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
  6135. vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
  6136. vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
  6137. vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
  6138. vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
  6139. vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
  6140. vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
  6141. vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
  6142. vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
  6143. vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
  6144. vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
  6145. vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
  6146. vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
  6147. vmcs12->guest_interruptibility_info =
  6148. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  6149. vmcs12->guest_pending_dbg_exceptions =
  6150. vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
  6151. /* TODO: These cannot have changed unless we have MSR bitmaps and
  6152. * the relevant bit asks not to trap the change */
  6153. vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
  6154. if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
  6155. vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
  6156. vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
  6157. vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
  6158. vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
  6159. /* update exit information fields: */
  6160. vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
  6161. vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  6162. vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  6163. vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  6164. vmcs12->idt_vectoring_info_field =
  6165. vmcs_read32(IDT_VECTORING_INFO_FIELD);
  6166. vmcs12->idt_vectoring_error_code =
  6167. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  6168. vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  6169. vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  6170. /* clear vm-entry fields which are to be cleared on exit */
  6171. if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
  6172. vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
  6173. }
  6174. /*
  6175. * A part of what we need to when the nested L2 guest exits and we want to
  6176. * run its L1 parent, is to reset L1's guest state to the host state specified
  6177. * in vmcs12.
  6178. * This function is to be called not only on normal nested exit, but also on
  6179. * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
  6180. * Failures During or After Loading Guest State").
  6181. * This function should be called when the active VMCS is L1's (vmcs01).
  6182. */
  6183. void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6184. {
  6185. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
  6186. vcpu->arch.efer = vmcs12->host_ia32_efer;
  6187. if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  6188. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6189. else
  6190. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6191. vmx_set_efer(vcpu, vcpu->arch.efer);
  6192. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
  6193. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
  6194. /*
  6195. * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
  6196. * actually changed, because it depends on the current state of
  6197. * fpu_active (which may have changed).
  6198. * Note that vmx_set_cr0 refers to efer set above.
  6199. */
  6200. kvm_set_cr0(vcpu, vmcs12->host_cr0);
  6201. /*
  6202. * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
  6203. * to apply the same changes to L1's vmcs. We just set cr0 correctly,
  6204. * but we also need to update cr0_guest_host_mask and exception_bitmap.
  6205. */
  6206. update_exception_bitmap(vcpu);
  6207. vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
  6208. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6209. /*
  6210. * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
  6211. * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
  6212. */
  6213. vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
  6214. kvm_set_cr4(vcpu, vmcs12->host_cr4);
  6215. /* shadow page tables on either EPT or shadow page tables */
  6216. kvm_set_cr3(vcpu, vmcs12->host_cr3);
  6217. kvm_mmu_reset_context(vcpu);
  6218. if (enable_vpid) {
  6219. /*
  6220. * Trivially support vpid by letting L2s share their parent
  6221. * L1's vpid. TODO: move to a more elaborate solution, giving
  6222. * each L2 its own vpid and exposing the vpid feature to L1.
  6223. */
  6224. vmx_flush_tlb(vcpu);
  6225. }
  6226. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
  6227. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
  6228. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
  6229. vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
  6230. vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
  6231. vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
  6232. vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
  6233. vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
  6234. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
  6235. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
  6236. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
  6237. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
  6238. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
  6239. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
  6240. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
  6241. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
  6242. vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
  6243. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
  6244. vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
  6245. vmcs12->host_ia32_perf_global_ctrl);
  6246. }
  6247. /*
  6248. * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
  6249. * and modify vmcs12 to make it see what it would expect to see there if
  6250. * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
  6251. */
  6252. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
  6253. {
  6254. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6255. int cpu;
  6256. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  6257. leave_guest_mode(vcpu);
  6258. prepare_vmcs12(vcpu, vmcs12);
  6259. cpu = get_cpu();
  6260. vmx->loaded_vmcs = &vmx->vmcs01;
  6261. vmx_vcpu_put(vcpu);
  6262. vmx_vcpu_load(vcpu, cpu);
  6263. vcpu->cpu = cpu;
  6264. put_cpu();
  6265. /* if no vmcs02 cache requested, remove the one we used */
  6266. if (VMCS02_POOL_SIZE == 0)
  6267. nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
  6268. load_vmcs12_host_state(vcpu, vmcs12);
  6269. /* Update TSC_OFFSET if TSC was changed while L2 ran */
  6270. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6271. /* This is needed for same reason as it was needed in prepare_vmcs02 */
  6272. vmx->host_rsp = 0;
  6273. /* Unpin physical memory we referred to in vmcs02 */
  6274. if (vmx->nested.apic_access_page) {
  6275. nested_release_page(vmx->nested.apic_access_page);
  6276. vmx->nested.apic_access_page = 0;
  6277. }
  6278. /*
  6279. * Exiting from L2 to L1, we're now back to L1 which thinks it just
  6280. * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
  6281. * success or failure flag accordingly.
  6282. */
  6283. if (unlikely(vmx->fail)) {
  6284. vmx->fail = 0;
  6285. nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
  6286. } else
  6287. nested_vmx_succeed(vcpu);
  6288. }
  6289. /*
  6290. * L1's failure to enter L2 is a subset of a normal exit, as explained in
  6291. * 23.7 "VM-entry failures during or after loading guest state" (this also
  6292. * lists the acceptable exit-reason and exit-qualification parameters).
  6293. * It should only be called before L2 actually succeeded to run, and when
  6294. * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
  6295. */
  6296. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  6297. struct vmcs12 *vmcs12,
  6298. u32 reason, unsigned long qualification)
  6299. {
  6300. load_vmcs12_host_state(vcpu, vmcs12);
  6301. vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
  6302. vmcs12->exit_qualification = qualification;
  6303. nested_vmx_succeed(vcpu);
  6304. }
  6305. static int vmx_check_intercept(struct kvm_vcpu *vcpu,
  6306. struct x86_instruction_info *info,
  6307. enum x86_intercept_stage stage)
  6308. {
  6309. return X86EMUL_CONTINUE;
  6310. }
  6311. static struct kvm_x86_ops vmx_x86_ops = {
  6312. .cpu_has_kvm_support = cpu_has_kvm_support,
  6313. .disabled_by_bios = vmx_disabled_by_bios,
  6314. .hardware_setup = hardware_setup,
  6315. .hardware_unsetup = hardware_unsetup,
  6316. .check_processor_compatibility = vmx_check_processor_compat,
  6317. .hardware_enable = hardware_enable,
  6318. .hardware_disable = hardware_disable,
  6319. .cpu_has_accelerated_tpr = report_flexpriority,
  6320. .vcpu_create = vmx_create_vcpu,
  6321. .vcpu_free = vmx_free_vcpu,
  6322. .vcpu_reset = vmx_vcpu_reset,
  6323. .prepare_guest_switch = vmx_save_host_state,
  6324. .vcpu_load = vmx_vcpu_load,
  6325. .vcpu_put = vmx_vcpu_put,
  6326. .update_db_bp_intercept = update_exception_bitmap,
  6327. .get_msr = vmx_get_msr,
  6328. .set_msr = vmx_set_msr,
  6329. .get_segment_base = vmx_get_segment_base,
  6330. .get_segment = vmx_get_segment,
  6331. .set_segment = vmx_set_segment,
  6332. .get_cpl = vmx_get_cpl,
  6333. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  6334. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  6335. .decache_cr3 = vmx_decache_cr3,
  6336. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  6337. .set_cr0 = vmx_set_cr0,
  6338. .set_cr3 = vmx_set_cr3,
  6339. .set_cr4 = vmx_set_cr4,
  6340. .set_efer = vmx_set_efer,
  6341. .get_idt = vmx_get_idt,
  6342. .set_idt = vmx_set_idt,
  6343. .get_gdt = vmx_get_gdt,
  6344. .set_gdt = vmx_set_gdt,
  6345. .set_dr7 = vmx_set_dr7,
  6346. .cache_reg = vmx_cache_reg,
  6347. .get_rflags = vmx_get_rflags,
  6348. .set_rflags = vmx_set_rflags,
  6349. .fpu_activate = vmx_fpu_activate,
  6350. .fpu_deactivate = vmx_fpu_deactivate,
  6351. .tlb_flush = vmx_flush_tlb,
  6352. .run = vmx_vcpu_run,
  6353. .handle_exit = vmx_handle_exit,
  6354. .skip_emulated_instruction = skip_emulated_instruction,
  6355. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  6356. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  6357. .patch_hypercall = vmx_patch_hypercall,
  6358. .set_irq = vmx_inject_irq,
  6359. .set_nmi = vmx_inject_nmi,
  6360. .queue_exception = vmx_queue_exception,
  6361. .cancel_injection = vmx_cancel_injection,
  6362. .interrupt_allowed = vmx_interrupt_allowed,
  6363. .nmi_allowed = vmx_nmi_allowed,
  6364. .get_nmi_mask = vmx_get_nmi_mask,
  6365. .set_nmi_mask = vmx_set_nmi_mask,
  6366. .enable_nmi_window = enable_nmi_window,
  6367. .enable_irq_window = enable_irq_window,
  6368. .update_cr8_intercept = update_cr8_intercept,
  6369. .set_tss_addr = vmx_set_tss_addr,
  6370. .get_tdp_level = get_ept_level,
  6371. .get_mt_mask = vmx_get_mt_mask,
  6372. .get_exit_info = vmx_get_exit_info,
  6373. .get_lpage_level = vmx_get_lpage_level,
  6374. .cpuid_update = vmx_cpuid_update,
  6375. .rdtscp_supported = vmx_rdtscp_supported,
  6376. .invpcid_supported = vmx_invpcid_supported,
  6377. .set_supported_cpuid = vmx_set_supported_cpuid,
  6378. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  6379. .set_tsc_khz = vmx_set_tsc_khz,
  6380. .write_tsc_offset = vmx_write_tsc_offset,
  6381. .adjust_tsc_offset = vmx_adjust_tsc_offset,
  6382. .compute_tsc_offset = vmx_compute_tsc_offset,
  6383. .read_l1_tsc = vmx_read_l1_tsc,
  6384. .set_tdp_cr3 = vmx_set_cr3,
  6385. .check_intercept = vmx_check_intercept,
  6386. };
  6387. static int __init vmx_init(void)
  6388. {
  6389. int r, i;
  6390. rdmsrl_safe(MSR_EFER, &host_efer);
  6391. for (i = 0; i < NR_VMX_MSR; ++i)
  6392. kvm_define_shared_msr(i, vmx_msr_index[i]);
  6393. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  6394. if (!vmx_io_bitmap_a)
  6395. return -ENOMEM;
  6396. r = -ENOMEM;
  6397. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  6398. if (!vmx_io_bitmap_b)
  6399. goto out;
  6400. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  6401. if (!vmx_msr_bitmap_legacy)
  6402. goto out1;
  6403. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  6404. if (!vmx_msr_bitmap_longmode)
  6405. goto out2;
  6406. /*
  6407. * Allow direct access to the PC debug port (it is often used for I/O
  6408. * delays, but the vmexits simply slow things down).
  6409. */
  6410. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  6411. clear_bit(0x80, vmx_io_bitmap_a);
  6412. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  6413. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  6414. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  6415. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  6416. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  6417. __alignof__(struct vcpu_vmx), THIS_MODULE);
  6418. if (r)
  6419. goto out3;
  6420. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  6421. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  6422. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  6423. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  6424. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  6425. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  6426. if (enable_ept) {
  6427. kvm_mmu_set_mask_ptes(0ull,
  6428. (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
  6429. (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
  6430. 0ull, VMX_EPT_EXECUTABLE_MASK);
  6431. ept_set_mmio_spte_mask();
  6432. kvm_enable_tdp();
  6433. } else
  6434. kvm_disable_tdp();
  6435. return 0;
  6436. out3:
  6437. free_page((unsigned long)vmx_msr_bitmap_longmode);
  6438. out2:
  6439. free_page((unsigned long)vmx_msr_bitmap_legacy);
  6440. out1:
  6441. free_page((unsigned long)vmx_io_bitmap_b);
  6442. out:
  6443. free_page((unsigned long)vmx_io_bitmap_a);
  6444. return r;
  6445. }
  6446. static void __exit vmx_exit(void)
  6447. {
  6448. free_page((unsigned long)vmx_msr_bitmap_legacy);
  6449. free_page((unsigned long)vmx_msr_bitmap_longmode);
  6450. free_page((unsigned long)vmx_io_bitmap_b);
  6451. free_page((unsigned long)vmx_io_bitmap_a);
  6452. kvm_exit();
  6453. }
  6454. module_init(vmx_init)
  6455. module_exit(vmx_exit)