perf_event_knc.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /* Driver for Intel Xeon Phi "Knights Corner" PMU */
  2. #include <linux/perf_event.h>
  3. #include <linux/types.h>
  4. #include "perf_event.h"
  5. static const u64 knc_perfmon_event_map[] =
  6. {
  7. [PERF_COUNT_HW_CPU_CYCLES] = 0x002a,
  8. [PERF_COUNT_HW_INSTRUCTIONS] = 0x0016,
  9. [PERF_COUNT_HW_CACHE_REFERENCES] = 0x0028,
  10. [PERF_COUNT_HW_CACHE_MISSES] = 0x0029,
  11. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x0012,
  12. [PERF_COUNT_HW_BRANCH_MISSES] = 0x002b,
  13. };
  14. static __initconst u64 knc_hw_cache_event_ids
  15. [PERF_COUNT_HW_CACHE_MAX]
  16. [PERF_COUNT_HW_CACHE_OP_MAX]
  17. [PERF_COUNT_HW_CACHE_RESULT_MAX] =
  18. {
  19. [ C(L1D) ] = {
  20. [ C(OP_READ) ] = {
  21. /* On Xeon Phi event "0" is a valid DATA_READ */
  22. /* (L1 Data Cache Reads) Instruction. */
  23. /* We code this as ARCH_PERFMON_EVENTSEL_INT as this */
  24. /* bit will always be set in x86_pmu_hw_config(). */
  25. [ C(RESULT_ACCESS) ] = ARCH_PERFMON_EVENTSEL_INT,
  26. /* DATA_READ */
  27. [ C(RESULT_MISS) ] = 0x0003, /* DATA_READ_MISS */
  28. },
  29. [ C(OP_WRITE) ] = {
  30. [ C(RESULT_ACCESS) ] = 0x0001, /* DATA_WRITE */
  31. [ C(RESULT_MISS) ] = 0x0004, /* DATA_WRITE_MISS */
  32. },
  33. [ C(OP_PREFETCH) ] = {
  34. [ C(RESULT_ACCESS) ] = 0x0011, /* L1_DATA_PF1 */
  35. [ C(RESULT_MISS) ] = 0x001c, /* L1_DATA_PF1_MISS */
  36. },
  37. },
  38. [ C(L1I ) ] = {
  39. [ C(OP_READ) ] = {
  40. [ C(RESULT_ACCESS) ] = 0x000c, /* CODE_READ */
  41. [ C(RESULT_MISS) ] = 0x000e, /* CODE_CACHE_MISS */
  42. },
  43. [ C(OP_WRITE) ] = {
  44. [ C(RESULT_ACCESS) ] = -1,
  45. [ C(RESULT_MISS) ] = -1,
  46. },
  47. [ C(OP_PREFETCH) ] = {
  48. [ C(RESULT_ACCESS) ] = 0x0,
  49. [ C(RESULT_MISS) ] = 0x0,
  50. },
  51. },
  52. [ C(LL ) ] = {
  53. [ C(OP_READ) ] = {
  54. [ C(RESULT_ACCESS) ] = 0,
  55. [ C(RESULT_MISS) ] = 0x10cb, /* L2_READ_MISS */
  56. },
  57. [ C(OP_WRITE) ] = {
  58. [ C(RESULT_ACCESS) ] = 0x10cc, /* L2_WRITE_HIT */
  59. [ C(RESULT_MISS) ] = 0,
  60. },
  61. [ C(OP_PREFETCH) ] = {
  62. [ C(RESULT_ACCESS) ] = 0x10fc, /* L2_DATA_PF2 */
  63. [ C(RESULT_MISS) ] = 0x10fe, /* L2_DATA_PF2_MISS */
  64. },
  65. },
  66. [ C(DTLB) ] = {
  67. [ C(OP_READ) ] = {
  68. [ C(RESULT_ACCESS) ] = ARCH_PERFMON_EVENTSEL_INT,
  69. /* DATA_READ */
  70. /* see note on L1 OP_READ */
  71. [ C(RESULT_MISS) ] = 0x0002, /* DATA_PAGE_WALK */
  72. },
  73. [ C(OP_WRITE) ] = {
  74. [ C(RESULT_ACCESS) ] = 0x0001, /* DATA_WRITE */
  75. [ C(RESULT_MISS) ] = 0x0002, /* DATA_PAGE_WALK */
  76. },
  77. [ C(OP_PREFETCH) ] = {
  78. [ C(RESULT_ACCESS) ] = 0x0,
  79. [ C(RESULT_MISS) ] = 0x0,
  80. },
  81. },
  82. [ C(ITLB) ] = {
  83. [ C(OP_READ) ] = {
  84. [ C(RESULT_ACCESS) ] = 0x000c, /* CODE_READ */
  85. [ C(RESULT_MISS) ] = 0x000d, /* CODE_PAGE_WALK */
  86. },
  87. [ C(OP_WRITE) ] = {
  88. [ C(RESULT_ACCESS) ] = -1,
  89. [ C(RESULT_MISS) ] = -1,
  90. },
  91. [ C(OP_PREFETCH) ] = {
  92. [ C(RESULT_ACCESS) ] = -1,
  93. [ C(RESULT_MISS) ] = -1,
  94. },
  95. },
  96. [ C(BPU ) ] = {
  97. [ C(OP_READ) ] = {
  98. [ C(RESULT_ACCESS) ] = 0x0012, /* BRANCHES */
  99. [ C(RESULT_MISS) ] = 0x002b, /* BRANCHES_MISPREDICTED */
  100. },
  101. [ C(OP_WRITE) ] = {
  102. [ C(RESULT_ACCESS) ] = -1,
  103. [ C(RESULT_MISS) ] = -1,
  104. },
  105. [ C(OP_PREFETCH) ] = {
  106. [ C(RESULT_ACCESS) ] = -1,
  107. [ C(RESULT_MISS) ] = -1,
  108. },
  109. },
  110. };
  111. static u64 knc_pmu_event_map(int hw_event)
  112. {
  113. return knc_perfmon_event_map[hw_event];
  114. }
  115. static struct event_constraint knc_event_constraints[] =
  116. {
  117. INTEL_EVENT_CONSTRAINT(0xc3, 0x1), /* HWP_L2HIT */
  118. INTEL_EVENT_CONSTRAINT(0xc4, 0x1), /* HWP_L2MISS */
  119. INTEL_EVENT_CONSTRAINT(0xc8, 0x1), /* L2_READ_HIT_E */
  120. INTEL_EVENT_CONSTRAINT(0xc9, 0x1), /* L2_READ_HIT_M */
  121. INTEL_EVENT_CONSTRAINT(0xca, 0x1), /* L2_READ_HIT_S */
  122. INTEL_EVENT_CONSTRAINT(0xcb, 0x1), /* L2_READ_MISS */
  123. INTEL_EVENT_CONSTRAINT(0xcc, 0x1), /* L2_WRITE_HIT */
  124. INTEL_EVENT_CONSTRAINT(0xce, 0x1), /* L2_STRONGLY_ORDERED_STREAMING_VSTORES_MISS */
  125. INTEL_EVENT_CONSTRAINT(0xcf, 0x1), /* L2_WEAKLY_ORDERED_STREAMING_VSTORE_MISS */
  126. INTEL_EVENT_CONSTRAINT(0xd7, 0x1), /* L2_VICTIM_REQ_WITH_DATA */
  127. INTEL_EVENT_CONSTRAINT(0xe3, 0x1), /* SNP_HITM_BUNIT */
  128. INTEL_EVENT_CONSTRAINT(0xe6, 0x1), /* SNP_HIT_L2 */
  129. INTEL_EVENT_CONSTRAINT(0xe7, 0x1), /* SNP_HITM_L2 */
  130. INTEL_EVENT_CONSTRAINT(0xf1, 0x1), /* L2_DATA_READ_MISS_CACHE_FILL */
  131. INTEL_EVENT_CONSTRAINT(0xf2, 0x1), /* L2_DATA_WRITE_MISS_CACHE_FILL */
  132. INTEL_EVENT_CONSTRAINT(0xf6, 0x1), /* L2_DATA_READ_MISS_MEM_FILL */
  133. INTEL_EVENT_CONSTRAINT(0xf7, 0x1), /* L2_DATA_WRITE_MISS_MEM_FILL */
  134. INTEL_EVENT_CONSTRAINT(0xfc, 0x1), /* L2_DATA_PF2 */
  135. INTEL_EVENT_CONSTRAINT(0xfd, 0x1), /* L2_DATA_PF2_DROP */
  136. INTEL_EVENT_CONSTRAINT(0xfe, 0x1), /* L2_DATA_PF2_MISS */
  137. INTEL_EVENT_CONSTRAINT(0xff, 0x1), /* L2_DATA_HIT_INFLIGHT_PF2 */
  138. EVENT_CONSTRAINT_END
  139. };
  140. #define MSR_KNC_IA32_PERF_GLOBAL_STATUS 0x0000002d
  141. #define MSR_KNC_IA32_PERF_GLOBAL_OVF_CONTROL 0x0000002e
  142. #define MSR_KNC_IA32_PERF_GLOBAL_CTRL 0x0000002f
  143. #define KNC_ENABLE_COUNTER0 0x00000001
  144. #define KNC_ENABLE_COUNTER1 0x00000002
  145. static void knc_pmu_disable_all(void)
  146. {
  147. u64 val;
  148. rdmsrl(MSR_KNC_IA32_PERF_GLOBAL_CTRL, val);
  149. val &= ~(KNC_ENABLE_COUNTER0|KNC_ENABLE_COUNTER1);
  150. wrmsrl(MSR_KNC_IA32_PERF_GLOBAL_CTRL, val);
  151. }
  152. static void knc_pmu_enable_all(int added)
  153. {
  154. u64 val;
  155. rdmsrl(MSR_KNC_IA32_PERF_GLOBAL_CTRL, val);
  156. val |= (KNC_ENABLE_COUNTER0|KNC_ENABLE_COUNTER1);
  157. wrmsrl(MSR_KNC_IA32_PERF_GLOBAL_CTRL, val);
  158. }
  159. static inline void
  160. knc_pmu_disable_event(struct perf_event *event)
  161. {
  162. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  163. struct hw_perf_event *hwc = &event->hw;
  164. u64 val;
  165. val = hwc->config;
  166. if (cpuc->enabled)
  167. val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
  168. (void)wrmsrl_safe(hwc->config_base + hwc->idx, val);
  169. }
  170. static void knc_pmu_enable_event(struct perf_event *event)
  171. {
  172. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  173. struct hw_perf_event *hwc = &event->hw;
  174. u64 val;
  175. val = hwc->config;
  176. if (cpuc->enabled)
  177. val |= ARCH_PERFMON_EVENTSEL_ENABLE;
  178. (void)wrmsrl_safe(hwc->config_base + hwc->idx, val);
  179. }
  180. PMU_FORMAT_ATTR(event, "config:0-7" );
  181. PMU_FORMAT_ATTR(umask, "config:8-15" );
  182. PMU_FORMAT_ATTR(edge, "config:18" );
  183. PMU_FORMAT_ATTR(inv, "config:23" );
  184. PMU_FORMAT_ATTR(cmask, "config:24-31" );
  185. static struct attribute *intel_knc_formats_attr[] = {
  186. &format_attr_event.attr,
  187. &format_attr_umask.attr,
  188. &format_attr_edge.attr,
  189. &format_attr_inv.attr,
  190. &format_attr_cmask.attr,
  191. NULL,
  192. };
  193. static __initconst struct x86_pmu knc_pmu = {
  194. .name = "knc",
  195. .handle_irq = x86_pmu_handle_irq,
  196. .disable_all = knc_pmu_disable_all,
  197. .enable_all = knc_pmu_enable_all,
  198. .enable = knc_pmu_enable_event,
  199. .disable = knc_pmu_disable_event,
  200. .hw_config = x86_pmu_hw_config,
  201. .schedule_events = x86_schedule_events,
  202. .eventsel = MSR_KNC_EVNTSEL0,
  203. .perfctr = MSR_KNC_PERFCTR0,
  204. .event_map = knc_pmu_event_map,
  205. .max_events = ARRAY_SIZE(knc_perfmon_event_map),
  206. .apic = 1,
  207. .max_period = (1ULL << 31) - 1,
  208. .version = 0,
  209. .num_counters = 2,
  210. /* in theory 40 bits, early silicon is buggy though */
  211. .cntval_bits = 32,
  212. .cntval_mask = (1ULL << 32) - 1,
  213. .get_event_constraints = x86_get_event_constraints,
  214. .event_constraints = knc_event_constraints,
  215. .format_attrs = intel_knc_formats_attr,
  216. };
  217. __init int knc_pmu_init(void)
  218. {
  219. x86_pmu = knc_pmu;
  220. memcpy(hw_cache_event_ids, knc_hw_cache_event_ids,
  221. sizeof(hw_cache_event_ids));
  222. return 0;
  223. }