smp.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * SMP initialisation and IPI support
  3. * Based on arch/arm/kernel/smp.c
  4. *
  5. * Copyright (C) 2012 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/sched.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/cache.h>
  25. #include <linux/profile.h>
  26. #include <linux/errno.h>
  27. #include <linux/mm.h>
  28. #include <linux/err.h>
  29. #include <linux/cpu.h>
  30. #include <linux/smp.h>
  31. #include <linux/seq_file.h>
  32. #include <linux/irq.h>
  33. #include <linux/percpu.h>
  34. #include <linux/clockchips.h>
  35. #include <linux/completion.h>
  36. #include <linux/of.h>
  37. #include <asm/atomic.h>
  38. #include <asm/cacheflush.h>
  39. #include <asm/cputype.h>
  40. #include <asm/mmu_context.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/pgalloc.h>
  43. #include <asm/processor.h>
  44. #include <asm/sections.h>
  45. #include <asm/tlbflush.h>
  46. #include <asm/ptrace.h>
  47. #include <asm/mmu_context.h>
  48. /*
  49. * as from 2.5, kernels no longer have an init_tasks structure
  50. * so we need some other way of telling a new secondary core
  51. * where to place its SVC stack
  52. */
  53. struct secondary_data secondary_data;
  54. volatile unsigned long secondary_holding_pen_release = -1;
  55. enum ipi_msg_type {
  56. IPI_RESCHEDULE,
  57. IPI_CALL_FUNC,
  58. IPI_CALL_FUNC_SINGLE,
  59. IPI_CPU_STOP,
  60. };
  61. static DEFINE_RAW_SPINLOCK(boot_lock);
  62. /*
  63. * Write secondary_holding_pen_release in a way that is guaranteed to be
  64. * visible to all observers, irrespective of whether they're taking part
  65. * in coherency or not. This is necessary for the hotplug code to work
  66. * reliably.
  67. */
  68. static void __cpuinit write_pen_release(int val)
  69. {
  70. void *start = (void *)&secondary_holding_pen_release;
  71. unsigned long size = sizeof(secondary_holding_pen_release);
  72. secondary_holding_pen_release = val;
  73. __flush_dcache_area(start, size);
  74. }
  75. /*
  76. * Boot a secondary CPU, and assign it the specified idle task.
  77. * This also gives us the initial stack to use for this CPU.
  78. */
  79. static int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  80. {
  81. unsigned long timeout;
  82. /*
  83. * Set synchronisation state between this boot processor
  84. * and the secondary one
  85. */
  86. raw_spin_lock(&boot_lock);
  87. /*
  88. * Update the pen release flag.
  89. */
  90. write_pen_release(cpu);
  91. /*
  92. * Send an event, causing the secondaries to read pen_release.
  93. */
  94. sev();
  95. timeout = jiffies + (1 * HZ);
  96. while (time_before(jiffies, timeout)) {
  97. if (secondary_holding_pen_release == -1UL)
  98. break;
  99. udelay(10);
  100. }
  101. /*
  102. * Now the secondary core is starting up let it run its
  103. * calibrations, then wait for it to finish
  104. */
  105. raw_spin_unlock(&boot_lock);
  106. return secondary_holding_pen_release != -1 ? -ENOSYS : 0;
  107. }
  108. static DECLARE_COMPLETION(cpu_running);
  109. int __cpuinit __cpu_up(unsigned int cpu, struct task_struct *idle)
  110. {
  111. int ret;
  112. /*
  113. * We need to tell the secondary core where to find its stack and the
  114. * page tables.
  115. */
  116. secondary_data.stack = task_stack_page(idle) + THREAD_START_SP;
  117. __flush_dcache_area(&secondary_data, sizeof(secondary_data));
  118. /*
  119. * Now bring the CPU into our world.
  120. */
  121. ret = boot_secondary(cpu, idle);
  122. if (ret == 0) {
  123. /*
  124. * CPU was successfully started, wait for it to come online or
  125. * time out.
  126. */
  127. wait_for_completion_timeout(&cpu_running,
  128. msecs_to_jiffies(1000));
  129. if (!cpu_online(cpu)) {
  130. pr_crit("CPU%u: failed to come online\n", cpu);
  131. ret = -EIO;
  132. }
  133. } else {
  134. pr_err("CPU%u: failed to boot: %d\n", cpu, ret);
  135. }
  136. secondary_data.stack = NULL;
  137. return ret;
  138. }
  139. /*
  140. * This is the secondary CPU boot entry. We're using this CPUs
  141. * idle thread stack, but a set of temporary page tables.
  142. */
  143. asmlinkage void __cpuinit secondary_start_kernel(void)
  144. {
  145. struct mm_struct *mm = &init_mm;
  146. unsigned int cpu = smp_processor_id();
  147. printk("CPU%u: Booted secondary processor\n", cpu);
  148. /*
  149. * All kernel threads share the same mm context; grab a
  150. * reference and switch to it.
  151. */
  152. atomic_inc(&mm->mm_count);
  153. current->active_mm = mm;
  154. cpumask_set_cpu(cpu, mm_cpumask(mm));
  155. /*
  156. * TTBR0 is only used for the identity mapping at this stage. Make it
  157. * point to zero page to avoid speculatively fetching new entries.
  158. */
  159. cpu_set_reserved_ttbr0();
  160. flush_tlb_all();
  161. preempt_disable();
  162. trace_hardirqs_off();
  163. /*
  164. * Let the primary processor know we're out of the
  165. * pen, then head off into the C entry point
  166. */
  167. write_pen_release(-1);
  168. /*
  169. * Synchronise with the boot thread.
  170. */
  171. raw_spin_lock(&boot_lock);
  172. raw_spin_unlock(&boot_lock);
  173. /*
  174. * Enable local interrupts.
  175. */
  176. notify_cpu_starting(cpu);
  177. local_irq_enable();
  178. local_fiq_enable();
  179. /*
  180. * OK, now it's safe to let the boot CPU continue. Wait for
  181. * the CPU migration code to notice that the CPU is online
  182. * before we continue.
  183. */
  184. set_cpu_online(cpu, true);
  185. while (!cpu_active(cpu))
  186. cpu_relax();
  187. /*
  188. * OK, it's off to the idle thread for us
  189. */
  190. cpu_idle();
  191. }
  192. void __init smp_cpus_done(unsigned int max_cpus)
  193. {
  194. unsigned long bogosum = loops_per_jiffy * num_online_cpus();
  195. pr_info("SMP: Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  196. num_online_cpus(), bogosum / (500000/HZ),
  197. (bogosum / (5000/HZ)) % 100);
  198. }
  199. void __init smp_prepare_boot_cpu(void)
  200. {
  201. }
  202. static void (*smp_cross_call)(const struct cpumask *, unsigned int);
  203. static phys_addr_t cpu_release_addr[NR_CPUS];
  204. /*
  205. * Enumerate the possible CPU set from the device tree.
  206. */
  207. void __init smp_init_cpus(void)
  208. {
  209. const char *enable_method;
  210. struct device_node *dn = NULL;
  211. int cpu = 0;
  212. while ((dn = of_find_node_by_type(dn, "cpu"))) {
  213. if (cpu >= NR_CPUS)
  214. goto next;
  215. /*
  216. * We currently support only the "spin-table" enable-method.
  217. */
  218. enable_method = of_get_property(dn, "enable-method", NULL);
  219. if (!enable_method || strcmp(enable_method, "spin-table")) {
  220. pr_err("CPU %d: missing or invalid enable-method property: %s\n",
  221. cpu, enable_method);
  222. goto next;
  223. }
  224. /*
  225. * Determine the address from which the CPU is polling.
  226. */
  227. if (of_property_read_u64(dn, "cpu-release-addr",
  228. &cpu_release_addr[cpu])) {
  229. pr_err("CPU %d: missing or invalid cpu-release-addr property\n",
  230. cpu);
  231. goto next;
  232. }
  233. set_cpu_possible(cpu, true);
  234. next:
  235. cpu++;
  236. }
  237. /* sanity check */
  238. if (cpu > NR_CPUS)
  239. pr_warning("no. of cores (%d) greater than configured maximum of %d - clipping\n",
  240. cpu, NR_CPUS);
  241. }
  242. void __init smp_prepare_cpus(unsigned int max_cpus)
  243. {
  244. int cpu;
  245. void **release_addr;
  246. unsigned int ncores = num_possible_cpus();
  247. /*
  248. * are we trying to boot more cores than exist?
  249. */
  250. if (max_cpus > ncores)
  251. max_cpus = ncores;
  252. /*
  253. * Initialise the present map (which describes the set of CPUs
  254. * actually populated at the present time) and release the
  255. * secondaries from the bootloader.
  256. */
  257. for_each_possible_cpu(cpu) {
  258. if (max_cpus == 0)
  259. break;
  260. if (!cpu_release_addr[cpu])
  261. continue;
  262. release_addr = __va(cpu_release_addr[cpu]);
  263. release_addr[0] = (void *)__pa(secondary_holding_pen);
  264. __flush_dcache_area(release_addr, sizeof(release_addr[0]));
  265. set_cpu_present(cpu, true);
  266. max_cpus--;
  267. }
  268. /*
  269. * Send an event to wake up the secondaries.
  270. */
  271. sev();
  272. }
  273. void __init set_smp_cross_call(void (*fn)(const struct cpumask *, unsigned int))
  274. {
  275. smp_cross_call = fn;
  276. }
  277. void arch_send_call_function_ipi_mask(const struct cpumask *mask)
  278. {
  279. smp_cross_call(mask, IPI_CALL_FUNC);
  280. }
  281. void arch_send_call_function_single_ipi(int cpu)
  282. {
  283. smp_cross_call(cpumask_of(cpu), IPI_CALL_FUNC_SINGLE);
  284. }
  285. static const char *ipi_types[NR_IPI] = {
  286. #define S(x,s) [x - IPI_RESCHEDULE] = s
  287. S(IPI_RESCHEDULE, "Rescheduling interrupts"),
  288. S(IPI_CALL_FUNC, "Function call interrupts"),
  289. S(IPI_CALL_FUNC_SINGLE, "Single function call interrupts"),
  290. S(IPI_CPU_STOP, "CPU stop interrupts"),
  291. };
  292. void show_ipi_list(struct seq_file *p, int prec)
  293. {
  294. unsigned int cpu, i;
  295. for (i = 0; i < NR_IPI; i++) {
  296. seq_printf(p, "%*s%u:%s", prec - 1, "IPI", i + IPI_RESCHEDULE,
  297. prec >= 4 ? " " : "");
  298. for_each_present_cpu(cpu)
  299. seq_printf(p, "%10u ",
  300. __get_irq_stat(cpu, ipi_irqs[i]));
  301. seq_printf(p, " %s\n", ipi_types[i]);
  302. }
  303. }
  304. u64 smp_irq_stat_cpu(unsigned int cpu)
  305. {
  306. u64 sum = 0;
  307. int i;
  308. for (i = 0; i < NR_IPI; i++)
  309. sum += __get_irq_stat(cpu, ipi_irqs[i]);
  310. return sum;
  311. }
  312. static DEFINE_RAW_SPINLOCK(stop_lock);
  313. /*
  314. * ipi_cpu_stop - handle IPI from smp_send_stop()
  315. */
  316. static void ipi_cpu_stop(unsigned int cpu)
  317. {
  318. if (system_state == SYSTEM_BOOTING ||
  319. system_state == SYSTEM_RUNNING) {
  320. raw_spin_lock(&stop_lock);
  321. pr_crit("CPU%u: stopping\n", cpu);
  322. dump_stack();
  323. raw_spin_unlock(&stop_lock);
  324. }
  325. set_cpu_online(cpu, false);
  326. local_fiq_disable();
  327. local_irq_disable();
  328. while (1)
  329. cpu_relax();
  330. }
  331. /*
  332. * Main handler for inter-processor interrupts
  333. */
  334. void handle_IPI(int ipinr, struct pt_regs *regs)
  335. {
  336. unsigned int cpu = smp_processor_id();
  337. struct pt_regs *old_regs = set_irq_regs(regs);
  338. if (ipinr >= IPI_RESCHEDULE && ipinr < IPI_RESCHEDULE + NR_IPI)
  339. __inc_irq_stat(cpu, ipi_irqs[ipinr - IPI_RESCHEDULE]);
  340. switch (ipinr) {
  341. case IPI_RESCHEDULE:
  342. scheduler_ipi();
  343. break;
  344. case IPI_CALL_FUNC:
  345. irq_enter();
  346. generic_smp_call_function_interrupt();
  347. irq_exit();
  348. break;
  349. case IPI_CALL_FUNC_SINGLE:
  350. irq_enter();
  351. generic_smp_call_function_single_interrupt();
  352. irq_exit();
  353. break;
  354. case IPI_CPU_STOP:
  355. irq_enter();
  356. ipi_cpu_stop(cpu);
  357. irq_exit();
  358. break;
  359. default:
  360. pr_crit("CPU%u: Unknown IPI message 0x%x\n", cpu, ipinr);
  361. break;
  362. }
  363. set_irq_regs(old_regs);
  364. }
  365. void smp_send_reschedule(int cpu)
  366. {
  367. smp_cross_call(cpumask_of(cpu), IPI_RESCHEDULE);
  368. }
  369. void smp_send_stop(void)
  370. {
  371. unsigned long timeout;
  372. if (num_online_cpus() > 1) {
  373. cpumask_t mask;
  374. cpumask_copy(&mask, cpu_online_mask);
  375. cpu_clear(smp_processor_id(), mask);
  376. smp_cross_call(&mask, IPI_CPU_STOP);
  377. }
  378. /* Wait up to one second for other CPUs to stop */
  379. timeout = USEC_PER_SEC;
  380. while (num_online_cpus() > 1 && timeout--)
  381. udelay(1);
  382. if (num_online_cpus() > 1)
  383. pr_warning("SMP: failed to stop secondary CPUs\n");
  384. }
  385. /*
  386. * not supported here
  387. */
  388. int setup_profiling_timer(unsigned int multiplier)
  389. {
  390. return -EINVAL;
  391. }