head.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * Low-level CPU initialisation
  3. * Based on arch/arm/kernel/head.S
  4. *
  5. * Copyright (C) 1994-2002 Russell King
  6. * Copyright (C) 2003-2012 ARM Ltd.
  7. * Authors: Catalin Marinas <catalin.marinas@arm.com>
  8. * Will Deacon <will.deacon@arm.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include <linux/linkage.h>
  23. #include <linux/init.h>
  24. #include <asm/assembler.h>
  25. #include <asm/ptrace.h>
  26. #include <asm/asm-offsets.h>
  27. #include <asm/memory.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/pgtable-hwdef.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/page.h>
  32. /*
  33. * swapper_pg_dir is the virtual address of the initial page table. We place
  34. * the page tables 3 * PAGE_SIZE below KERNEL_RAM_VADDR. The idmap_pg_dir has
  35. * 2 pages and is placed below swapper_pg_dir.
  36. */
  37. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  38. #if (KERNEL_RAM_VADDR & 0xfffff) != 0x80000
  39. #error KERNEL_RAM_VADDR must start at 0xXXX80000
  40. #endif
  41. #define SWAPPER_DIR_SIZE (3 * PAGE_SIZE)
  42. #define IDMAP_DIR_SIZE (2 * PAGE_SIZE)
  43. .globl swapper_pg_dir
  44. .equ swapper_pg_dir, KERNEL_RAM_VADDR - SWAPPER_DIR_SIZE
  45. .globl idmap_pg_dir
  46. .equ idmap_pg_dir, swapper_pg_dir - IDMAP_DIR_SIZE
  47. .macro pgtbl, ttb0, ttb1, phys
  48. add \ttb1, \phys, #TEXT_OFFSET - SWAPPER_DIR_SIZE
  49. sub \ttb0, \ttb1, #IDMAP_DIR_SIZE
  50. .endm
  51. #ifdef CONFIG_ARM64_64K_PAGES
  52. #define BLOCK_SHIFT PAGE_SHIFT
  53. #define BLOCK_SIZE PAGE_SIZE
  54. #else
  55. #define BLOCK_SHIFT SECTION_SHIFT
  56. #define BLOCK_SIZE SECTION_SIZE
  57. #endif
  58. #define KERNEL_START KERNEL_RAM_VADDR
  59. #define KERNEL_END _end
  60. /*
  61. * Initial memory map attributes.
  62. */
  63. #ifndef CONFIG_SMP
  64. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
  65. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
  66. #else
  67. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
  68. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
  69. #endif
  70. #ifdef CONFIG_ARM64_64K_PAGES
  71. #define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
  72. #define IO_MMUFLAGS PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_XN | PTE_FLAGS
  73. #else
  74. #define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
  75. #define IO_MMUFLAGS PMD_ATTRINDX(MT_DEVICE_nGnRE) | PMD_SECT_XN | PMD_FLAGS
  76. #endif
  77. /*
  78. * Kernel startup entry point.
  79. * ---------------------------
  80. *
  81. * The requirements are:
  82. * MMU = off, D-cache = off, I-cache = on or off,
  83. * x0 = physical address to the FDT blob.
  84. *
  85. * This code is mostly position independent so you call this at
  86. * __pa(PAGE_OFFSET + TEXT_OFFSET).
  87. *
  88. * Note that the callee-saved registers are used for storing variables
  89. * that are useful before the MMU is enabled. The allocations are described
  90. * in the entry routines.
  91. */
  92. __HEAD
  93. /*
  94. * DO NOT MODIFY. Image header expected by Linux boot-loaders.
  95. */
  96. b stext // branch to kernel start, magic
  97. .long 0 // reserved
  98. .quad TEXT_OFFSET // Image load offset from start of RAM
  99. .quad 0 // reserved
  100. .quad 0 // reserved
  101. ENTRY(stext)
  102. mov x21, x0 // x21=FDT
  103. bl el2_setup // Drop to EL1
  104. mrs x22, midr_el1 // x22=cpuid
  105. mov x0, x22
  106. bl lookup_processor_type
  107. mov x23, x0 // x23=current cpu_table
  108. cbz x23, __error_p // invalid processor (x23=0)?
  109. bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
  110. bl __vet_fdt
  111. bl __create_page_tables // x25=TTBR0, x26=TTBR1
  112. /*
  113. * The following calls CPU specific code in a position independent
  114. * manner. See arch/arm64/mm/proc.S for details. x23 = base of
  115. * cpu_info structure selected by lookup_processor_type above.
  116. * On return, the CPU will be ready for the MMU to be turned on and
  117. * the TCR will have been set.
  118. */
  119. ldr x27, __switch_data // address to jump to after
  120. // MMU has been enabled
  121. adr lr, __enable_mmu // return (PIC) address
  122. ldr x12, [x23, #CPU_INFO_SETUP]
  123. add x12, x12, x28 // __virt_to_phys
  124. br x12 // initialise processor
  125. ENDPROC(stext)
  126. /*
  127. * If we're fortunate enough to boot at EL2, ensure that the world is
  128. * sane before dropping to EL1.
  129. */
  130. ENTRY(el2_setup)
  131. mrs x0, CurrentEL
  132. cmp x0, #PSR_MODE_EL2t
  133. ccmp x0, #PSR_MODE_EL2h, #0x4, ne
  134. b.eq 1f
  135. ret
  136. /* Hyp configuration. */
  137. 1: mov x0, #(1 << 31) // 64-bit EL1
  138. msr hcr_el2, x0
  139. /* Generic timers. */
  140. mrs x0, cnthctl_el2
  141. orr x0, x0, #3 // Enable EL1 physical timers
  142. msr cnthctl_el2, x0
  143. /* Populate ID registers. */
  144. mrs x0, midr_el1
  145. mrs x1, mpidr_el1
  146. msr vpidr_el2, x0
  147. msr vmpidr_el2, x1
  148. /* sctlr_el1 */
  149. mov x0, #0x0800 // Set/clear RES{1,0} bits
  150. movk x0, #0x30d0, lsl #16
  151. msr sctlr_el1, x0
  152. /* Coprocessor traps. */
  153. mov x0, #0x33ff
  154. msr cptr_el2, x0 // Disable copro. traps to EL2
  155. #ifdef CONFIG_COMPAT
  156. msr hstr_el2, xzr // Disable CP15 traps to EL2
  157. #endif
  158. /* spsr */
  159. mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
  160. PSR_MODE_EL1h)
  161. msr spsr_el2, x0
  162. msr elr_el2, lr
  163. eret
  164. ENDPROC(el2_setup)
  165. .align 3
  166. 2: .quad .
  167. .quad PAGE_OFFSET
  168. #ifdef CONFIG_SMP
  169. .pushsection .smp.pen.text, "ax"
  170. .align 3
  171. 1: .quad .
  172. .quad secondary_holding_pen_release
  173. /*
  174. * This provides a "holding pen" for platforms to hold all secondary
  175. * cores are held until we're ready for them to initialise.
  176. */
  177. ENTRY(secondary_holding_pen)
  178. bl el2_setup // Drop to EL1
  179. mrs x0, mpidr_el1
  180. and x0, x0, #15 // CPU number
  181. adr x1, 1b
  182. ldp x2, x3, [x1]
  183. sub x1, x1, x2
  184. add x3, x3, x1
  185. pen: ldr x4, [x3]
  186. cmp x4, x0
  187. b.eq secondary_startup
  188. wfe
  189. b pen
  190. ENDPROC(secondary_holding_pen)
  191. .popsection
  192. ENTRY(secondary_startup)
  193. /*
  194. * Common entry point for secondary CPUs.
  195. */
  196. mrs x22, midr_el1 // x22=cpuid
  197. mov x0, x22
  198. bl lookup_processor_type
  199. mov x23, x0 // x23=current cpu_table
  200. cbz x23, __error_p // invalid processor (x23=0)?
  201. bl __calc_phys_offset // x24=phys offset
  202. pgtbl x25, x26, x24 // x25=TTBR0, x26=TTBR1
  203. ldr x12, [x23, #CPU_INFO_SETUP]
  204. add x12, x12, x28 // __virt_to_phys
  205. blr x12 // initialise processor
  206. ldr x21, =secondary_data
  207. ldr x27, =__secondary_switched // address to jump to after enabling the MMU
  208. b __enable_mmu
  209. ENDPROC(secondary_startup)
  210. ENTRY(__secondary_switched)
  211. ldr x0, [x21] // get secondary_data.stack
  212. mov sp, x0
  213. mov x29, #0
  214. b secondary_start_kernel
  215. ENDPROC(__secondary_switched)
  216. #endif /* CONFIG_SMP */
  217. /*
  218. * Setup common bits before finally enabling the MMU. Essentially this is just
  219. * loading the page table pointer and vector base registers.
  220. *
  221. * On entry to this code, x0 must contain the SCTLR_EL1 value for turning on
  222. * the MMU.
  223. */
  224. __enable_mmu:
  225. ldr x5, =vectors
  226. msr vbar_el1, x5
  227. msr ttbr0_el1, x25 // load TTBR0
  228. msr ttbr1_el1, x26 // load TTBR1
  229. isb
  230. b __turn_mmu_on
  231. ENDPROC(__enable_mmu)
  232. /*
  233. * Enable the MMU. This completely changes the structure of the visible memory
  234. * space. You will not be able to trace execution through this.
  235. *
  236. * x0 = system control register
  237. * x27 = *virtual* address to jump to upon completion
  238. *
  239. * other registers depend on the function called upon completion
  240. */
  241. .align 6
  242. __turn_mmu_on:
  243. msr sctlr_el1, x0
  244. isb
  245. br x27
  246. ENDPROC(__turn_mmu_on)
  247. /*
  248. * Calculate the start of physical memory.
  249. */
  250. __calc_phys_offset:
  251. adr x0, 1f
  252. ldp x1, x2, [x0]
  253. sub x28, x0, x1 // x28 = PHYS_OFFSET - PAGE_OFFSET
  254. add x24, x2, x28 // x24 = PHYS_OFFSET
  255. ret
  256. ENDPROC(__calc_phys_offset)
  257. .align 3
  258. 1: .quad .
  259. .quad PAGE_OFFSET
  260. /*
  261. * Macro to populate the PGD for the corresponding block entry in the next
  262. * level (tbl) for the given virtual address.
  263. *
  264. * Preserves: pgd, tbl, virt
  265. * Corrupts: tmp1, tmp2
  266. */
  267. .macro create_pgd_entry, pgd, tbl, virt, tmp1, tmp2
  268. lsr \tmp1, \virt, #PGDIR_SHIFT
  269. and \tmp1, \tmp1, #PTRS_PER_PGD - 1 // PGD index
  270. orr \tmp2, \tbl, #3 // PGD entry table type
  271. str \tmp2, [\pgd, \tmp1, lsl #3]
  272. .endm
  273. /*
  274. * Macro to populate block entries in the page table for the start..end
  275. * virtual range (inclusive).
  276. *
  277. * Preserves: tbl, flags
  278. * Corrupts: phys, start, end, pstate
  279. */
  280. .macro create_block_map, tbl, flags, phys, start, end, idmap=0
  281. lsr \phys, \phys, #BLOCK_SHIFT
  282. .if \idmap
  283. and \start, \phys, #PTRS_PER_PTE - 1 // table index
  284. .else
  285. lsr \start, \start, #BLOCK_SHIFT
  286. and \start, \start, #PTRS_PER_PTE - 1 // table index
  287. .endif
  288. orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
  289. .ifnc \start,\end
  290. lsr \end, \end, #BLOCK_SHIFT
  291. and \end, \end, #PTRS_PER_PTE - 1 // table end index
  292. .endif
  293. 9999: str \phys, [\tbl, \start, lsl #3] // store the entry
  294. .ifnc \start,\end
  295. add \start, \start, #1 // next entry
  296. add \phys, \phys, #BLOCK_SIZE // next block
  297. cmp \start, \end
  298. b.ls 9999b
  299. .endif
  300. .endm
  301. /*
  302. * Setup the initial page tables. We only setup the barest amount which is
  303. * required to get the kernel running. The following sections are required:
  304. * - identity mapping to enable the MMU (low address, TTBR0)
  305. * - first few MB of the kernel linear mapping to jump to once the MMU has
  306. * been enabled, including the FDT blob (TTBR1)
  307. */
  308. __create_page_tables:
  309. pgtbl x25, x26, x24 // idmap_pg_dir and swapper_pg_dir addresses
  310. /*
  311. * Clear the idmap and swapper page tables.
  312. */
  313. mov x0, x25
  314. add x6, x26, #SWAPPER_DIR_SIZE
  315. 1: stp xzr, xzr, [x0], #16
  316. stp xzr, xzr, [x0], #16
  317. stp xzr, xzr, [x0], #16
  318. stp xzr, xzr, [x0], #16
  319. cmp x0, x6
  320. b.lo 1b
  321. ldr x7, =MM_MMUFLAGS
  322. /*
  323. * Create the identity mapping.
  324. */
  325. add x0, x25, #PAGE_SIZE // section table address
  326. adr x3, __turn_mmu_on // virtual/physical address
  327. create_pgd_entry x25, x0, x3, x5, x6
  328. create_block_map x0, x7, x3, x5, x5, idmap=1
  329. /*
  330. * Map the kernel image (starting with PHYS_OFFSET).
  331. */
  332. add x0, x26, #PAGE_SIZE // section table address
  333. mov x5, #PAGE_OFFSET
  334. create_pgd_entry x26, x0, x5, x3, x6
  335. ldr x6, =KERNEL_END - 1
  336. mov x3, x24 // phys offset
  337. create_block_map x0, x7, x3, x5, x6
  338. /*
  339. * Map the FDT blob (maximum 2MB; must be within 512MB of
  340. * PHYS_OFFSET).
  341. */
  342. mov x3, x21 // FDT phys address
  343. and x3, x3, #~((1 << 21) - 1) // 2MB aligned
  344. mov x6, #PAGE_OFFSET
  345. sub x5, x3, x24 // subtract PHYS_OFFSET
  346. tst x5, #~((1 << 29) - 1) // within 512MB?
  347. csel x21, xzr, x21, ne // zero the FDT pointer
  348. b.ne 1f
  349. add x5, x5, x6 // __va(FDT blob)
  350. add x6, x5, #1 << 21 // 2MB for the FDT blob
  351. sub x6, x6, #1 // inclusive range
  352. create_block_map x0, x7, x3, x5, x6
  353. 1:
  354. ret
  355. ENDPROC(__create_page_tables)
  356. .ltorg
  357. .align 3
  358. .type __switch_data, %object
  359. __switch_data:
  360. .quad __mmap_switched
  361. .quad __data_loc // x4
  362. .quad _data // x5
  363. .quad __bss_start // x6
  364. .quad _end // x7
  365. .quad processor_id // x4
  366. .quad __fdt_pointer // x5
  367. .quad memstart_addr // x6
  368. .quad init_thread_union + THREAD_START_SP // sp
  369. /*
  370. * The following fragment of code is executed with the MMU on in MMU mode, and
  371. * uses absolute addresses; this is not position independent.
  372. */
  373. __mmap_switched:
  374. adr x3, __switch_data + 8
  375. ldp x4, x5, [x3], #16
  376. ldp x6, x7, [x3], #16
  377. cmp x4, x5 // Copy data segment if needed
  378. 1: ccmp x5, x6, #4, ne
  379. b.eq 2f
  380. ldr x16, [x4], #8
  381. str x16, [x5], #8
  382. b 1b
  383. 2:
  384. 1: cmp x6, x7
  385. b.hs 2f
  386. str xzr, [x6], #8 // Clear BSS
  387. b 1b
  388. 2:
  389. ldp x4, x5, [x3], #16
  390. ldr x6, [x3], #8
  391. ldr x16, [x3]
  392. mov sp, x16
  393. str x22, [x4] // Save processor ID
  394. str x21, [x5] // Save FDT pointer
  395. str x24, [x6] // Save PHYS_OFFSET
  396. mov x29, #0
  397. b start_kernel
  398. ENDPROC(__mmap_switched)
  399. /*
  400. * Exception handling. Something went wrong and we can't proceed. We ought to
  401. * tell the user, but since we don't have any guarantee that we're even
  402. * running on the right architecture, we do virtually nothing.
  403. */
  404. __error_p:
  405. ENDPROC(__error_p)
  406. __error:
  407. 1: nop
  408. b 1b
  409. ENDPROC(__error)
  410. /*
  411. * This function gets the processor ID in w0 and searches the cpu_table[] for
  412. * a match. It returns a pointer to the struct cpu_info it found. The
  413. * cpu_table[] must end with an empty (all zeros) structure.
  414. *
  415. * This routine can be called via C code and it needs to work with the MMU
  416. * both disabled and enabled (the offset is calculated automatically).
  417. */
  418. ENTRY(lookup_processor_type)
  419. adr x1, __lookup_processor_type_data
  420. ldp x2, x3, [x1]
  421. sub x1, x1, x2 // get offset between VA and PA
  422. add x3, x3, x1 // convert VA to PA
  423. 1:
  424. ldp w5, w6, [x3] // load cpu_id_val and cpu_id_mask
  425. cbz w5, 2f // end of list?
  426. and w6, w6, w0
  427. cmp w5, w6
  428. b.eq 3f
  429. add x3, x3, #CPU_INFO_SZ
  430. b 1b
  431. 2:
  432. mov x3, #0 // unknown processor
  433. 3:
  434. mov x0, x3
  435. ret
  436. ENDPROC(lookup_processor_type)
  437. .align 3
  438. .type __lookup_processor_type_data, %object
  439. __lookup_processor_type_data:
  440. .quad .
  441. .quad cpu_table
  442. .size __lookup_processor_type_data, . - __lookup_processor_type_data
  443. /*
  444. * Determine validity of the x21 FDT pointer.
  445. * The dtb must be 8-byte aligned and live in the first 512M of memory.
  446. */
  447. __vet_fdt:
  448. tst x21, #0x7
  449. b.ne 1f
  450. cmp x21, x24
  451. b.lt 1f
  452. mov x0, #(1 << 29)
  453. add x0, x0, x24
  454. cmp x21, x0
  455. b.ge 1f
  456. ret
  457. 1:
  458. mov x21, #0
  459. ret
  460. ENDPROC(__vet_fdt)