clock.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * OMAP clock: data structure definitions, function prototypes, shared macros
  3. *
  4. * Copyright (C) 2004-2005, 2008-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ARCH_ARM_OMAP_CLOCK_H
  13. #define __ARCH_ARM_OMAP_CLOCK_H
  14. #include <linux/list.h>
  15. struct module;
  16. struct clk;
  17. struct clockdomain;
  18. /* Temporary, needed during the common clock framework conversion */
  19. #define __clk_get_name(clk) (clk->name)
  20. #define __clk_get_parent(clk) (clk->parent)
  21. #define __clk_get_rate(clk) (clk->rate)
  22. /**
  23. * struct clkops - some clock function pointers
  24. * @enable: fn ptr that enables the current clock in hardware
  25. * @disable: fn ptr that enables the current clock in hardware
  26. * @find_idlest: function returning the IDLEST register for the clock's IP blk
  27. * @find_companion: function returning the "companion" clk reg for the clock
  28. * @allow_idle: fn ptr that enables autoidle for the current clock in hardware
  29. * @deny_idle: fn ptr that disables autoidle for the current clock in hardware
  30. *
  31. * A "companion" clk is an accompanying clock to the one being queried
  32. * that must be enabled for the IP module connected to the clock to
  33. * become accessible by the hardware. Neither @find_idlest nor
  34. * @find_companion should be needed; that information is IP
  35. * block-specific; the hwmod code has been created to handle this, but
  36. * until hwmod data is ready and drivers have been converted to use PM
  37. * runtime calls in place of clk_enable()/clk_disable(), @find_idlest and
  38. * @find_companion must, unfortunately, remain.
  39. */
  40. struct clkops {
  41. int (*enable)(struct clk *);
  42. void (*disable)(struct clk *);
  43. void (*find_idlest)(struct clk *, void __iomem **,
  44. u8 *, u8 *);
  45. void (*find_companion)(struct clk *, void __iomem **,
  46. u8 *);
  47. void (*allow_idle)(struct clk *);
  48. void (*deny_idle)(struct clk *);
  49. };
  50. #ifdef CONFIG_ARCH_OMAP2PLUS
  51. /* struct clksel_rate.flags possibilities */
  52. #define RATE_IN_242X (1 << 0)
  53. #define RATE_IN_243X (1 << 1)
  54. #define RATE_IN_3430ES1 (1 << 2) /* 3430ES1 rates only */
  55. #define RATE_IN_3430ES2PLUS (1 << 3) /* 3430 ES >= 2 rates only */
  56. #define RATE_IN_36XX (1 << 4)
  57. #define RATE_IN_4430 (1 << 5)
  58. #define RATE_IN_TI816X (1 << 6)
  59. #define RATE_IN_4460 (1 << 7)
  60. #define RATE_IN_AM33XX (1 << 8)
  61. #define RATE_IN_TI814X (1 << 9)
  62. #define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
  63. #define RATE_IN_34XX (RATE_IN_3430ES1 | RATE_IN_3430ES2PLUS)
  64. #define RATE_IN_3XXX (RATE_IN_34XX | RATE_IN_36XX)
  65. #define RATE_IN_44XX (RATE_IN_4430 | RATE_IN_4460)
  66. /* RATE_IN_3430ES2PLUS_36XX includes 34xx/35xx with ES >=2, and all 36xx/37xx */
  67. #define RATE_IN_3430ES2PLUS_36XX (RATE_IN_3430ES2PLUS | RATE_IN_36XX)
  68. /**
  69. * struct clksel_rate - register bitfield values corresponding to clk divisors
  70. * @val: register bitfield value (shifted to bit 0)
  71. * @div: clock divisor corresponding to @val
  72. * @flags: (see "struct clksel_rate.flags possibilities" above)
  73. *
  74. * @val should match the value of a read from struct clk.clksel_reg
  75. * AND'ed with struct clk.clksel_mask, shifted right to bit 0.
  76. *
  77. * @div is the divisor that should be applied to the parent clock's rate
  78. * to produce the current clock's rate.
  79. */
  80. struct clksel_rate {
  81. u32 val;
  82. u8 div;
  83. u16 flags;
  84. };
  85. /**
  86. * struct clksel - available parent clocks, and a pointer to their divisors
  87. * @parent: struct clk * to a possible parent clock
  88. * @rates: available divisors for this parent clock
  89. *
  90. * A struct clksel is always associated with one or more struct clks
  91. * and one or more struct clksel_rates.
  92. */
  93. struct clksel {
  94. struct clk *parent;
  95. const struct clksel_rate *rates;
  96. };
  97. /**
  98. * struct dpll_data - DPLL registers and integration data
  99. * @mult_div1_reg: register containing the DPLL M and N bitfields
  100. * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
  101. * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
  102. * @clk_bypass: struct clk pointer to the clock's bypass clock input
  103. * @clk_ref: struct clk pointer to the clock's reference clock input
  104. * @control_reg: register containing the DPLL mode bitfield
  105. * @enable_mask: mask of the DPLL mode bitfield in @control_reg
  106. * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
  107. * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
  108. * @max_multiplier: maximum valid non-bypass multiplier value (actual)
  109. * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
  110. * @min_divider: minimum valid non-bypass divider value (actual)
  111. * @max_divider: maximum valid non-bypass divider value (actual)
  112. * @modes: possible values of @enable_mask
  113. * @autoidle_reg: register containing the DPLL autoidle mode bitfield
  114. * @idlest_reg: register containing the DPLL idle status bitfield
  115. * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
  116. * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
  117. * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
  118. * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
  119. * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
  120. * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
  121. * @flags: DPLL type/features (see below)
  122. *
  123. * Possible values for @flags:
  124. * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
  125. *
  126. * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
  127. *
  128. * XXX Some DPLLs have multiple bypass inputs, so it's not technically
  129. * correct to only have one @clk_bypass pointer.
  130. *
  131. * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
  132. * @last_rounded_n) should be separated from the runtime-fixed fields
  133. * and placed into a different structure, so that the runtime-fixed data
  134. * can be placed into read-only space.
  135. */
  136. struct dpll_data {
  137. void __iomem *mult_div1_reg;
  138. u32 mult_mask;
  139. u32 div1_mask;
  140. struct clk *clk_bypass;
  141. struct clk *clk_ref;
  142. void __iomem *control_reg;
  143. u32 enable_mask;
  144. unsigned long last_rounded_rate;
  145. u16 last_rounded_m;
  146. u16 max_multiplier;
  147. u8 last_rounded_n;
  148. u8 min_divider;
  149. u16 max_divider;
  150. u8 modes;
  151. void __iomem *autoidle_reg;
  152. void __iomem *idlest_reg;
  153. u32 autoidle_mask;
  154. u32 freqsel_mask;
  155. u32 idlest_mask;
  156. u32 dco_mask;
  157. u32 sddiv_mask;
  158. u8 auto_recal_bit;
  159. u8 recal_en_bit;
  160. u8 recal_st_bit;
  161. u8 flags;
  162. };
  163. #endif
  164. /*
  165. * struct clk.flags possibilities
  166. *
  167. * XXX document the rest of the clock flags here
  168. *
  169. * CLOCK_CLKOUTX2: (OMAP4 only) DPLL CLKOUT and CLKOUTX2 GATE_CTRL
  170. * bits share the same register. This flag allows the
  171. * omap4_dpllmx*() code to determine which GATE_CTRL bit field
  172. * should be used. This is a temporary solution - a better approach
  173. * would be to associate clock type-specific data with the clock,
  174. * similar to the struct dpll_data approach.
  175. */
  176. #define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */
  177. #define CLOCK_IDLE_CONTROL (1 << 1)
  178. #define CLOCK_NO_IDLE_PARENT (1 << 2)
  179. #define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */
  180. #define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */
  181. #define CLOCK_CLKOUTX2 (1 << 5)
  182. /**
  183. * struct clk - OMAP struct clk
  184. * @node: list_head connecting this clock into the full clock list
  185. * @ops: struct clkops * for this clock
  186. * @name: the name of the clock in the hardware (used in hwmod data and debug)
  187. * @parent: pointer to this clock's parent struct clk
  188. * @children: list_head connecting to the child clks' @sibling list_heads
  189. * @sibling: list_head connecting this clk to its parent clk's @children
  190. * @rate: current clock rate
  191. * @enable_reg: register to write to enable the clock (see @enable_bit)
  192. * @recalc: fn ptr that returns the clock's current rate
  193. * @set_rate: fn ptr that can change the clock's current rate
  194. * @round_rate: fn ptr that can round the clock's current rate
  195. * @init: fn ptr to do clock-specific initialization
  196. * @enable_bit: bitshift to write to enable/disable the clock (see @enable_reg)
  197. * @usecount: number of users that have requested this clock to be enabled
  198. * @fixed_div: when > 0, this clock's rate is its parent's rate / @fixed_div
  199. * @flags: see "struct clk.flags possibilities" above
  200. * @clksel_reg: for clksel clks, register va containing src/divisor select
  201. * @clksel_mask: bitmask in @clksel_reg for the src/divisor selector
  202. * @clksel: for clksel clks, pointer to struct clksel for this clock
  203. * @dpll_data: for DPLLs, pointer to struct dpll_data for this clock
  204. * @clkdm_name: clockdomain name that this clock is contained in
  205. * @clkdm: pointer to struct clockdomain, resolved from @clkdm_name at runtime
  206. * @rate_offset: bitshift for rate selection bitfield (OMAP1 only)
  207. * @src_offset: bitshift for source selection bitfield (OMAP1 only)
  208. *
  209. * XXX @rate_offset, @src_offset should probably be removed and OMAP1
  210. * clock code converted to use clksel.
  211. *
  212. * XXX @usecount is poorly named. It should be "enable_count" or
  213. * something similar. "users" in the description refers to kernel
  214. * code (core code or drivers) that have called clk_enable() and not
  215. * yet called clk_disable(); the usecount of parent clocks is also
  216. * incremented by the clock code when clk_enable() is called on child
  217. * clocks and decremented by the clock code when clk_disable() is
  218. * called on child clocks.
  219. *
  220. * XXX @clkdm, @usecount, @children, @sibling should be marked for
  221. * internal use only.
  222. *
  223. * @children and @sibling are used to optimize parent-to-child clock
  224. * tree traversals. (child-to-parent traversals use @parent.)
  225. *
  226. * XXX The notion of the clock's current rate probably needs to be
  227. * separated from the clock's target rate.
  228. */
  229. struct clk {
  230. struct list_head node;
  231. const struct clkops *ops;
  232. const char *name;
  233. struct clk *parent;
  234. struct list_head children;
  235. struct list_head sibling; /* node for children */
  236. unsigned long rate;
  237. void __iomem *enable_reg;
  238. unsigned long (*recalc)(struct clk *);
  239. int (*set_rate)(struct clk *, unsigned long);
  240. long (*round_rate)(struct clk *, unsigned long);
  241. void (*init)(struct clk *);
  242. u8 enable_bit;
  243. s8 usecount;
  244. u8 fixed_div;
  245. u8 flags;
  246. #ifdef CONFIG_ARCH_OMAP2PLUS
  247. void __iomem *clksel_reg;
  248. u32 clksel_mask;
  249. const struct clksel *clksel;
  250. struct dpll_data *dpll_data;
  251. const char *clkdm_name;
  252. struct clockdomain *clkdm;
  253. #else
  254. u8 rate_offset;
  255. u8 src_offset;
  256. #endif
  257. #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
  258. struct dentry *dent; /* For visible tree hierarchy */
  259. #endif
  260. };
  261. struct clk_functions {
  262. int (*clk_enable)(struct clk *clk);
  263. void (*clk_disable)(struct clk *clk);
  264. long (*clk_round_rate)(struct clk *clk, unsigned long rate);
  265. int (*clk_set_rate)(struct clk *clk, unsigned long rate);
  266. int (*clk_set_parent)(struct clk *clk, struct clk *parent);
  267. void (*clk_allow_idle)(struct clk *clk);
  268. void (*clk_deny_idle)(struct clk *clk);
  269. void (*clk_disable_unused)(struct clk *clk);
  270. };
  271. extern int mpurate;
  272. extern int clk_init(struct clk_functions *custom_clocks);
  273. extern void clk_preinit(struct clk *clk);
  274. extern int clk_register(struct clk *clk);
  275. extern void clk_reparent(struct clk *child, struct clk *parent);
  276. extern void clk_unregister(struct clk *clk);
  277. extern void propagate_rate(struct clk *clk);
  278. extern void recalculate_root_clocks(void);
  279. extern unsigned long followparent_recalc(struct clk *clk);
  280. extern void clk_enable_init_clocks(void);
  281. unsigned long omap_fixed_divisor_recalc(struct clk *clk);
  282. extern struct clk *omap_clk_get_by_name(const char *name);
  283. extern int omap_clk_enable_autoidle_all(void);
  284. extern int omap_clk_disable_autoidle_all(void);
  285. extern const struct clkops clkops_null;
  286. extern struct clk dummy_ck;
  287. #endif