counter_32k.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /*
  2. * OMAP 32ksynctimer/counter_32k-related code
  3. *
  4. * Copyright (C) 2009 Texas Instruments
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Tony Lindgren <tony@atomide.com>
  7. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/clk.h>
  18. #include <linux/err.h>
  19. #include <linux/io.h>
  20. #include <linux/clocksource.h>
  21. #include <asm/mach/time.h>
  22. #include <asm/sched_clock.h>
  23. #include <plat/common.h>
  24. #include <plat/clock.h>
  25. /* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
  26. #define OMAP2_32KSYNCNT_REV_OFF 0x0
  27. #define OMAP2_32KSYNCNT_REV_SCHEME (0x3 << 30)
  28. #define OMAP2_32KSYNCNT_CR_OFF_LOW 0x10
  29. #define OMAP2_32KSYNCNT_CR_OFF_HIGH 0x30
  30. /*
  31. * 32KHz clocksource ... always available, on pretty most chips except
  32. * OMAP 730 and 1510. Other timers could be used as clocksources, with
  33. * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
  34. * but systems won't necessarily want to spend resources that way.
  35. */
  36. static void __iomem *sync32k_cnt_reg;
  37. static u32 notrace omap_32k_read_sched_clock(void)
  38. {
  39. return sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
  40. }
  41. /**
  42. * omap_read_persistent_clock - Return time from a persistent clock.
  43. *
  44. * Reads the time from a source which isn't disabled during PM, the
  45. * 32k sync timer. Convert the cycles elapsed since last read into
  46. * nsecs and adds to a monotonically increasing timespec.
  47. */
  48. static struct timespec persistent_ts;
  49. static cycles_t cycles;
  50. static unsigned int persistent_mult, persistent_shift;
  51. static DEFINE_SPINLOCK(read_persistent_clock_lock);
  52. static void omap_read_persistent_clock(struct timespec *ts)
  53. {
  54. unsigned long long nsecs;
  55. cycles_t last_cycles;
  56. unsigned long flags;
  57. spin_lock_irqsave(&read_persistent_clock_lock, flags);
  58. last_cycles = cycles;
  59. cycles = sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
  60. nsecs = clocksource_cyc2ns(cycles - last_cycles,
  61. persistent_mult, persistent_shift);
  62. timespec_add_ns(&persistent_ts, nsecs);
  63. *ts = persistent_ts;
  64. spin_unlock_irqrestore(&read_persistent_clock_lock, flags);
  65. }
  66. /**
  67. * omap_init_clocksource_32k - setup and register counter 32k as a
  68. * kernel clocksource
  69. * @pbase: base addr of counter_32k module
  70. * @size: size of counter_32k to map
  71. *
  72. * Returns 0 upon success or negative error code upon failure.
  73. *
  74. */
  75. int __init omap_init_clocksource_32k(void __iomem *vbase)
  76. {
  77. int ret;
  78. /*
  79. * 32k sync Counter IP register offsets vary between the
  80. * highlander version and the legacy ones.
  81. * The 'SCHEME' bits(30-31) of the revision register is used
  82. * to identify the version.
  83. */
  84. if (__raw_readl(vbase + OMAP2_32KSYNCNT_REV_OFF) &
  85. OMAP2_32KSYNCNT_REV_SCHEME)
  86. sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_HIGH;
  87. else
  88. sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_LOW;
  89. /*
  90. * 120000 rough estimate from the calculations in
  91. * __clocksource_updatefreq_scale.
  92. */
  93. clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
  94. 32768, NSEC_PER_SEC, 120000);
  95. ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
  96. 250, 32, clocksource_mmio_readl_up);
  97. if (ret) {
  98. pr_err("32k_counter: can't register clocksource\n");
  99. return ret;
  100. }
  101. setup_sched_clock(omap_32k_read_sched_clock, 32, 32768);
  102. register_persistent_clock(NULL, omap_read_persistent_clock);
  103. pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
  104. return 0;
  105. }