cpu-db8500.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * Copyright (C) 2008-2009 ST-Ericsson SA
  3. *
  4. * Author: Srinidhi KASAGAR <srinidhi.kasagar@stericsson.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/types.h>
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/amba/bus.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/io.h>
  19. #include <linux/mfd/abx500/ab8500.h>
  20. #include <asm/pmu.h>
  21. #include <asm/mach/map.h>
  22. #include <plat/gpio-nomadik.h>
  23. #include <mach/hardware.h>
  24. #include <mach/setup.h>
  25. #include <mach/devices.h>
  26. #include <linux/platform_data/usb-musb-ux500.h>
  27. #include <mach/db8500-regs.h>
  28. #include "devices-db8500.h"
  29. #include "ste-dma40-db8500.h"
  30. /* minimum static i/o mapping required to boot U8500 platforms */
  31. static struct map_desc u8500_uart_io_desc[] __initdata = {
  32. __IO_DEV_DESC(U8500_UART0_BASE, SZ_4K),
  33. __IO_DEV_DESC(U8500_UART2_BASE, SZ_4K),
  34. };
  35. /* U8500 and U9540 common io_desc */
  36. static struct map_desc u8500_common_io_desc[] __initdata = {
  37. /* SCU base also covers GIC CPU BASE and TWD with its 4K page */
  38. __IO_DEV_DESC(U8500_SCU_BASE, SZ_4K),
  39. __IO_DEV_DESC(U8500_GIC_DIST_BASE, SZ_4K),
  40. __IO_DEV_DESC(U8500_L2CC_BASE, SZ_4K),
  41. __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
  42. __IO_DEV_DESC(U8500_BACKUPRAM0_BASE, SZ_8K),
  43. __IO_DEV_DESC(U8500_CLKRST1_BASE, SZ_4K),
  44. __IO_DEV_DESC(U8500_CLKRST2_BASE, SZ_4K),
  45. __IO_DEV_DESC(U8500_CLKRST3_BASE, SZ_4K),
  46. __IO_DEV_DESC(U8500_CLKRST5_BASE, SZ_4K),
  47. __IO_DEV_DESC(U8500_CLKRST6_BASE, SZ_4K),
  48. __IO_DEV_DESC(U8500_GPIO0_BASE, SZ_4K),
  49. __IO_DEV_DESC(U8500_GPIO1_BASE, SZ_4K),
  50. __IO_DEV_DESC(U8500_GPIO2_BASE, SZ_4K),
  51. __IO_DEV_DESC(U8500_GPIO3_BASE, SZ_4K),
  52. };
  53. /* U8500 IO map specific description */
  54. static struct map_desc u8500_io_desc[] __initdata = {
  55. __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K),
  56. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K),
  57. };
  58. /* U9540 IO map specific description */
  59. static struct map_desc u9540_io_desc[] __initdata = {
  60. __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K + SZ_8K),
  61. __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K + SZ_8K),
  62. };
  63. void __init u8500_map_io(void)
  64. {
  65. /*
  66. * Map the UARTs early so that the DEBUG_LL stuff continues to work.
  67. */
  68. iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
  69. ux500_map_io();
  70. iotable_init(u8500_common_io_desc, ARRAY_SIZE(u8500_common_io_desc));
  71. if (cpu_is_ux540_family())
  72. iotable_init(u9540_io_desc, ARRAY_SIZE(u9540_io_desc));
  73. else
  74. iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));
  75. _PRCMU_BASE = __io_address(U8500_PRCMU_BASE);
  76. }
  77. static struct resource db8500_pmu_resources[] = {
  78. [0] = {
  79. .start = IRQ_DB8500_PMU,
  80. .end = IRQ_DB8500_PMU,
  81. .flags = IORESOURCE_IRQ,
  82. },
  83. };
  84. /*
  85. * The PMU IRQ lines of two cores are wired together into a single interrupt.
  86. * Bounce the interrupt to the other core if it's not ours.
  87. */
  88. static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
  89. {
  90. irqreturn_t ret = handler(irq, dev);
  91. int other = !smp_processor_id();
  92. if (ret == IRQ_NONE && cpu_online(other))
  93. irq_set_affinity(irq, cpumask_of(other));
  94. /*
  95. * We should be able to get away with the amount of IRQ_NONEs we give,
  96. * while still having the spurious IRQ detection code kick in if the
  97. * interrupt really starts hitting spuriously.
  98. */
  99. return ret;
  100. }
  101. struct arm_pmu_platdata db8500_pmu_platdata = {
  102. .handle_irq = db8500_pmu_handler,
  103. };
  104. static struct platform_device db8500_pmu_device = {
  105. .name = "arm-pmu",
  106. .id = -1,
  107. .num_resources = ARRAY_SIZE(db8500_pmu_resources),
  108. .resource = db8500_pmu_resources,
  109. .dev.platform_data = &db8500_pmu_platdata,
  110. };
  111. static struct platform_device db8500_prcmu_device = {
  112. .name = "db8500-prcmu",
  113. };
  114. static struct platform_device *platform_devs[] __initdata = {
  115. &u8500_dma40_device,
  116. &db8500_pmu_device,
  117. &db8500_prcmu_device,
  118. };
  119. static resource_size_t __initdata db8500_gpio_base[] = {
  120. U8500_GPIOBANK0_BASE,
  121. U8500_GPIOBANK1_BASE,
  122. U8500_GPIOBANK2_BASE,
  123. U8500_GPIOBANK3_BASE,
  124. U8500_GPIOBANK4_BASE,
  125. U8500_GPIOBANK5_BASE,
  126. U8500_GPIOBANK6_BASE,
  127. U8500_GPIOBANK7_BASE,
  128. U8500_GPIOBANK8_BASE,
  129. };
  130. static void __init db8500_add_gpios(struct device *parent)
  131. {
  132. struct nmk_gpio_platform_data pdata = {
  133. .supports_sleepmode = true,
  134. };
  135. dbx500_add_gpios(parent, ARRAY_AND_SIZE(db8500_gpio_base),
  136. IRQ_DB8500_GPIO0, &pdata);
  137. dbx500_add_pinctrl(parent, "pinctrl-db8500");
  138. }
  139. static int usb_db8500_rx_dma_cfg[] = {
  140. DB8500_DMA_DEV38_USB_OTG_IEP_1_9,
  141. DB8500_DMA_DEV37_USB_OTG_IEP_2_10,
  142. DB8500_DMA_DEV36_USB_OTG_IEP_3_11,
  143. DB8500_DMA_DEV19_USB_OTG_IEP_4_12,
  144. DB8500_DMA_DEV18_USB_OTG_IEP_5_13,
  145. DB8500_DMA_DEV17_USB_OTG_IEP_6_14,
  146. DB8500_DMA_DEV16_USB_OTG_IEP_7_15,
  147. DB8500_DMA_DEV39_USB_OTG_IEP_8
  148. };
  149. static int usb_db8500_tx_dma_cfg[] = {
  150. DB8500_DMA_DEV38_USB_OTG_OEP_1_9,
  151. DB8500_DMA_DEV37_USB_OTG_OEP_2_10,
  152. DB8500_DMA_DEV36_USB_OTG_OEP_3_11,
  153. DB8500_DMA_DEV19_USB_OTG_OEP_4_12,
  154. DB8500_DMA_DEV18_USB_OTG_OEP_5_13,
  155. DB8500_DMA_DEV17_USB_OTG_OEP_6_14,
  156. DB8500_DMA_DEV16_USB_OTG_OEP_7_15,
  157. DB8500_DMA_DEV39_USB_OTG_OEP_8
  158. };
  159. static const char *db8500_read_soc_id(void)
  160. {
  161. void __iomem *uid = __io_address(U8500_BB_UID_BASE);
  162. return kasprintf(GFP_KERNEL, "%08x%08x%08x%08x%08x",
  163. readl((u32 *)uid+1),
  164. readl((u32 *)uid+1), readl((u32 *)uid+2),
  165. readl((u32 *)uid+3), readl((u32 *)uid+4));
  166. }
  167. static struct device * __init db8500_soc_device_init(void)
  168. {
  169. const char *soc_id = db8500_read_soc_id();
  170. return ux500_soc_device_init(soc_id);
  171. }
  172. /*
  173. * This function is called from the board init
  174. */
  175. struct device * __init u8500_init_devices(struct ab8500_platform_data *ab8500)
  176. {
  177. struct device *parent;
  178. int i;
  179. parent = db8500_soc_device_init();
  180. db8500_add_rtc(parent);
  181. db8500_add_gpios(parent);
  182. db8500_add_usb(parent, usb_db8500_rx_dma_cfg, usb_db8500_tx_dma_cfg);
  183. platform_device_register_data(parent,
  184. "cpufreq-u8500", -1, NULL, 0);
  185. for (i = 0; i < ARRAY_SIZE(platform_devs); i++)
  186. platform_devs[i]->dev.parent = parent;
  187. db8500_prcmu_device.dev.platform_data = ab8500;
  188. platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
  189. return parent;
  190. }
  191. /* TODO: Once all pieces are DT:ed, remove completely. */
  192. struct device * __init u8500_of_init_devices(void)
  193. {
  194. struct device *parent;
  195. parent = db8500_soc_device_init();
  196. db8500_add_usb(parent, usb_db8500_rx_dma_cfg, usb_db8500_tx_dma_cfg);
  197. platform_device_register_data(parent,
  198. "cpufreq-u8500", -1, NULL, 0);
  199. u8500_dma40_device.dev.parent = parent;
  200. /*
  201. * Devices to be DT:ed:
  202. * u8500_dma40_device = todo
  203. * db8500_pmu_device = done
  204. * db8500_prcmu_device = done
  205. */
  206. platform_device_register(&u8500_dma40_device);
  207. return parent;
  208. }