board-dt-tegra20.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. /*
  2. * nVidia Tegra device tree board support
  3. *
  4. * Copyright (C) 2010 Secret Lab Technologies, Ltd.
  5. * Copyright (C) 2010 Google, Inc.
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/serial_8250.h>
  21. #include <linux/clk.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/irqdomain.h>
  24. #include <linux/of.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_fdt.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/pda_power.h>
  30. #include <linux/platform_data/tegra_usb.h>
  31. #include <linux/io.h>
  32. #include <linux/i2c.h>
  33. #include <linux/i2c-tegra.h>
  34. #include <linux/usb/tegra_usb_phy.h>
  35. #include <asm/hardware/gic.h>
  36. #include <asm/mach-types.h>
  37. #include <asm/mach/arch.h>
  38. #include <asm/mach/time.h>
  39. #include <asm/setup.h>
  40. #include <mach/iomap.h>
  41. #include <mach/irqs.h>
  42. #include "board.h"
  43. #include "clock.h"
  44. #include "common.h"
  45. struct tegra_ehci_platform_data tegra_ehci1_pdata = {
  46. .operating_mode = TEGRA_USB_OTG,
  47. .power_down_on_bus_suspend = 1,
  48. .vbus_gpio = -1,
  49. };
  50. struct tegra_ulpi_config tegra_ehci2_ulpi_phy_config = {
  51. .reset_gpio = -1,
  52. .clk = "cdev2",
  53. };
  54. struct tegra_ehci_platform_data tegra_ehci2_pdata = {
  55. .phy_config = &tegra_ehci2_ulpi_phy_config,
  56. .operating_mode = TEGRA_USB_HOST,
  57. .power_down_on_bus_suspend = 1,
  58. .vbus_gpio = -1,
  59. };
  60. struct tegra_ehci_platform_data tegra_ehci3_pdata = {
  61. .operating_mode = TEGRA_USB_HOST,
  62. .power_down_on_bus_suspend = 1,
  63. .vbus_gpio = -1,
  64. };
  65. struct of_dev_auxdata tegra20_auxdata_lookup[] __initdata = {
  66. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC1_BASE, "sdhci-tegra.0", NULL),
  67. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC2_BASE, "sdhci-tegra.1", NULL),
  68. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC3_BASE, "sdhci-tegra.2", NULL),
  69. OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC4_BASE, "sdhci-tegra.3", NULL),
  70. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C_BASE, "tegra-i2c.0", NULL),
  71. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C2_BASE, "tegra-i2c.1", NULL),
  72. OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C3_BASE, "tegra-i2c.2", NULL),
  73. OF_DEV_AUXDATA("nvidia,tegra20-i2c-dvc", TEGRA_DVC_BASE, "tegra-i2c.3", NULL),
  74. OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S1_BASE, "tegra20-i2s.0", NULL),
  75. OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S2_BASE, "tegra20-i2s.1", NULL),
  76. OF_DEV_AUXDATA("nvidia,tegra20-das", TEGRA_APB_MISC_DAS_BASE, "tegra20-das", NULL),
  77. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB_BASE, "tegra-ehci.0",
  78. &tegra_ehci1_pdata),
  79. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB2_BASE, "tegra-ehci.1",
  80. &tegra_ehci2_pdata),
  81. OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB3_BASE, "tegra-ehci.2",
  82. &tegra_ehci3_pdata),
  83. OF_DEV_AUXDATA("nvidia,tegra20-apbdma", TEGRA_APB_DMA_BASE, "tegra-apbdma", NULL),
  84. OF_DEV_AUXDATA("nvidia,tegra20-pwm", TEGRA_PWFM_BASE, "tegra-pwm", NULL),
  85. {}
  86. };
  87. static __initdata struct tegra_clk_init_table tegra_dt_clk_init_table[] = {
  88. /* name parent rate enabled */
  89. { "uarta", "pll_p", 216000000, true },
  90. { "uartd", "pll_p", 216000000, true },
  91. { "usbd", "clk_m", 12000000, false },
  92. { "usb2", "clk_m", 12000000, false },
  93. { "usb3", "clk_m", 12000000, false },
  94. { "pll_a", "pll_p_out1", 56448000, true },
  95. { "pll_a_out0", "pll_a", 11289600, true },
  96. { "cdev1", NULL, 0, true },
  97. { "i2s1", "pll_a_out0", 11289600, false},
  98. { "i2s2", "pll_a_out0", 11289600, false},
  99. { NULL, NULL, 0, 0},
  100. };
  101. static void __init tegra_dt_init(void)
  102. {
  103. tegra_clk_init_from_table(tegra_dt_clk_init_table);
  104. /*
  105. * Finished with the static registrations now; fill in the missing
  106. * devices
  107. */
  108. of_platform_populate(NULL, of_default_bus_match_table,
  109. tegra20_auxdata_lookup, NULL);
  110. }
  111. static void __init trimslice_init(void)
  112. {
  113. #ifdef CONFIG_TEGRA_PCI
  114. int ret;
  115. ret = tegra_pcie_init(true, true);
  116. if (ret)
  117. pr_err("tegra_pci_init() failed: %d\n", ret);
  118. #endif
  119. }
  120. static void __init harmony_init(void)
  121. {
  122. #ifdef CONFIG_TEGRA_PCI
  123. int ret;
  124. ret = harmony_pcie_init();
  125. if (ret)
  126. pr_err("harmony_pcie_init() failed: %d\n", ret);
  127. #endif
  128. }
  129. static void __init paz00_init(void)
  130. {
  131. tegra_paz00_wifikill_init();
  132. }
  133. static struct {
  134. char *machine;
  135. void (*init)(void);
  136. } board_init_funcs[] = {
  137. { "compulab,trimslice", trimslice_init },
  138. { "nvidia,harmony", harmony_init },
  139. { "compal,paz00", paz00_init },
  140. };
  141. static void __init tegra_dt_init_late(void)
  142. {
  143. int i;
  144. tegra_init_late();
  145. for (i = 0; i < ARRAY_SIZE(board_init_funcs); i++) {
  146. if (of_machine_is_compatible(board_init_funcs[i].machine)) {
  147. board_init_funcs[i].init();
  148. break;
  149. }
  150. }
  151. }
  152. static const char *tegra20_dt_board_compat[] = {
  153. "nvidia,tegra20",
  154. NULL
  155. };
  156. DT_MACHINE_START(TEGRA_DT, "nVidia Tegra20 (Flattened Device Tree)")
  157. .map_io = tegra_map_common_io,
  158. .smp = smp_ops(tegra_smp_ops),
  159. .init_early = tegra20_init_early,
  160. .init_irq = tegra_dt_init_irq,
  161. .handle_irq = gic_handle_irq,
  162. .timer = &tegra_timer,
  163. .init_machine = tegra_dt_init,
  164. .init_late = tegra_dt_init_late,
  165. .restart = tegra_assert_system_reset,
  166. .dt_compat = tegra20_dt_board_compat,
  167. MACHINE_END