prm44xx.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * OMAP4 PRM module functions
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/delay.h>
  15. #include <linux/errno.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <plat/prcm.h>
  19. #include "soc.h"
  20. #include "iomap.h"
  21. #include "common.h"
  22. #include "vp.h"
  23. #include "prm44xx.h"
  24. #include "prm-regbits-44xx.h"
  25. #include "prcm44xx.h"
  26. #include "prminst44xx.h"
  27. static const struct omap_prcm_irq omap4_prcm_irqs[] = {
  28. OMAP_PRCM_IRQ("wkup", 0, 0),
  29. OMAP_PRCM_IRQ("io", 9, 1),
  30. };
  31. static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
  32. .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  33. .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  34. .nr_regs = 2,
  35. .irqs = omap4_prcm_irqs,
  36. .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
  37. .irq = 11 + OMAP44XX_IRQ_GIC_START,
  38. .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
  39. .ocp_barrier = &omap44xx_prm_ocp_barrier,
  40. .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
  41. .restore_irqen = &omap44xx_prm_restore_irqen,
  42. };
  43. /* PRM low-level functions */
  44. /* Read a register in a CM/PRM instance in the PRM module */
  45. u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
  46. {
  47. return __raw_readl(OMAP44XX_PRM_REGADDR(inst, reg));
  48. }
  49. /* Write into a register in a CM/PRM instance in the PRM module */
  50. void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
  51. {
  52. __raw_writel(val, OMAP44XX_PRM_REGADDR(inst, reg));
  53. }
  54. /* Read-modify-write a register in a PRM module. Caller must lock */
  55. u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
  56. {
  57. u32 v;
  58. v = omap4_prm_read_inst_reg(inst, reg);
  59. v &= ~mask;
  60. v |= bits;
  61. omap4_prm_write_inst_reg(v, inst, reg);
  62. return v;
  63. }
  64. /* PRM VP */
  65. /*
  66. * struct omap4_vp - OMAP4 VP register access description.
  67. * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
  68. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  69. */
  70. struct omap4_vp {
  71. u32 irqstatus_mpu;
  72. u32 tranxdone_status;
  73. };
  74. static struct omap4_vp omap4_vp[] = {
  75. [OMAP4_VP_VDD_MPU_ID] = {
  76. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
  77. .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
  78. },
  79. [OMAP4_VP_VDD_IVA_ID] = {
  80. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  81. .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
  82. },
  83. [OMAP4_VP_VDD_CORE_ID] = {
  84. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  85. .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
  86. },
  87. };
  88. u32 omap4_prm_vp_check_txdone(u8 vp_id)
  89. {
  90. struct omap4_vp *vp = &omap4_vp[vp_id];
  91. u32 irqstatus;
  92. irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  93. OMAP4430_PRM_OCP_SOCKET_INST,
  94. vp->irqstatus_mpu);
  95. return irqstatus & vp->tranxdone_status;
  96. }
  97. void omap4_prm_vp_clear_txdone(u8 vp_id)
  98. {
  99. struct omap4_vp *vp = &omap4_vp[vp_id];
  100. omap4_prminst_write_inst_reg(vp->tranxdone_status,
  101. OMAP4430_PRM_PARTITION,
  102. OMAP4430_PRM_OCP_SOCKET_INST,
  103. vp->irqstatus_mpu);
  104. };
  105. u32 omap4_prm_vcvp_read(u8 offset)
  106. {
  107. return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  108. OMAP4430_PRM_DEVICE_INST, offset);
  109. }
  110. void omap4_prm_vcvp_write(u32 val, u8 offset)
  111. {
  112. omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
  113. OMAP4430_PRM_DEVICE_INST, offset);
  114. }
  115. u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  116. {
  117. return omap4_prminst_rmw_inst_reg_bits(mask, bits,
  118. OMAP4430_PRM_PARTITION,
  119. OMAP4430_PRM_DEVICE_INST,
  120. offset);
  121. }
  122. static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
  123. {
  124. u32 mask, st;
  125. /* XXX read mask from RAM? */
  126. mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  127. irqen_offs);
  128. st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
  129. return mask & st;
  130. }
  131. /**
  132. * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  133. * @events: ptr to two consecutive u32s, preallocated by caller
  134. *
  135. * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
  136. * MPU IRQs, and store the result into the two u32s pointed to by @events.
  137. * No return value.
  138. */
  139. void omap44xx_prm_read_pending_irqs(unsigned long *events)
  140. {
  141. events[0] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  142. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  143. events[1] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_2_OFFSET,
  144. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  145. }
  146. /**
  147. * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  148. *
  149. * Force any buffered writes to the PRM IP block to complete. Needed
  150. * by the PRM IRQ handler, which reads and writes directly to the IP
  151. * block, to avoid race conditions after acknowledging or clearing IRQ
  152. * bits. No return value.
  153. */
  154. void omap44xx_prm_ocp_barrier(void)
  155. {
  156. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  157. OMAP4_REVISION_PRM_OFFSET);
  158. }
  159. /**
  160. * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
  161. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  162. *
  163. * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
  164. * @saved_mask. @saved_mask must be allocated by the caller.
  165. * Intended to be used in the PRM interrupt handler suspend callback.
  166. * The OCP barrier is needed to ensure the write to disable PRM
  167. * interrupts reaches the PRM before returning; otherwise, spurious
  168. * interrupts might occur. No return value.
  169. */
  170. void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
  171. {
  172. saved_mask[0] =
  173. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  174. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  175. saved_mask[1] =
  176. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  177. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  178. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,
  179. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  180. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,
  181. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  182. /* OCP barrier */
  183. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  184. OMAP4_REVISION_PRM_OFFSET);
  185. }
  186. /**
  187. * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
  188. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  189. *
  190. * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
  191. * @saved_mask. Intended to be used in the PRM interrupt handler resume
  192. * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
  193. * No OCP barrier should be needed here; any pending PRM interrupts will fire
  194. * once the writes reach the PRM. No return value.
  195. */
  196. void omap44xx_prm_restore_irqen(u32 *saved_mask)
  197. {
  198. omap4_prm_write_inst_reg(saved_mask[0], OMAP4430_PRM_OCP_SOCKET_INST,
  199. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  200. omap4_prm_write_inst_reg(saved_mask[1], OMAP4430_PRM_OCP_SOCKET_INST,
  201. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  202. }
  203. /**
  204. * omap44xx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
  205. *
  206. * Clear any previously-latched I/O wakeup events and ensure that the
  207. * I/O wakeup gates are aligned with the current mux settings. Works
  208. * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
  209. * deasserting WUCLKIN and waiting for WUCLKOUT to be deasserted.
  210. * No return value. XXX Are the final two steps necessary?
  211. */
  212. void omap44xx_prm_reconfigure_io_chain(void)
  213. {
  214. int i = 0;
  215. /* Trigger WUCLKIN enable */
  216. omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK,
  217. OMAP4430_WUCLK_CTRL_MASK,
  218. OMAP4430_PRM_DEVICE_INST,
  219. OMAP4_PRM_IO_PMCTRL_OFFSET);
  220. omap_test_timeout(
  221. (((omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
  222. OMAP4_PRM_IO_PMCTRL_OFFSET) &
  223. OMAP4430_WUCLK_STATUS_MASK) >>
  224. OMAP4430_WUCLK_STATUS_SHIFT) == 1),
  225. MAX_IOPAD_LATCH_TIME, i);
  226. if (i == MAX_IOPAD_LATCH_TIME)
  227. pr_warn("PRM: I/O chain clock line assertion timed out\n");
  228. /* Trigger WUCLKIN disable */
  229. omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK, 0x0,
  230. OMAP4430_PRM_DEVICE_INST,
  231. OMAP4_PRM_IO_PMCTRL_OFFSET);
  232. omap_test_timeout(
  233. (((omap4_prm_read_inst_reg(OMAP4430_PRM_DEVICE_INST,
  234. OMAP4_PRM_IO_PMCTRL_OFFSET) &
  235. OMAP4430_WUCLK_STATUS_MASK) >>
  236. OMAP4430_WUCLK_STATUS_SHIFT) == 0),
  237. MAX_IOPAD_LATCH_TIME, i);
  238. if (i == MAX_IOPAD_LATCH_TIME)
  239. pr_warn("PRM: I/O chain clock line deassertion timed out\n");
  240. return;
  241. }
  242. /**
  243. * omap44xx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
  244. *
  245. * Activates the I/O wakeup event latches and allows events logged by
  246. * those latches to signal a wakeup event to the PRCM. For I/O wakeups
  247. * to occur, WAKEUPENABLE bits must be set in the pad mux registers, and
  248. * omap44xx_prm_reconfigure_io_chain() must be called. No return value.
  249. */
  250. static void __init omap44xx_prm_enable_io_wakeup(void)
  251. {
  252. omap4_prm_rmw_inst_reg_bits(OMAP4430_GLOBAL_WUEN_MASK,
  253. OMAP4430_GLOBAL_WUEN_MASK,
  254. OMAP4430_PRM_DEVICE_INST,
  255. OMAP4_PRM_IO_PMCTRL_OFFSET);
  256. }
  257. static int __init omap4xxx_prcm_init(void)
  258. {
  259. if (cpu_is_omap44xx()) {
  260. omap44xx_prm_enable_io_wakeup();
  261. return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
  262. }
  263. return 0;
  264. }
  265. subsys_initcall(omap4xxx_prcm_init);