pm44xx.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * OMAP4 Power Management Routines
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments, Inc.
  5. * Rajendra Nayak <rnayak@ti.com>
  6. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/pm.h>
  13. #include <linux/suspend.h>
  14. #include <linux/module.h>
  15. #include <linux/list.h>
  16. #include <linux/err.h>
  17. #include <linux/slab.h>
  18. #include <asm/system_misc.h>
  19. #include "common.h"
  20. #include "clockdomain.h"
  21. #include "powerdomain.h"
  22. #include "pm.h"
  23. struct power_state {
  24. struct powerdomain *pwrdm;
  25. u32 next_state;
  26. #ifdef CONFIG_SUSPEND
  27. u32 saved_state;
  28. u32 saved_logic_state;
  29. #endif
  30. struct list_head node;
  31. };
  32. static LIST_HEAD(pwrst_list);
  33. #ifdef CONFIG_SUSPEND
  34. static int omap4_pm_suspend(void)
  35. {
  36. struct power_state *pwrst;
  37. int state, ret = 0;
  38. u32 cpu_id = smp_processor_id();
  39. /* Save current powerdomain state */
  40. list_for_each_entry(pwrst, &pwrst_list, node) {
  41. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  42. pwrst->saved_logic_state = pwrdm_read_logic_retst(pwrst->pwrdm);
  43. }
  44. /* Set targeted power domain states by suspend */
  45. list_for_each_entry(pwrst, &pwrst_list, node) {
  46. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  47. pwrdm_set_logic_retst(pwrst->pwrdm, PWRDM_POWER_OFF);
  48. }
  49. /*
  50. * For MPUSS to hit power domain retention(CSWR or OSWR),
  51. * CPU0 and CPU1 power domains need to be in OFF or DORMANT state,
  52. * since CPU power domain CSWR is not supported by hardware
  53. * Only master CPU follows suspend path. All other CPUs follow
  54. * CPU hotplug path in system wide suspend. On OMAP4, CPU power
  55. * domain CSWR is not supported by hardware.
  56. * More details can be found in OMAP4430 TRM section 4.3.4.2.
  57. */
  58. omap4_enter_lowpower(cpu_id, PWRDM_POWER_OFF);
  59. /* Restore next powerdomain state */
  60. list_for_each_entry(pwrst, &pwrst_list, node) {
  61. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  62. if (state > pwrst->next_state) {
  63. pr_info("Powerdomain (%s) didn't enter target state %d\n",
  64. pwrst->pwrdm->name, pwrst->next_state);
  65. ret = -1;
  66. }
  67. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  68. pwrdm_set_logic_retst(pwrst->pwrdm, pwrst->saved_logic_state);
  69. }
  70. if (ret)
  71. pr_crit("Could not enter target state in pm_suspend\n");
  72. else
  73. pr_info("Successfully put all powerdomains to target state\n");
  74. return 0;
  75. }
  76. #endif /* CONFIG_SUSPEND */
  77. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  78. {
  79. struct power_state *pwrst;
  80. if (!pwrdm->pwrsts)
  81. return 0;
  82. /*
  83. * Skip CPU0 and CPU1 power domains. CPU1 is programmed
  84. * through hotplug path and CPU0 explicitly programmed
  85. * further down in the code path
  86. */
  87. if (!strncmp(pwrdm->name, "cpu", 3))
  88. return 0;
  89. /*
  90. * FIXME: Remove this check when core retention is supported
  91. * Only MPUSS power domain is added in the list.
  92. */
  93. if (strcmp(pwrdm->name, "mpu_pwrdm"))
  94. return 0;
  95. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  96. if (!pwrst)
  97. return -ENOMEM;
  98. pwrst->pwrdm = pwrdm;
  99. pwrst->next_state = PWRDM_POWER_RET;
  100. list_add(&pwrst->node, &pwrst_list);
  101. return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  102. }
  103. /**
  104. * omap_default_idle - OMAP4 default ilde routine.'
  105. *
  106. * Implements OMAP4 memory, IO ordering requirements which can't be addressed
  107. * with default cpu_do_idle() hook. Used by all CPUs with !CONFIG_CPUIDLE and
  108. * by secondary CPU with CONFIG_CPUIDLE.
  109. */
  110. static void omap_default_idle(void)
  111. {
  112. local_fiq_disable();
  113. omap_do_wfi();
  114. local_fiq_enable();
  115. }
  116. /**
  117. * omap4_pm_init - Init routine for OMAP4 PM
  118. *
  119. * Initializes all powerdomain and clockdomain target states
  120. * and all PRCM settings.
  121. */
  122. int __init omap4_pm_init(void)
  123. {
  124. int ret;
  125. struct clockdomain *emif_clkdm, *mpuss_clkdm, *l3_1_clkdm, *l4wkup;
  126. struct clockdomain *ducati_clkdm, *l3_2_clkdm, *l4_per_clkdm;
  127. if (omap_rev() == OMAP4430_REV_ES1_0) {
  128. WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
  129. return -ENODEV;
  130. }
  131. pr_err("Power Management for TI OMAP4.\n");
  132. ret = pwrdm_for_each(pwrdms_setup, NULL);
  133. if (ret) {
  134. pr_err("Failed to setup powerdomains\n");
  135. goto err2;
  136. }
  137. /*
  138. * The dynamic dependency between MPUSS -> MEMIF and
  139. * MPUSS -> L4_PER/L3_* and DUCATI -> L3_* doesn't work as
  140. * expected. The hardware recommendation is to enable static
  141. * dependencies for these to avoid system lock ups or random crashes.
  142. * The L4 wakeup depedency is added to workaround the OCP sync hardware
  143. * BUG with 32K synctimer which lead to incorrect timer value read
  144. * from the 32K counter. The BUG applies for GPTIMER1 and WDT2 which
  145. * are part of L4 wakeup clockdomain.
  146. */
  147. mpuss_clkdm = clkdm_lookup("mpuss_clkdm");
  148. emif_clkdm = clkdm_lookup("l3_emif_clkdm");
  149. l3_1_clkdm = clkdm_lookup("l3_1_clkdm");
  150. l3_2_clkdm = clkdm_lookup("l3_2_clkdm");
  151. l4_per_clkdm = clkdm_lookup("l4_per_clkdm");
  152. l4wkup = clkdm_lookup("l4_wkup_clkdm");
  153. ducati_clkdm = clkdm_lookup("ducati_clkdm");
  154. if ((!mpuss_clkdm) || (!emif_clkdm) || (!l3_1_clkdm) || (!l4wkup) ||
  155. (!l3_2_clkdm) || (!ducati_clkdm) || (!l4_per_clkdm))
  156. goto err2;
  157. ret = clkdm_add_wkdep(mpuss_clkdm, emif_clkdm);
  158. ret |= clkdm_add_wkdep(mpuss_clkdm, l3_1_clkdm);
  159. ret |= clkdm_add_wkdep(mpuss_clkdm, l3_2_clkdm);
  160. ret |= clkdm_add_wkdep(mpuss_clkdm, l4_per_clkdm);
  161. ret |= clkdm_add_wkdep(mpuss_clkdm, l4wkup);
  162. ret |= clkdm_add_wkdep(ducati_clkdm, l3_1_clkdm);
  163. ret |= clkdm_add_wkdep(ducati_clkdm, l3_2_clkdm);
  164. if (ret) {
  165. pr_err("Failed to add MPUSS -> L3/EMIF/L4PER, DUCATI -> L3 wakeup dependency\n");
  166. goto err2;
  167. }
  168. ret = omap4_mpuss_init();
  169. if (ret) {
  170. pr_err("Failed to initialise OMAP4 MPUSS\n");
  171. goto err2;
  172. }
  173. (void) clkdm_for_each(omap_pm_clkdms_setup, NULL);
  174. #ifdef CONFIG_SUSPEND
  175. omap_pm_suspend = omap4_pm_suspend;
  176. #endif
  177. /* Overwrite the default cpu_do_idle() */
  178. arm_pm_idle = omap_default_idle;
  179. omap4_idle_init();
  180. err2:
  181. return ret;
  182. }