integrator_ap.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/syscore_ops.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/kmi.h>
  30. #include <linux/clocksource.h>
  31. #include <linux/clockchips.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/io.h>
  34. #include <linux/mtd/physmap.h>
  35. #include <linux/clk.h>
  36. #include <linux/platform_data/clk-integrator.h>
  37. #include <linux/of_irq.h>
  38. #include <linux/of_address.h>
  39. #include <linux/of_platform.h>
  40. #include <video/vga.h>
  41. #include <mach/hardware.h>
  42. #include <mach/platform.h>
  43. #include <asm/hardware/arm_timer.h>
  44. #include <asm/setup.h>
  45. #include <asm/param.h> /* HZ */
  46. #include <asm/mach-types.h>
  47. #include <asm/sched_clock.h>
  48. #include <mach/lm.h>
  49. #include <mach/irqs.h>
  50. #include <asm/mach/arch.h>
  51. #include <asm/mach/irq.h>
  52. #include <asm/mach/map.h>
  53. #include <asm/mach/pci.h>
  54. #include <asm/mach/time.h>
  55. #include <plat/fpga-irq.h>
  56. #include "common.h"
  57. /*
  58. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  59. * is the (PA >> 12).
  60. *
  61. * Setup a VA for the Integrator interrupt controller (for header #0,
  62. * just for now).
  63. */
  64. #define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
  65. #define VA_SC_BASE __io_address(INTEGRATOR_SC_BASE)
  66. #define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE)
  67. #define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC)
  68. /*
  69. * Logical Physical
  70. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  71. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  72. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  73. * fee00000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  74. * ef000000 Cache flush
  75. * f1000000 10000000 Core module registers
  76. * f1100000 11000000 System controller registers
  77. * f1200000 12000000 EBI registers
  78. * f1300000 13000000 Counter/Timer
  79. * f1400000 14000000 Interrupt controller
  80. * f1600000 16000000 UART 0
  81. * f1700000 17000000 UART 1
  82. * f1a00000 1a000000 Debug LEDs
  83. * f1b00000 1b000000 GPIO
  84. */
  85. static struct map_desc ap_io_desc[] __initdata = {
  86. {
  87. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  88. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  89. .length = SZ_4K,
  90. .type = MT_DEVICE
  91. }, {
  92. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  93. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  94. .length = SZ_4K,
  95. .type = MT_DEVICE
  96. }, {
  97. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  98. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  99. .length = SZ_4K,
  100. .type = MT_DEVICE
  101. }, {
  102. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  103. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  104. .length = SZ_4K,
  105. .type = MT_DEVICE
  106. }, {
  107. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  108. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  109. .length = SZ_4K,
  110. .type = MT_DEVICE
  111. }, {
  112. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  113. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  114. .length = SZ_4K,
  115. .type = MT_DEVICE
  116. }, {
  117. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  118. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  119. .length = SZ_4K,
  120. .type = MT_DEVICE
  121. }, {
  122. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  123. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  124. .length = SZ_4K,
  125. .type = MT_DEVICE
  126. }, {
  127. .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
  128. .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
  129. .length = SZ_4K,
  130. .type = MT_DEVICE
  131. }, {
  132. .virtual = (unsigned long)PCI_MEMORY_VADDR,
  133. .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
  134. .length = SZ_16M,
  135. .type = MT_DEVICE
  136. }, {
  137. .virtual = (unsigned long)PCI_CONFIG_VADDR,
  138. .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
  139. .length = SZ_16M,
  140. .type = MT_DEVICE
  141. }, {
  142. .virtual = (unsigned long)PCI_V3_VADDR,
  143. .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
  144. .length = SZ_64K,
  145. .type = MT_DEVICE
  146. }
  147. };
  148. static void __init ap_map_io(void)
  149. {
  150. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  151. vga_base = (unsigned long)PCI_MEMORY_VADDR;
  152. pci_map_io_early(__phys_to_pfn(PHYS_PCI_IO_BASE));
  153. }
  154. #ifdef CONFIG_PM
  155. static unsigned long ic_irq_enable;
  156. static int irq_suspend(void)
  157. {
  158. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  159. return 0;
  160. }
  161. static void irq_resume(void)
  162. {
  163. /* disable all irq sources */
  164. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  165. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  166. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  167. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  168. }
  169. #else
  170. #define irq_suspend NULL
  171. #define irq_resume NULL
  172. #endif
  173. static struct syscore_ops irq_syscore_ops = {
  174. .suspend = irq_suspend,
  175. .resume = irq_resume,
  176. };
  177. static int __init irq_syscore_init(void)
  178. {
  179. register_syscore_ops(&irq_syscore_ops);
  180. return 0;
  181. }
  182. device_initcall(irq_syscore_init);
  183. /*
  184. * Flash handling.
  185. */
  186. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  187. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  188. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  189. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  190. static int ap_flash_init(struct platform_device *dev)
  191. {
  192. u32 tmp;
  193. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  194. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  195. writel(tmp, EBI_CSR1);
  196. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  197. writel(0xa05f, EBI_LOCK);
  198. writel(tmp, EBI_CSR1);
  199. writel(0, EBI_LOCK);
  200. }
  201. return 0;
  202. }
  203. static void ap_flash_exit(struct platform_device *dev)
  204. {
  205. u32 tmp;
  206. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  207. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  208. writel(tmp, EBI_CSR1);
  209. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  210. writel(0xa05f, EBI_LOCK);
  211. writel(tmp, EBI_CSR1);
  212. writel(0, EBI_LOCK);
  213. }
  214. }
  215. static void ap_flash_set_vpp(struct platform_device *pdev, int on)
  216. {
  217. void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
  218. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  219. }
  220. static struct physmap_flash_data ap_flash_data = {
  221. .width = 4,
  222. .init = ap_flash_init,
  223. .exit = ap_flash_exit,
  224. .set_vpp = ap_flash_set_vpp,
  225. };
  226. /*
  227. * Where is the timer (VA)?
  228. */
  229. #define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
  230. #define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
  231. #define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
  232. static unsigned long timer_reload;
  233. static u32 notrace integrator_read_sched_clock(void)
  234. {
  235. return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
  236. }
  237. static void integrator_clocksource_init(unsigned long inrate,
  238. void __iomem *base)
  239. {
  240. u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
  241. unsigned long rate = inrate;
  242. if (rate >= 1500000) {
  243. rate /= 16;
  244. ctrl |= TIMER_CTRL_DIV16;
  245. }
  246. writel(0xffff, base + TIMER_LOAD);
  247. writel(ctrl, base + TIMER_CTRL);
  248. clocksource_mmio_init(base + TIMER_VALUE, "timer2",
  249. rate, 200, 16, clocksource_mmio_readl_down);
  250. setup_sched_clock(integrator_read_sched_clock, 16, rate);
  251. }
  252. static void __iomem * clkevt_base;
  253. /*
  254. * IRQ handler for the timer
  255. */
  256. static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
  257. {
  258. struct clock_event_device *evt = dev_id;
  259. /* clear the interrupt */
  260. writel(1, clkevt_base + TIMER_INTCLR);
  261. evt->event_handler(evt);
  262. return IRQ_HANDLED;
  263. }
  264. static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
  265. {
  266. u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
  267. /* Disable timer */
  268. writel(ctrl, clkevt_base + TIMER_CTRL);
  269. switch (mode) {
  270. case CLOCK_EVT_MODE_PERIODIC:
  271. /* Enable the timer and start the periodic tick */
  272. writel(timer_reload, clkevt_base + TIMER_LOAD);
  273. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  274. writel(ctrl, clkevt_base + TIMER_CTRL);
  275. break;
  276. case CLOCK_EVT_MODE_ONESHOT:
  277. /* Leave the timer disabled, .set_next_event will enable it */
  278. ctrl &= ~TIMER_CTRL_PERIODIC;
  279. writel(ctrl, clkevt_base + TIMER_CTRL);
  280. break;
  281. case CLOCK_EVT_MODE_UNUSED:
  282. case CLOCK_EVT_MODE_SHUTDOWN:
  283. case CLOCK_EVT_MODE_RESUME:
  284. default:
  285. /* Just leave in disabled state */
  286. break;
  287. }
  288. }
  289. static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
  290. {
  291. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  292. writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  293. writel(next, clkevt_base + TIMER_LOAD);
  294. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  295. return 0;
  296. }
  297. static struct clock_event_device integrator_clockevent = {
  298. .name = "timer1",
  299. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  300. .set_mode = clkevt_set_mode,
  301. .set_next_event = clkevt_set_next_event,
  302. .rating = 300,
  303. };
  304. static struct irqaction integrator_timer_irq = {
  305. .name = "timer",
  306. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  307. .handler = integrator_timer_interrupt,
  308. .dev_id = &integrator_clockevent,
  309. };
  310. static void integrator_clockevent_init(unsigned long inrate,
  311. void __iomem *base, int irq)
  312. {
  313. unsigned long rate = inrate;
  314. unsigned int ctrl = 0;
  315. clkevt_base = base;
  316. /* Calculate and program a divisor */
  317. if (rate > 0x100000 * HZ) {
  318. rate /= 256;
  319. ctrl |= TIMER_CTRL_DIV256;
  320. } else if (rate > 0x10000 * HZ) {
  321. rate /= 16;
  322. ctrl |= TIMER_CTRL_DIV16;
  323. }
  324. timer_reload = rate / HZ;
  325. writel(ctrl, clkevt_base + TIMER_CTRL);
  326. setup_irq(irq, &integrator_timer_irq);
  327. clockevents_config_and_register(&integrator_clockevent,
  328. rate,
  329. 1,
  330. 0xffffU);
  331. }
  332. void __init ap_init_early(void)
  333. {
  334. }
  335. #ifdef CONFIG_OF
  336. static void __init ap_init_timer_of(void)
  337. {
  338. struct device_node *node;
  339. const char *path;
  340. void __iomem *base;
  341. int err;
  342. int irq;
  343. struct clk *clk;
  344. unsigned long rate;
  345. clk = clk_get_sys("ap_timer", NULL);
  346. BUG_ON(IS_ERR(clk));
  347. clk_prepare_enable(clk);
  348. rate = clk_get_rate(clk);
  349. err = of_property_read_string(of_aliases,
  350. "arm,timer-primary", &path);
  351. if (WARN_ON(err))
  352. return;
  353. node = of_find_node_by_path(path);
  354. base = of_iomap(node, 0);
  355. if (WARN_ON(!base))
  356. return;
  357. writel(0, base + TIMER_CTRL);
  358. integrator_clocksource_init(rate, base);
  359. err = of_property_read_string(of_aliases,
  360. "arm,timer-secondary", &path);
  361. if (WARN_ON(err))
  362. return;
  363. node = of_find_node_by_path(path);
  364. base = of_iomap(node, 0);
  365. if (WARN_ON(!base))
  366. return;
  367. irq = irq_of_parse_and_map(node, 0);
  368. writel(0, base + TIMER_CTRL);
  369. integrator_clockevent_init(rate, base, irq);
  370. }
  371. static struct sys_timer ap_of_timer = {
  372. .init = ap_init_timer_of,
  373. };
  374. static const struct of_device_id fpga_irq_of_match[] __initconst = {
  375. { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, },
  376. { /* Sentinel */ }
  377. };
  378. static void __init ap_init_irq_of(void)
  379. {
  380. /* disable core module IRQs */
  381. writel(0xffffffffU, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  382. of_irq_init(fpga_irq_of_match);
  383. integrator_clk_init(false);
  384. }
  385. /* For the Device Tree, add in the UART callbacks as AUXDATA */
  386. static struct of_dev_auxdata ap_auxdata_lookup[] __initdata = {
  387. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE,
  388. "rtc", NULL),
  389. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE,
  390. "uart0", &integrator_uart_data),
  391. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE,
  392. "uart1", &integrator_uart_data),
  393. OF_DEV_AUXDATA("arm,primecell", KMI0_BASE,
  394. "kmi0", NULL),
  395. OF_DEV_AUXDATA("arm,primecell", KMI1_BASE,
  396. "kmi1", NULL),
  397. OF_DEV_AUXDATA("cfi-flash", INTEGRATOR_FLASH_BASE,
  398. "physmap-flash", &ap_flash_data),
  399. { /* sentinel */ },
  400. };
  401. static void __init ap_init_of(void)
  402. {
  403. unsigned long sc_dec;
  404. int i;
  405. of_platform_populate(NULL, of_default_bus_match_table,
  406. ap_auxdata_lookup, NULL);
  407. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  408. for (i = 0; i < 4; i++) {
  409. struct lm_device *lmdev;
  410. if ((sc_dec & (16 << i)) == 0)
  411. continue;
  412. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  413. if (!lmdev)
  414. continue;
  415. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  416. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  417. lmdev->resource.flags = IORESOURCE_MEM;
  418. lmdev->irq = IRQ_AP_EXPINT0 + i;
  419. lmdev->id = i;
  420. lm_device_register(lmdev);
  421. }
  422. }
  423. static const char * ap_dt_board_compat[] = {
  424. "arm,integrator-ap",
  425. NULL,
  426. };
  427. DT_MACHINE_START(INTEGRATOR_AP_DT, "ARM Integrator/AP (Device Tree)")
  428. .reserve = integrator_reserve,
  429. .map_io = ap_map_io,
  430. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  431. .init_early = ap_init_early,
  432. .init_irq = ap_init_irq_of,
  433. .handle_irq = fpga_handle_irq,
  434. .timer = &ap_of_timer,
  435. .init_machine = ap_init_of,
  436. .restart = integrator_restart,
  437. .dt_compat = ap_dt_board_compat,
  438. MACHINE_END
  439. #endif
  440. #ifdef CONFIG_ATAGS
  441. /*
  442. * This is where non-devicetree initialization code is collected and stashed
  443. * for eventual deletion.
  444. */
  445. static struct resource cfi_flash_resource = {
  446. .start = INTEGRATOR_FLASH_BASE,
  447. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  448. .flags = IORESOURCE_MEM,
  449. };
  450. static struct platform_device cfi_flash_device = {
  451. .name = "physmap-flash",
  452. .id = 0,
  453. .dev = {
  454. .platform_data = &ap_flash_data,
  455. },
  456. .num_resources = 1,
  457. .resource = &cfi_flash_resource,
  458. };
  459. static void __init ap_init_timer(void)
  460. {
  461. struct clk *clk;
  462. unsigned long rate;
  463. clk = clk_get_sys("ap_timer", NULL);
  464. BUG_ON(IS_ERR(clk));
  465. clk_prepare_enable(clk);
  466. rate = clk_get_rate(clk);
  467. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  468. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  469. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  470. integrator_clocksource_init(rate, (void __iomem *)TIMER2_VA_BASE);
  471. integrator_clockevent_init(rate, (void __iomem *)TIMER1_VA_BASE,
  472. IRQ_TIMERINT1);
  473. }
  474. static struct sys_timer ap_timer = {
  475. .init = ap_init_timer,
  476. };
  477. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  478. static void __init ap_init_irq(void)
  479. {
  480. /* Disable all interrupts initially. */
  481. /* Do the core module ones */
  482. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  483. /* do the header card stuff next */
  484. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  485. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  486. fpga_irq_init(VA_IC_BASE, "SC", IRQ_PIC_START,
  487. -1, INTEGRATOR_SC_VALID_INT, NULL);
  488. integrator_clk_init(false);
  489. }
  490. static void __init ap_init(void)
  491. {
  492. unsigned long sc_dec;
  493. int i;
  494. platform_device_register(&cfi_flash_device);
  495. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  496. for (i = 0; i < 4; i++) {
  497. struct lm_device *lmdev;
  498. if ((sc_dec & (16 << i)) == 0)
  499. continue;
  500. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  501. if (!lmdev)
  502. continue;
  503. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  504. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  505. lmdev->resource.flags = IORESOURCE_MEM;
  506. lmdev->irq = IRQ_AP_EXPINT0 + i;
  507. lmdev->id = i;
  508. lm_device_register(lmdev);
  509. }
  510. integrator_init(false);
  511. }
  512. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  513. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  514. .atag_offset = 0x100,
  515. .reserve = integrator_reserve,
  516. .map_io = ap_map_io,
  517. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  518. .init_early = ap_init_early,
  519. .init_irq = ap_init_irq,
  520. .handle_irq = fpga_handle_irq,
  521. .timer = &ap_timer,
  522. .init_machine = ap_init,
  523. .restart = integrator_restart,
  524. MACHINE_END
  525. #endif