devices-da8xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/ahci_platform.h>
  18. #include <linux/clk.h>
  19. #include <mach/cputype.h>
  20. #include <mach/common.h>
  21. #include <mach/time.h>
  22. #include <mach/da8xx.h>
  23. #include <mach/cpuidle.h>
  24. #include "clock.h"
  25. #include "asp.h"
  26. #define DA8XX_TPCC_BASE 0x01c00000
  27. #define DA8XX_TPTC0_BASE 0x01c08000
  28. #define DA8XX_TPTC1_BASE 0x01c08400
  29. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  30. #define DA8XX_I2C0_BASE 0x01c22000
  31. #define DA8XX_RTC_BASE 0x01c23000
  32. #define DA8XX_MMCSD0_BASE 0x01c40000
  33. #define DA8XX_SPI0_BASE 0x01c41000
  34. #define DA830_SPI1_BASE 0x01e12000
  35. #define DA8XX_LCD_CNTRL_BASE 0x01e13000
  36. #define DA850_SATA_BASE 0x01e18000
  37. #define DA850_MMCSD1_BASE 0x01e1b000
  38. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  39. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  40. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  41. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  42. #define DA8XX_I2C1_BASE 0x01e28000
  43. #define DA850_TPCC1_BASE 0x01e30000
  44. #define DA850_TPTC2_BASE 0x01e38000
  45. #define DA850_SPI1_BASE 0x01f0e000
  46. #define DA8XX_DDR2_CTL_BASE 0xb0000000
  47. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  48. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  49. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  50. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  51. #define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
  52. #define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
  53. #define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
  54. #define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
  55. #define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
  56. #define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
  57. #define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
  58. #define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
  59. void __iomem *da8xx_syscfg0_base;
  60. void __iomem *da8xx_syscfg1_base;
  61. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  62. {
  63. .mapbase = DA8XX_UART0_BASE,
  64. .irq = IRQ_DA8XX_UARTINT0,
  65. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  66. UPF_IOREMAP,
  67. .iotype = UPIO_MEM,
  68. .regshift = 2,
  69. },
  70. {
  71. .mapbase = DA8XX_UART1_BASE,
  72. .irq = IRQ_DA8XX_UARTINT1,
  73. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  74. UPF_IOREMAP,
  75. .iotype = UPIO_MEM,
  76. .regshift = 2,
  77. },
  78. {
  79. .mapbase = DA8XX_UART2_BASE,
  80. .irq = IRQ_DA8XX_UARTINT2,
  81. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  82. UPF_IOREMAP,
  83. .iotype = UPIO_MEM,
  84. .regshift = 2,
  85. },
  86. {
  87. .flags = 0,
  88. },
  89. };
  90. struct platform_device da8xx_serial_device = {
  91. .name = "serial8250",
  92. .id = PLAT8250_DEV_PLATFORM,
  93. .dev = {
  94. .platform_data = da8xx_serial_pdata,
  95. },
  96. };
  97. static const s8 da8xx_queue_tc_mapping[][2] = {
  98. /* {event queue no, TC no} */
  99. {0, 0},
  100. {1, 1},
  101. {-1, -1}
  102. };
  103. static const s8 da8xx_queue_priority_mapping[][2] = {
  104. /* {event queue no, Priority} */
  105. {0, 3},
  106. {1, 7},
  107. {-1, -1}
  108. };
  109. static const s8 da850_queue_tc_mapping[][2] = {
  110. /* {event queue no, TC no} */
  111. {0, 0},
  112. {-1, -1}
  113. };
  114. static const s8 da850_queue_priority_mapping[][2] = {
  115. /* {event queue no, Priority} */
  116. {0, 3},
  117. {-1, -1}
  118. };
  119. static struct edma_soc_info da830_edma_cc0_info = {
  120. .n_channel = 32,
  121. .n_region = 4,
  122. .n_slot = 128,
  123. .n_tc = 2,
  124. .n_cc = 1,
  125. .queue_tc_mapping = da8xx_queue_tc_mapping,
  126. .queue_priority_mapping = da8xx_queue_priority_mapping,
  127. .default_queue = EVENTQ_1,
  128. };
  129. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  130. &da830_edma_cc0_info,
  131. };
  132. static struct edma_soc_info da850_edma_cc_info[] = {
  133. {
  134. .n_channel = 32,
  135. .n_region = 4,
  136. .n_slot = 128,
  137. .n_tc = 2,
  138. .n_cc = 1,
  139. .queue_tc_mapping = da8xx_queue_tc_mapping,
  140. .queue_priority_mapping = da8xx_queue_priority_mapping,
  141. .default_queue = EVENTQ_1,
  142. },
  143. {
  144. .n_channel = 32,
  145. .n_region = 4,
  146. .n_slot = 128,
  147. .n_tc = 1,
  148. .n_cc = 1,
  149. .queue_tc_mapping = da850_queue_tc_mapping,
  150. .queue_priority_mapping = da850_queue_priority_mapping,
  151. .default_queue = EVENTQ_0,
  152. },
  153. };
  154. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  155. &da850_edma_cc_info[0],
  156. &da850_edma_cc_info[1],
  157. };
  158. static struct resource da830_edma_resources[] = {
  159. {
  160. .name = "edma_cc0",
  161. .start = DA8XX_TPCC_BASE,
  162. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  163. .flags = IORESOURCE_MEM,
  164. },
  165. {
  166. .name = "edma_tc0",
  167. .start = DA8XX_TPTC0_BASE,
  168. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  169. .flags = IORESOURCE_MEM,
  170. },
  171. {
  172. .name = "edma_tc1",
  173. .start = DA8XX_TPTC1_BASE,
  174. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  175. .flags = IORESOURCE_MEM,
  176. },
  177. {
  178. .name = "edma0",
  179. .start = IRQ_DA8XX_CCINT0,
  180. .flags = IORESOURCE_IRQ,
  181. },
  182. {
  183. .name = "edma0_err",
  184. .start = IRQ_DA8XX_CCERRINT,
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. };
  188. static struct resource da850_edma_resources[] = {
  189. {
  190. .name = "edma_cc0",
  191. .start = DA8XX_TPCC_BASE,
  192. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  193. .flags = IORESOURCE_MEM,
  194. },
  195. {
  196. .name = "edma_tc0",
  197. .start = DA8XX_TPTC0_BASE,
  198. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  199. .flags = IORESOURCE_MEM,
  200. },
  201. {
  202. .name = "edma_tc1",
  203. .start = DA8XX_TPTC1_BASE,
  204. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  205. .flags = IORESOURCE_MEM,
  206. },
  207. {
  208. .name = "edma_cc1",
  209. .start = DA850_TPCC1_BASE,
  210. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  211. .flags = IORESOURCE_MEM,
  212. },
  213. {
  214. .name = "edma_tc2",
  215. .start = DA850_TPTC2_BASE,
  216. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  217. .flags = IORESOURCE_MEM,
  218. },
  219. {
  220. .name = "edma0",
  221. .start = IRQ_DA8XX_CCINT0,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. {
  225. .name = "edma0_err",
  226. .start = IRQ_DA8XX_CCERRINT,
  227. .flags = IORESOURCE_IRQ,
  228. },
  229. {
  230. .name = "edma1",
  231. .start = IRQ_DA850_CCINT1,
  232. .flags = IORESOURCE_IRQ,
  233. },
  234. {
  235. .name = "edma1_err",
  236. .start = IRQ_DA850_CCERRINT1,
  237. .flags = IORESOURCE_IRQ,
  238. },
  239. };
  240. static struct platform_device da830_edma_device = {
  241. .name = "edma",
  242. .id = -1,
  243. .dev = {
  244. .platform_data = da830_edma_info,
  245. },
  246. .num_resources = ARRAY_SIZE(da830_edma_resources),
  247. .resource = da830_edma_resources,
  248. };
  249. static struct platform_device da850_edma_device = {
  250. .name = "edma",
  251. .id = -1,
  252. .dev = {
  253. .platform_data = da850_edma_info,
  254. },
  255. .num_resources = ARRAY_SIZE(da850_edma_resources),
  256. .resource = da850_edma_resources,
  257. };
  258. int __init da830_register_edma(struct edma_rsv_info *rsv)
  259. {
  260. da830_edma_cc0_info.rsv = rsv;
  261. return platform_device_register(&da830_edma_device);
  262. }
  263. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  264. {
  265. if (rsv) {
  266. da850_edma_cc_info[0].rsv = rsv[0];
  267. da850_edma_cc_info[1].rsv = rsv[1];
  268. }
  269. return platform_device_register(&da850_edma_device);
  270. }
  271. static struct resource da8xx_i2c_resources0[] = {
  272. {
  273. .start = DA8XX_I2C0_BASE,
  274. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  275. .flags = IORESOURCE_MEM,
  276. },
  277. {
  278. .start = IRQ_DA8XX_I2CINT0,
  279. .end = IRQ_DA8XX_I2CINT0,
  280. .flags = IORESOURCE_IRQ,
  281. },
  282. };
  283. static struct platform_device da8xx_i2c_device0 = {
  284. .name = "i2c_davinci",
  285. .id = 1,
  286. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  287. .resource = da8xx_i2c_resources0,
  288. };
  289. static struct resource da8xx_i2c_resources1[] = {
  290. {
  291. .start = DA8XX_I2C1_BASE,
  292. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  293. .flags = IORESOURCE_MEM,
  294. },
  295. {
  296. .start = IRQ_DA8XX_I2CINT1,
  297. .end = IRQ_DA8XX_I2CINT1,
  298. .flags = IORESOURCE_IRQ,
  299. },
  300. };
  301. static struct platform_device da8xx_i2c_device1 = {
  302. .name = "i2c_davinci",
  303. .id = 2,
  304. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  305. .resource = da8xx_i2c_resources1,
  306. };
  307. int __init da8xx_register_i2c(int instance,
  308. struct davinci_i2c_platform_data *pdata)
  309. {
  310. struct platform_device *pdev;
  311. if (instance == 0)
  312. pdev = &da8xx_i2c_device0;
  313. else if (instance == 1)
  314. pdev = &da8xx_i2c_device1;
  315. else
  316. return -EINVAL;
  317. pdev->dev.platform_data = pdata;
  318. return platform_device_register(pdev);
  319. }
  320. static struct resource da8xx_watchdog_resources[] = {
  321. {
  322. .start = DA8XX_WDOG_BASE,
  323. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  324. .flags = IORESOURCE_MEM,
  325. },
  326. };
  327. struct platform_device da8xx_wdt_device = {
  328. .name = "watchdog",
  329. .id = -1,
  330. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  331. .resource = da8xx_watchdog_resources,
  332. };
  333. void da8xx_restart(char mode, const char *cmd)
  334. {
  335. davinci_watchdog_reset(&da8xx_wdt_device);
  336. }
  337. int __init da8xx_register_watchdog(void)
  338. {
  339. return platform_device_register(&da8xx_wdt_device);
  340. }
  341. static struct resource da8xx_emac_resources[] = {
  342. {
  343. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  344. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  345. .flags = IORESOURCE_MEM,
  346. },
  347. {
  348. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  349. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  350. .flags = IORESOURCE_IRQ,
  351. },
  352. {
  353. .start = IRQ_DA8XX_C0_RX_PULSE,
  354. .end = IRQ_DA8XX_C0_RX_PULSE,
  355. .flags = IORESOURCE_IRQ,
  356. },
  357. {
  358. .start = IRQ_DA8XX_C0_TX_PULSE,
  359. .end = IRQ_DA8XX_C0_TX_PULSE,
  360. .flags = IORESOURCE_IRQ,
  361. },
  362. {
  363. .start = IRQ_DA8XX_C0_MISC_PULSE,
  364. .end = IRQ_DA8XX_C0_MISC_PULSE,
  365. .flags = IORESOURCE_IRQ,
  366. },
  367. };
  368. struct emac_platform_data da8xx_emac_pdata = {
  369. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  370. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  371. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  372. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  373. .version = EMAC_VERSION_2,
  374. };
  375. static struct platform_device da8xx_emac_device = {
  376. .name = "davinci_emac",
  377. .id = 1,
  378. .dev = {
  379. .platform_data = &da8xx_emac_pdata,
  380. },
  381. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  382. .resource = da8xx_emac_resources,
  383. };
  384. static struct resource da8xx_mdio_resources[] = {
  385. {
  386. .start = DA8XX_EMAC_MDIO_BASE,
  387. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  388. .flags = IORESOURCE_MEM,
  389. },
  390. };
  391. static struct platform_device da8xx_mdio_device = {
  392. .name = "davinci_mdio",
  393. .id = 0,
  394. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  395. .resource = da8xx_mdio_resources,
  396. };
  397. int __init da8xx_register_emac(void)
  398. {
  399. int ret;
  400. ret = platform_device_register(&da8xx_mdio_device);
  401. if (ret < 0)
  402. return ret;
  403. ret = platform_device_register(&da8xx_emac_device);
  404. if (ret < 0)
  405. return ret;
  406. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  407. NULL, &da8xx_emac_device.dev);
  408. return ret;
  409. }
  410. static struct resource da830_mcasp1_resources[] = {
  411. {
  412. .name = "mcasp1",
  413. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  414. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  415. .flags = IORESOURCE_MEM,
  416. },
  417. /* TX event */
  418. {
  419. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  420. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  421. .flags = IORESOURCE_DMA,
  422. },
  423. /* RX event */
  424. {
  425. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  426. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  427. .flags = IORESOURCE_DMA,
  428. },
  429. };
  430. static struct platform_device da830_mcasp1_device = {
  431. .name = "davinci-mcasp",
  432. .id = 1,
  433. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  434. .resource = da830_mcasp1_resources,
  435. };
  436. static struct resource da850_mcasp_resources[] = {
  437. {
  438. .name = "mcasp",
  439. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  440. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  441. .flags = IORESOURCE_MEM,
  442. },
  443. /* TX event */
  444. {
  445. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  446. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  447. .flags = IORESOURCE_DMA,
  448. },
  449. /* RX event */
  450. {
  451. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  452. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  453. .flags = IORESOURCE_DMA,
  454. },
  455. };
  456. static struct platform_device da850_mcasp_device = {
  457. .name = "davinci-mcasp",
  458. .id = 0,
  459. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  460. .resource = da850_mcasp_resources,
  461. };
  462. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  463. {
  464. /* DA830/OMAP-L137 has 3 instances of McASP */
  465. if (cpu_is_davinci_da830() && id == 1) {
  466. da830_mcasp1_device.dev.platform_data = pdata;
  467. platform_device_register(&da830_mcasp1_device);
  468. } else if (cpu_is_davinci_da850()) {
  469. da850_mcasp_device.dev.platform_data = pdata;
  470. platform_device_register(&da850_mcasp_device);
  471. }
  472. }
  473. static const struct display_panel disp_panel = {
  474. QVGA,
  475. 16,
  476. 16,
  477. COLOR_ACTIVE,
  478. };
  479. static struct lcd_ctrl_config lcd_cfg = {
  480. &disp_panel,
  481. .ac_bias = 255,
  482. .ac_bias_intrpt = 0,
  483. .dma_burst_sz = 16,
  484. .bpp = 16,
  485. .fdd = 255,
  486. .tft_alt_mode = 0,
  487. .stn_565_mode = 0,
  488. .mono_8bit_mode = 0,
  489. .invert_line_clock = 1,
  490. .invert_frm_clock = 1,
  491. .sync_edge = 0,
  492. .sync_ctrl = 1,
  493. .raster_order = 0,
  494. .fifo_th = 6,
  495. };
  496. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  497. .manu_name = "sharp",
  498. .controller_data = &lcd_cfg,
  499. .type = "Sharp_LCD035Q3DG01",
  500. };
  501. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  502. .manu_name = "sharp",
  503. .controller_data = &lcd_cfg,
  504. .type = "Sharp_LK043T1DG01",
  505. };
  506. static struct resource da8xx_lcdc_resources[] = {
  507. [0] = { /* registers */
  508. .start = DA8XX_LCD_CNTRL_BASE,
  509. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  510. .flags = IORESOURCE_MEM,
  511. },
  512. [1] = { /* interrupt */
  513. .start = IRQ_DA8XX_LCDINT,
  514. .end = IRQ_DA8XX_LCDINT,
  515. .flags = IORESOURCE_IRQ,
  516. },
  517. };
  518. static struct platform_device da8xx_lcdc_device = {
  519. .name = "da8xx_lcdc",
  520. .id = 0,
  521. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  522. .resource = da8xx_lcdc_resources,
  523. };
  524. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  525. {
  526. da8xx_lcdc_device.dev.platform_data = pdata;
  527. return platform_device_register(&da8xx_lcdc_device);
  528. }
  529. static struct resource da8xx_mmcsd0_resources[] = {
  530. { /* registers */
  531. .start = DA8XX_MMCSD0_BASE,
  532. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  533. .flags = IORESOURCE_MEM,
  534. },
  535. { /* interrupt */
  536. .start = IRQ_DA8XX_MMCSDINT0,
  537. .end = IRQ_DA8XX_MMCSDINT0,
  538. .flags = IORESOURCE_IRQ,
  539. },
  540. { /* DMA RX */
  541. .start = DA8XX_DMA_MMCSD0_RX,
  542. .end = DA8XX_DMA_MMCSD0_RX,
  543. .flags = IORESOURCE_DMA,
  544. },
  545. { /* DMA TX */
  546. .start = DA8XX_DMA_MMCSD0_TX,
  547. .end = DA8XX_DMA_MMCSD0_TX,
  548. .flags = IORESOURCE_DMA,
  549. },
  550. };
  551. static struct platform_device da8xx_mmcsd0_device = {
  552. .name = "davinci_mmc",
  553. .id = 0,
  554. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  555. .resource = da8xx_mmcsd0_resources,
  556. };
  557. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  558. {
  559. da8xx_mmcsd0_device.dev.platform_data = config;
  560. return platform_device_register(&da8xx_mmcsd0_device);
  561. }
  562. #ifdef CONFIG_ARCH_DAVINCI_DA850
  563. static struct resource da850_mmcsd1_resources[] = {
  564. { /* registers */
  565. .start = DA850_MMCSD1_BASE,
  566. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  567. .flags = IORESOURCE_MEM,
  568. },
  569. { /* interrupt */
  570. .start = IRQ_DA850_MMCSDINT0_1,
  571. .end = IRQ_DA850_MMCSDINT0_1,
  572. .flags = IORESOURCE_IRQ,
  573. },
  574. { /* DMA RX */
  575. .start = DA850_DMA_MMCSD1_RX,
  576. .end = DA850_DMA_MMCSD1_RX,
  577. .flags = IORESOURCE_DMA,
  578. },
  579. { /* DMA TX */
  580. .start = DA850_DMA_MMCSD1_TX,
  581. .end = DA850_DMA_MMCSD1_TX,
  582. .flags = IORESOURCE_DMA,
  583. },
  584. };
  585. static struct platform_device da850_mmcsd1_device = {
  586. .name = "davinci_mmc",
  587. .id = 1,
  588. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  589. .resource = da850_mmcsd1_resources,
  590. };
  591. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  592. {
  593. da850_mmcsd1_device.dev.platform_data = config;
  594. return platform_device_register(&da850_mmcsd1_device);
  595. }
  596. #endif
  597. static struct resource da8xx_rtc_resources[] = {
  598. {
  599. .start = DA8XX_RTC_BASE,
  600. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  601. .flags = IORESOURCE_MEM,
  602. },
  603. { /* timer irq */
  604. .start = IRQ_DA8XX_RTC,
  605. .end = IRQ_DA8XX_RTC,
  606. .flags = IORESOURCE_IRQ,
  607. },
  608. { /* alarm irq */
  609. .start = IRQ_DA8XX_RTC,
  610. .end = IRQ_DA8XX_RTC,
  611. .flags = IORESOURCE_IRQ,
  612. },
  613. };
  614. static struct platform_device da8xx_rtc_device = {
  615. .name = "omap_rtc",
  616. .id = -1,
  617. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  618. .resource = da8xx_rtc_resources,
  619. };
  620. int da8xx_register_rtc(void)
  621. {
  622. int ret;
  623. void __iomem *base;
  624. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  625. if (WARN_ON(!base))
  626. return -ENOMEM;
  627. /* Unlock the rtc's registers */
  628. __raw_writel(0x83e70b13, base + 0x6c);
  629. __raw_writel(0x95a4f1e0, base + 0x70);
  630. iounmap(base);
  631. ret = platform_device_register(&da8xx_rtc_device);
  632. if (!ret)
  633. /* Atleast on DA850, RTC is a wakeup source */
  634. device_init_wakeup(&da8xx_rtc_device.dev, true);
  635. return ret;
  636. }
  637. static void __iomem *da8xx_ddr2_ctlr_base;
  638. void __iomem * __init da8xx_get_mem_ctlr(void)
  639. {
  640. if (da8xx_ddr2_ctlr_base)
  641. return da8xx_ddr2_ctlr_base;
  642. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  643. if (!da8xx_ddr2_ctlr_base)
  644. pr_warning("%s: Unable to map DDR2 controller", __func__);
  645. return da8xx_ddr2_ctlr_base;
  646. }
  647. static struct resource da8xx_cpuidle_resources[] = {
  648. {
  649. .start = DA8XX_DDR2_CTL_BASE,
  650. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  651. .flags = IORESOURCE_MEM,
  652. },
  653. };
  654. /* DA8XX devices support DDR2 power down */
  655. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  656. .ddr2_pdown = 1,
  657. };
  658. static struct platform_device da8xx_cpuidle_device = {
  659. .name = "cpuidle-davinci",
  660. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  661. .resource = da8xx_cpuidle_resources,
  662. .dev = {
  663. .platform_data = &da8xx_cpuidle_pdata,
  664. },
  665. };
  666. int __init da8xx_register_cpuidle(void)
  667. {
  668. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  669. return platform_device_register(&da8xx_cpuidle_device);
  670. }
  671. static struct resource da8xx_spi0_resources[] = {
  672. [0] = {
  673. .start = DA8XX_SPI0_BASE,
  674. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  675. .flags = IORESOURCE_MEM,
  676. },
  677. [1] = {
  678. .start = IRQ_DA8XX_SPINT0,
  679. .end = IRQ_DA8XX_SPINT0,
  680. .flags = IORESOURCE_IRQ,
  681. },
  682. [2] = {
  683. .start = DA8XX_DMA_SPI0_RX,
  684. .end = DA8XX_DMA_SPI0_RX,
  685. .flags = IORESOURCE_DMA,
  686. },
  687. [3] = {
  688. .start = DA8XX_DMA_SPI0_TX,
  689. .end = DA8XX_DMA_SPI0_TX,
  690. .flags = IORESOURCE_DMA,
  691. },
  692. };
  693. static struct resource da8xx_spi1_resources[] = {
  694. [0] = {
  695. .start = DA830_SPI1_BASE,
  696. .end = DA830_SPI1_BASE + SZ_4K - 1,
  697. .flags = IORESOURCE_MEM,
  698. },
  699. [1] = {
  700. .start = IRQ_DA8XX_SPINT1,
  701. .end = IRQ_DA8XX_SPINT1,
  702. .flags = IORESOURCE_IRQ,
  703. },
  704. [2] = {
  705. .start = DA8XX_DMA_SPI1_RX,
  706. .end = DA8XX_DMA_SPI1_RX,
  707. .flags = IORESOURCE_DMA,
  708. },
  709. [3] = {
  710. .start = DA8XX_DMA_SPI1_TX,
  711. .end = DA8XX_DMA_SPI1_TX,
  712. .flags = IORESOURCE_DMA,
  713. },
  714. };
  715. struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  716. [0] = {
  717. .version = SPI_VERSION_2,
  718. .intr_line = 1,
  719. .dma_event_q = EVENTQ_0,
  720. },
  721. [1] = {
  722. .version = SPI_VERSION_2,
  723. .intr_line = 1,
  724. .dma_event_q = EVENTQ_0,
  725. },
  726. };
  727. static struct platform_device da8xx_spi_device[] = {
  728. [0] = {
  729. .name = "spi_davinci",
  730. .id = 0,
  731. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  732. .resource = da8xx_spi0_resources,
  733. .dev = {
  734. .platform_data = &da8xx_spi_pdata[0],
  735. },
  736. },
  737. [1] = {
  738. .name = "spi_davinci",
  739. .id = 1,
  740. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  741. .resource = da8xx_spi1_resources,
  742. .dev = {
  743. .platform_data = &da8xx_spi_pdata[1],
  744. },
  745. },
  746. };
  747. int __init da8xx_register_spi(int instance, const struct spi_board_info *info,
  748. unsigned len)
  749. {
  750. int ret;
  751. if (instance < 0 || instance > 1)
  752. return -EINVAL;
  753. ret = spi_register_board_info(info, len);
  754. if (ret)
  755. pr_warning("%s: failed to register board info for spi %d :"
  756. " %d\n", __func__, instance, ret);
  757. da8xx_spi_pdata[instance].num_chipselect = len;
  758. if (instance == 1 && cpu_is_davinci_da850()) {
  759. da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
  760. da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
  761. }
  762. return platform_device_register(&da8xx_spi_device[instance]);
  763. }
  764. #ifdef CONFIG_ARCH_DAVINCI_DA850
  765. static struct resource da850_sata_resources[] = {
  766. {
  767. .start = DA850_SATA_BASE,
  768. .end = DA850_SATA_BASE + 0x1fff,
  769. .flags = IORESOURCE_MEM,
  770. },
  771. {
  772. .start = IRQ_DA850_SATAINT,
  773. .flags = IORESOURCE_IRQ,
  774. },
  775. };
  776. /* SATA PHY Control Register offset from AHCI base */
  777. #define SATA_P0PHYCR_REG 0x178
  778. #define SATA_PHY_MPY(x) ((x) << 0)
  779. #define SATA_PHY_LOS(x) ((x) << 6)
  780. #define SATA_PHY_RXCDR(x) ((x) << 10)
  781. #define SATA_PHY_RXEQ(x) ((x) << 13)
  782. #define SATA_PHY_TXSWING(x) ((x) << 19)
  783. #define SATA_PHY_ENPLL(x) ((x) << 31)
  784. static struct clk *da850_sata_clk;
  785. static unsigned long da850_sata_refclkpn;
  786. /* Supported DA850 SATA crystal frequencies */
  787. #define KHZ_TO_HZ(freq) ((freq) * 1000)
  788. static unsigned long da850_sata_xtal[] = {
  789. KHZ_TO_HZ(300000),
  790. KHZ_TO_HZ(250000),
  791. 0, /* Reserved */
  792. KHZ_TO_HZ(187500),
  793. KHZ_TO_HZ(150000),
  794. KHZ_TO_HZ(125000),
  795. KHZ_TO_HZ(120000),
  796. KHZ_TO_HZ(100000),
  797. KHZ_TO_HZ(75000),
  798. KHZ_TO_HZ(60000),
  799. };
  800. static int da850_sata_init(struct device *dev, void __iomem *addr)
  801. {
  802. int i, ret;
  803. unsigned int val;
  804. da850_sata_clk = clk_get(dev, NULL);
  805. if (IS_ERR(da850_sata_clk))
  806. return PTR_ERR(da850_sata_clk);
  807. ret = clk_enable(da850_sata_clk);
  808. if (ret)
  809. goto err0;
  810. /* Enable SATA clock receiver */
  811. val = __raw_readl(DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  812. val &= ~BIT(0);
  813. __raw_writel(val, DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
  814. /* Get the multiplier needed for 1.5GHz PLL output */
  815. for (i = 0; i < ARRAY_SIZE(da850_sata_xtal); i++)
  816. if (da850_sata_xtal[i] == da850_sata_refclkpn)
  817. break;
  818. if (i == ARRAY_SIZE(da850_sata_xtal)) {
  819. ret = -EINVAL;
  820. goto err1;
  821. }
  822. val = SATA_PHY_MPY(i + 1) |
  823. SATA_PHY_LOS(1) |
  824. SATA_PHY_RXCDR(4) |
  825. SATA_PHY_RXEQ(1) |
  826. SATA_PHY_TXSWING(3) |
  827. SATA_PHY_ENPLL(1);
  828. __raw_writel(val, addr + SATA_P0PHYCR_REG);
  829. return 0;
  830. err1:
  831. clk_disable(da850_sata_clk);
  832. err0:
  833. clk_put(da850_sata_clk);
  834. return ret;
  835. }
  836. static void da850_sata_exit(struct device *dev)
  837. {
  838. clk_disable(da850_sata_clk);
  839. clk_put(da850_sata_clk);
  840. }
  841. static struct ahci_platform_data da850_sata_pdata = {
  842. .init = da850_sata_init,
  843. .exit = da850_sata_exit,
  844. };
  845. static u64 da850_sata_dmamask = DMA_BIT_MASK(32);
  846. static struct platform_device da850_sata_device = {
  847. .name = "ahci",
  848. .id = -1,
  849. .dev = {
  850. .platform_data = &da850_sata_pdata,
  851. .dma_mask = &da850_sata_dmamask,
  852. .coherent_dma_mask = DMA_BIT_MASK(32),
  853. },
  854. .num_resources = ARRAY_SIZE(da850_sata_resources),
  855. .resource = da850_sata_resources,
  856. };
  857. int __init da850_register_sata(unsigned long refclkpn)
  858. {
  859. da850_sata_refclkpn = refclkpn;
  860. if (!da850_sata_refclkpn)
  861. return -EINVAL;
  862. return platform_device_register(&da850_sata_device);
  863. }
  864. #endif