setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /*
  2. * linux/arch/arm/kernel/setup.c
  3. *
  4. * Copyright (C) 1995-2001 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/export.h>
  11. #include <linux/kernel.h>
  12. #include <linux/stddef.h>
  13. #include <linux/ioport.h>
  14. #include <linux/delay.h>
  15. #include <linux/utsname.h>
  16. #include <linux/initrd.h>
  17. #include <linux/console.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/screen_info.h>
  21. #include <linux/init.h>
  22. #include <linux/kexec.h>
  23. #include <linux/of_fdt.h>
  24. #include <linux/cpu.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/smp.h>
  27. #include <linux/proc_fs.h>
  28. #include <linux/memblock.h>
  29. #include <linux/bug.h>
  30. #include <linux/compiler.h>
  31. #include <linux/sort.h>
  32. #include <asm/unified.h>
  33. #include <asm/cp15.h>
  34. #include <asm/cpu.h>
  35. #include <asm/cputype.h>
  36. #include <asm/elf.h>
  37. #include <asm/procinfo.h>
  38. #include <asm/sections.h>
  39. #include <asm/setup.h>
  40. #include <asm/smp_plat.h>
  41. #include <asm/mach-types.h>
  42. #include <asm/cacheflush.h>
  43. #include <asm/cachetype.h>
  44. #include <asm/tlbflush.h>
  45. #include <asm/prom.h>
  46. #include <asm/mach/arch.h>
  47. #include <asm/mach/irq.h>
  48. #include <asm/mach/time.h>
  49. #include <asm/system_info.h>
  50. #include <asm/system_misc.h>
  51. #include <asm/traps.h>
  52. #include <asm/unwind.h>
  53. #include <asm/memblock.h>
  54. #include <asm/virt.h>
  55. #include "atags.h"
  56. #include "tcm.h"
  57. #if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
  58. char fpe_type[8];
  59. static int __init fpe_setup(char *line)
  60. {
  61. memcpy(fpe_type, line, 8);
  62. return 1;
  63. }
  64. __setup("fpe=", fpe_setup);
  65. #endif
  66. extern void paging_init(struct machine_desc *desc);
  67. extern void sanity_check_meminfo(void);
  68. extern void reboot_setup(char *str);
  69. extern void setup_dma_zone(struct machine_desc *desc);
  70. unsigned int processor_id;
  71. EXPORT_SYMBOL(processor_id);
  72. unsigned int __machine_arch_type __read_mostly;
  73. EXPORT_SYMBOL(__machine_arch_type);
  74. unsigned int cacheid __read_mostly;
  75. EXPORT_SYMBOL(cacheid);
  76. unsigned int __atags_pointer __initdata;
  77. unsigned int system_rev;
  78. EXPORT_SYMBOL(system_rev);
  79. unsigned int system_serial_low;
  80. EXPORT_SYMBOL(system_serial_low);
  81. unsigned int system_serial_high;
  82. EXPORT_SYMBOL(system_serial_high);
  83. unsigned int elf_hwcap __read_mostly;
  84. EXPORT_SYMBOL(elf_hwcap);
  85. #ifdef MULTI_CPU
  86. struct processor processor __read_mostly;
  87. #endif
  88. #ifdef MULTI_TLB
  89. struct cpu_tlb_fns cpu_tlb __read_mostly;
  90. #endif
  91. #ifdef MULTI_USER
  92. struct cpu_user_fns cpu_user __read_mostly;
  93. #endif
  94. #ifdef MULTI_CACHE
  95. struct cpu_cache_fns cpu_cache __read_mostly;
  96. #endif
  97. #ifdef CONFIG_OUTER_CACHE
  98. struct outer_cache_fns outer_cache __read_mostly;
  99. EXPORT_SYMBOL(outer_cache);
  100. #endif
  101. /*
  102. * Cached cpu_architecture() result for use by assembler code.
  103. * C code should use the cpu_architecture() function instead of accessing this
  104. * variable directly.
  105. */
  106. int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
  107. struct stack {
  108. u32 irq[3];
  109. u32 abt[3];
  110. u32 und[3];
  111. } ____cacheline_aligned;
  112. static struct stack stacks[NR_CPUS];
  113. char elf_platform[ELF_PLATFORM_SIZE];
  114. EXPORT_SYMBOL(elf_platform);
  115. static const char *cpu_name;
  116. static const char *machine_name;
  117. static char __initdata cmd_line[COMMAND_LINE_SIZE];
  118. struct machine_desc *machine_desc __initdata;
  119. static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
  120. #define ENDIANNESS ((char)endian_test.l)
  121. DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
  122. /*
  123. * Standard memory resources
  124. */
  125. static struct resource mem_res[] = {
  126. {
  127. .name = "Video RAM",
  128. .start = 0,
  129. .end = 0,
  130. .flags = IORESOURCE_MEM
  131. },
  132. {
  133. .name = "Kernel code",
  134. .start = 0,
  135. .end = 0,
  136. .flags = IORESOURCE_MEM
  137. },
  138. {
  139. .name = "Kernel data",
  140. .start = 0,
  141. .end = 0,
  142. .flags = IORESOURCE_MEM
  143. }
  144. };
  145. #define video_ram mem_res[0]
  146. #define kernel_code mem_res[1]
  147. #define kernel_data mem_res[2]
  148. static struct resource io_res[] = {
  149. {
  150. .name = "reserved",
  151. .start = 0x3bc,
  152. .end = 0x3be,
  153. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  154. },
  155. {
  156. .name = "reserved",
  157. .start = 0x378,
  158. .end = 0x37f,
  159. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  160. },
  161. {
  162. .name = "reserved",
  163. .start = 0x278,
  164. .end = 0x27f,
  165. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  166. }
  167. };
  168. #define lp0 io_res[0]
  169. #define lp1 io_res[1]
  170. #define lp2 io_res[2]
  171. static const char *proc_arch[] = {
  172. "undefined/unknown",
  173. "3",
  174. "4",
  175. "4T",
  176. "5",
  177. "5T",
  178. "5TE",
  179. "5TEJ",
  180. "6TEJ",
  181. "7",
  182. "?(11)",
  183. "?(12)",
  184. "?(13)",
  185. "?(14)",
  186. "?(15)",
  187. "?(16)",
  188. "?(17)",
  189. };
  190. static int __get_cpu_architecture(void)
  191. {
  192. int cpu_arch;
  193. if ((read_cpuid_id() & 0x0008f000) == 0) {
  194. cpu_arch = CPU_ARCH_UNKNOWN;
  195. } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
  196. cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
  197. } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
  198. cpu_arch = (read_cpuid_id() >> 16) & 7;
  199. if (cpu_arch)
  200. cpu_arch += CPU_ARCH_ARMv3;
  201. } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
  202. unsigned int mmfr0;
  203. /* Revised CPUID format. Read the Memory Model Feature
  204. * Register 0 and check for VMSAv7 or PMSAv7 */
  205. asm("mrc p15, 0, %0, c0, c1, 4"
  206. : "=r" (mmfr0));
  207. if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
  208. (mmfr0 & 0x000000f0) >= 0x00000030)
  209. cpu_arch = CPU_ARCH_ARMv7;
  210. else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
  211. (mmfr0 & 0x000000f0) == 0x00000020)
  212. cpu_arch = CPU_ARCH_ARMv6;
  213. else
  214. cpu_arch = CPU_ARCH_UNKNOWN;
  215. } else
  216. cpu_arch = CPU_ARCH_UNKNOWN;
  217. return cpu_arch;
  218. }
  219. int __pure cpu_architecture(void)
  220. {
  221. BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
  222. return __cpu_architecture;
  223. }
  224. static int cpu_has_aliasing_icache(unsigned int arch)
  225. {
  226. int aliasing_icache;
  227. unsigned int id_reg, num_sets, line_size;
  228. /* PIPT caches never alias. */
  229. if (icache_is_pipt())
  230. return 0;
  231. /* arch specifies the register format */
  232. switch (arch) {
  233. case CPU_ARCH_ARMv7:
  234. asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
  235. : /* No output operands */
  236. : "r" (1));
  237. isb();
  238. asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
  239. : "=r" (id_reg));
  240. line_size = 4 << ((id_reg & 0x7) + 2);
  241. num_sets = ((id_reg >> 13) & 0x7fff) + 1;
  242. aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
  243. break;
  244. case CPU_ARCH_ARMv6:
  245. aliasing_icache = read_cpuid_cachetype() & (1 << 11);
  246. break;
  247. default:
  248. /* I-cache aliases will be handled by D-cache aliasing code */
  249. aliasing_icache = 0;
  250. }
  251. return aliasing_icache;
  252. }
  253. static void __init cacheid_init(void)
  254. {
  255. unsigned int cachetype = read_cpuid_cachetype();
  256. unsigned int arch = cpu_architecture();
  257. if (arch >= CPU_ARCH_ARMv6) {
  258. if ((cachetype & (7 << 29)) == 4 << 29) {
  259. /* ARMv7 register format */
  260. arch = CPU_ARCH_ARMv7;
  261. cacheid = CACHEID_VIPT_NONALIASING;
  262. switch (cachetype & (3 << 14)) {
  263. case (1 << 14):
  264. cacheid |= CACHEID_ASID_TAGGED;
  265. break;
  266. case (3 << 14):
  267. cacheid |= CACHEID_PIPT;
  268. break;
  269. }
  270. } else {
  271. arch = CPU_ARCH_ARMv6;
  272. if (cachetype & (1 << 23))
  273. cacheid = CACHEID_VIPT_ALIASING;
  274. else
  275. cacheid = CACHEID_VIPT_NONALIASING;
  276. }
  277. if (cpu_has_aliasing_icache(arch))
  278. cacheid |= CACHEID_VIPT_I_ALIASING;
  279. } else {
  280. cacheid = CACHEID_VIVT;
  281. }
  282. printk("CPU: %s data cache, %s instruction cache\n",
  283. cache_is_vivt() ? "VIVT" :
  284. cache_is_vipt_aliasing() ? "VIPT aliasing" :
  285. cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
  286. cache_is_vivt() ? "VIVT" :
  287. icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
  288. icache_is_vipt_aliasing() ? "VIPT aliasing" :
  289. icache_is_pipt() ? "PIPT" :
  290. cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
  291. }
  292. /*
  293. * These functions re-use the assembly code in head.S, which
  294. * already provide the required functionality.
  295. */
  296. extern struct proc_info_list *lookup_processor_type(unsigned int);
  297. void __init early_print(const char *str, ...)
  298. {
  299. extern void printascii(const char *);
  300. char buf[256];
  301. va_list ap;
  302. va_start(ap, str);
  303. vsnprintf(buf, sizeof(buf), str, ap);
  304. va_end(ap);
  305. #ifdef CONFIG_DEBUG_LL
  306. printascii(buf);
  307. #endif
  308. printk("%s", buf);
  309. }
  310. static void __init feat_v6_fixup(void)
  311. {
  312. int id = read_cpuid_id();
  313. if ((id & 0xff0f0000) != 0x41070000)
  314. return;
  315. /*
  316. * HWCAP_TLS is available only on 1136 r1p0 and later,
  317. * see also kuser_get_tls_init.
  318. */
  319. if ((((id >> 4) & 0xfff) == 0xb36) && (((id >> 20) & 3) == 0))
  320. elf_hwcap &= ~HWCAP_TLS;
  321. }
  322. /*
  323. * cpu_init - initialise one CPU.
  324. *
  325. * cpu_init sets up the per-CPU stacks.
  326. */
  327. void cpu_init(void)
  328. {
  329. unsigned int cpu = smp_processor_id();
  330. struct stack *stk = &stacks[cpu];
  331. if (cpu >= NR_CPUS) {
  332. printk(KERN_CRIT "CPU%u: bad primary CPU number\n", cpu);
  333. BUG();
  334. }
  335. cpu_proc_init();
  336. /*
  337. * Define the placement constraint for the inline asm directive below.
  338. * In Thumb-2, msr with an immediate value is not allowed.
  339. */
  340. #ifdef CONFIG_THUMB2_KERNEL
  341. #define PLC "r"
  342. #else
  343. #define PLC "I"
  344. #endif
  345. /*
  346. * setup stacks for re-entrant exception handlers
  347. */
  348. __asm__ (
  349. "msr cpsr_c, %1\n\t"
  350. "add r14, %0, %2\n\t"
  351. "mov sp, r14\n\t"
  352. "msr cpsr_c, %3\n\t"
  353. "add r14, %0, %4\n\t"
  354. "mov sp, r14\n\t"
  355. "msr cpsr_c, %5\n\t"
  356. "add r14, %0, %6\n\t"
  357. "mov sp, r14\n\t"
  358. "msr cpsr_c, %7"
  359. :
  360. : "r" (stk),
  361. PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
  362. "I" (offsetof(struct stack, irq[0])),
  363. PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
  364. "I" (offsetof(struct stack, abt[0])),
  365. PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
  366. "I" (offsetof(struct stack, und[0])),
  367. PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
  368. : "r14");
  369. }
  370. int __cpu_logical_map[NR_CPUS];
  371. void __init smp_setup_processor_id(void)
  372. {
  373. int i;
  374. u32 cpu = is_smp() ? read_cpuid_mpidr() & 0xff : 0;
  375. cpu_logical_map(0) = cpu;
  376. for (i = 1; i < NR_CPUS; ++i)
  377. cpu_logical_map(i) = i == cpu ? 0 : i;
  378. printk(KERN_INFO "Booting Linux on physical CPU %d\n", cpu);
  379. }
  380. static void __init setup_processor(void)
  381. {
  382. struct proc_info_list *list;
  383. /*
  384. * locate processor in the list of supported processor
  385. * types. The linker builds this table for us from the
  386. * entries in arch/arm/mm/proc-*.S
  387. */
  388. list = lookup_processor_type(read_cpuid_id());
  389. if (!list) {
  390. printk("CPU configuration botched (ID %08x), unable "
  391. "to continue.\n", read_cpuid_id());
  392. while (1);
  393. }
  394. cpu_name = list->cpu_name;
  395. __cpu_architecture = __get_cpu_architecture();
  396. #ifdef MULTI_CPU
  397. processor = *list->proc;
  398. #endif
  399. #ifdef MULTI_TLB
  400. cpu_tlb = *list->tlb;
  401. #endif
  402. #ifdef MULTI_USER
  403. cpu_user = *list->user;
  404. #endif
  405. #ifdef MULTI_CACHE
  406. cpu_cache = *list->cache;
  407. #endif
  408. printk("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
  409. cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
  410. proc_arch[cpu_architecture()], cr_alignment);
  411. snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
  412. list->arch_name, ENDIANNESS);
  413. snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
  414. list->elf_name, ENDIANNESS);
  415. elf_hwcap = list->elf_hwcap;
  416. #ifndef CONFIG_ARM_THUMB
  417. elf_hwcap &= ~HWCAP_THUMB;
  418. #endif
  419. feat_v6_fixup();
  420. cacheid_init();
  421. cpu_init();
  422. }
  423. void __init dump_machine_table(void)
  424. {
  425. struct machine_desc *p;
  426. early_print("Available machine support:\n\nID (hex)\tNAME\n");
  427. for_each_machine_desc(p)
  428. early_print("%08x\t%s\n", p->nr, p->name);
  429. early_print("\nPlease check your kernel config and/or bootloader.\n");
  430. while (true)
  431. /* can't use cpu_relax() here as it may require MMU setup */;
  432. }
  433. int __init arm_add_memory(phys_addr_t start, phys_addr_t size)
  434. {
  435. struct membank *bank = &meminfo.bank[meminfo.nr_banks];
  436. if (meminfo.nr_banks >= NR_BANKS) {
  437. printk(KERN_CRIT "NR_BANKS too low, "
  438. "ignoring memory at 0x%08llx\n", (long long)start);
  439. return -EINVAL;
  440. }
  441. /*
  442. * Ensure that start/size are aligned to a page boundary.
  443. * Size is appropriately rounded down, start is rounded up.
  444. */
  445. size -= start & ~PAGE_MASK;
  446. bank->start = PAGE_ALIGN(start);
  447. #ifndef CONFIG_LPAE
  448. if (bank->start + size < bank->start) {
  449. printk(KERN_CRIT "Truncating memory at 0x%08llx to fit in "
  450. "32-bit physical address space\n", (long long)start);
  451. /*
  452. * To ensure bank->start + bank->size is representable in
  453. * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
  454. * This means we lose a page after masking.
  455. */
  456. size = ULONG_MAX - bank->start;
  457. }
  458. #endif
  459. bank->size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
  460. /*
  461. * Check whether this memory region has non-zero size or
  462. * invalid node number.
  463. */
  464. if (bank->size == 0)
  465. return -EINVAL;
  466. meminfo.nr_banks++;
  467. return 0;
  468. }
  469. /*
  470. * Pick out the memory size. We look for mem=size@start,
  471. * where start and size are "size[KkMm]"
  472. */
  473. static int __init early_mem(char *p)
  474. {
  475. static int usermem __initdata = 0;
  476. phys_addr_t size;
  477. phys_addr_t start;
  478. char *endp;
  479. /*
  480. * If the user specifies memory size, we
  481. * blow away any automatically generated
  482. * size.
  483. */
  484. if (usermem == 0) {
  485. usermem = 1;
  486. meminfo.nr_banks = 0;
  487. }
  488. start = PHYS_OFFSET;
  489. size = memparse(p, &endp);
  490. if (*endp == '@')
  491. start = memparse(endp + 1, NULL);
  492. arm_add_memory(start, size);
  493. return 0;
  494. }
  495. early_param("mem", early_mem);
  496. static void __init request_standard_resources(struct machine_desc *mdesc)
  497. {
  498. struct memblock_region *region;
  499. struct resource *res;
  500. kernel_code.start = virt_to_phys(_text);
  501. kernel_code.end = virt_to_phys(_etext - 1);
  502. kernel_data.start = virt_to_phys(_sdata);
  503. kernel_data.end = virt_to_phys(_end - 1);
  504. for_each_memblock(memory, region) {
  505. res = alloc_bootmem_low(sizeof(*res));
  506. res->name = "System RAM";
  507. res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
  508. res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
  509. res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  510. request_resource(&iomem_resource, res);
  511. if (kernel_code.start >= res->start &&
  512. kernel_code.end <= res->end)
  513. request_resource(res, &kernel_code);
  514. if (kernel_data.start >= res->start &&
  515. kernel_data.end <= res->end)
  516. request_resource(res, &kernel_data);
  517. }
  518. if (mdesc->video_start) {
  519. video_ram.start = mdesc->video_start;
  520. video_ram.end = mdesc->video_end;
  521. request_resource(&iomem_resource, &video_ram);
  522. }
  523. /*
  524. * Some machines don't have the possibility of ever
  525. * possessing lp0, lp1 or lp2
  526. */
  527. if (mdesc->reserve_lp0)
  528. request_resource(&ioport_resource, &lp0);
  529. if (mdesc->reserve_lp1)
  530. request_resource(&ioport_resource, &lp1);
  531. if (mdesc->reserve_lp2)
  532. request_resource(&ioport_resource, &lp2);
  533. }
  534. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  535. struct screen_info screen_info = {
  536. .orig_video_lines = 30,
  537. .orig_video_cols = 80,
  538. .orig_video_mode = 0,
  539. .orig_video_ega_bx = 0,
  540. .orig_video_isVGA = 1,
  541. .orig_video_points = 8
  542. };
  543. #endif
  544. static int __init customize_machine(void)
  545. {
  546. /* customizes platform devices, or adds new ones */
  547. if (machine_desc->init_machine)
  548. machine_desc->init_machine();
  549. return 0;
  550. }
  551. arch_initcall(customize_machine);
  552. static int __init init_machine_late(void)
  553. {
  554. if (machine_desc->init_late)
  555. machine_desc->init_late();
  556. return 0;
  557. }
  558. late_initcall(init_machine_late);
  559. #ifdef CONFIG_KEXEC
  560. static inline unsigned long long get_total_mem(void)
  561. {
  562. unsigned long total;
  563. total = max_low_pfn - min_low_pfn;
  564. return total << PAGE_SHIFT;
  565. }
  566. /**
  567. * reserve_crashkernel() - reserves memory are for crash kernel
  568. *
  569. * This function reserves memory area given in "crashkernel=" kernel command
  570. * line parameter. The memory reserved is used by a dump capture kernel when
  571. * primary kernel is crashing.
  572. */
  573. static void __init reserve_crashkernel(void)
  574. {
  575. unsigned long long crash_size, crash_base;
  576. unsigned long long total_mem;
  577. int ret;
  578. total_mem = get_total_mem();
  579. ret = parse_crashkernel(boot_command_line, total_mem,
  580. &crash_size, &crash_base);
  581. if (ret)
  582. return;
  583. ret = reserve_bootmem(crash_base, crash_size, BOOTMEM_EXCLUSIVE);
  584. if (ret < 0) {
  585. printk(KERN_WARNING "crashkernel reservation failed - "
  586. "memory is in use (0x%lx)\n", (unsigned long)crash_base);
  587. return;
  588. }
  589. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  590. "for crashkernel (System RAM: %ldMB)\n",
  591. (unsigned long)(crash_size >> 20),
  592. (unsigned long)(crash_base >> 20),
  593. (unsigned long)(total_mem >> 20));
  594. crashk_res.start = crash_base;
  595. crashk_res.end = crash_base + crash_size - 1;
  596. insert_resource(&iomem_resource, &crashk_res);
  597. }
  598. #else
  599. static inline void reserve_crashkernel(void) {}
  600. #endif /* CONFIG_KEXEC */
  601. static int __init meminfo_cmp(const void *_a, const void *_b)
  602. {
  603. const struct membank *a = _a, *b = _b;
  604. long cmp = bank_pfn_start(a) - bank_pfn_start(b);
  605. return cmp < 0 ? -1 : cmp > 0 ? 1 : 0;
  606. }
  607. void __init hyp_mode_check(void)
  608. {
  609. #ifdef CONFIG_ARM_VIRT_EXT
  610. if (is_hyp_mode_available()) {
  611. pr_info("CPU: All CPU(s) started in HYP mode.\n");
  612. pr_info("CPU: Virtualization extensions available.\n");
  613. } else if (is_hyp_mode_mismatched()) {
  614. pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
  615. __boot_cpu_mode & MODE_MASK);
  616. pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
  617. } else
  618. pr_info("CPU: All CPU(s) started in SVC mode.\n");
  619. #endif
  620. }
  621. void __init setup_arch(char **cmdline_p)
  622. {
  623. struct machine_desc *mdesc;
  624. setup_processor();
  625. mdesc = setup_machine_fdt(__atags_pointer);
  626. if (!mdesc)
  627. mdesc = setup_machine_tags(__atags_pointer, machine_arch_type);
  628. machine_desc = mdesc;
  629. machine_name = mdesc->name;
  630. setup_dma_zone(mdesc);
  631. if (mdesc->restart_mode)
  632. reboot_setup(&mdesc->restart_mode);
  633. init_mm.start_code = (unsigned long) _text;
  634. init_mm.end_code = (unsigned long) _etext;
  635. init_mm.end_data = (unsigned long) _edata;
  636. init_mm.brk = (unsigned long) _end;
  637. /* populate cmd_line too for later use, preserving boot_command_line */
  638. strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
  639. *cmdline_p = cmd_line;
  640. parse_early_param();
  641. sort(&meminfo.bank, meminfo.nr_banks, sizeof(meminfo.bank[0]), meminfo_cmp, NULL);
  642. sanity_check_meminfo();
  643. arm_memblock_init(&meminfo, mdesc);
  644. paging_init(mdesc);
  645. request_standard_resources(mdesc);
  646. if (mdesc->restart)
  647. arm_pm_restart = mdesc->restart;
  648. unflatten_device_tree();
  649. #ifdef CONFIG_SMP
  650. if (is_smp()) {
  651. smp_set_ops(mdesc->smp);
  652. smp_init_cpus();
  653. }
  654. #endif
  655. if (!is_smp())
  656. hyp_mode_check();
  657. reserve_crashkernel();
  658. tcm_init();
  659. #ifdef CONFIG_MULTI_IRQ_HANDLER
  660. handle_arch_irq = mdesc->handle_irq;
  661. #endif
  662. #ifdef CONFIG_VT
  663. #if defined(CONFIG_VGA_CONSOLE)
  664. conswitchp = &vga_con;
  665. #elif defined(CONFIG_DUMMY_CONSOLE)
  666. conswitchp = &dummy_con;
  667. #endif
  668. #endif
  669. if (mdesc->init_early)
  670. mdesc->init_early();
  671. }
  672. static int __init topology_init(void)
  673. {
  674. int cpu;
  675. for_each_possible_cpu(cpu) {
  676. struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
  677. cpuinfo->cpu.hotpluggable = 1;
  678. register_cpu(&cpuinfo->cpu, cpu);
  679. }
  680. return 0;
  681. }
  682. subsys_initcall(topology_init);
  683. #ifdef CONFIG_HAVE_PROC_CPU
  684. static int __init proc_cpu_init(void)
  685. {
  686. struct proc_dir_entry *res;
  687. res = proc_mkdir("cpu", NULL);
  688. if (!res)
  689. return -ENOMEM;
  690. return 0;
  691. }
  692. fs_initcall(proc_cpu_init);
  693. #endif
  694. static const char *hwcap_str[] = {
  695. "swp",
  696. "half",
  697. "thumb",
  698. "26bit",
  699. "fastmult",
  700. "fpa",
  701. "vfp",
  702. "edsp",
  703. "java",
  704. "iwmmxt",
  705. "crunch",
  706. "thumbee",
  707. "neon",
  708. "vfpv3",
  709. "vfpv3d16",
  710. "tls",
  711. "vfpv4",
  712. "idiva",
  713. "idivt",
  714. NULL
  715. };
  716. static int c_show(struct seq_file *m, void *v)
  717. {
  718. int i;
  719. seq_printf(m, "Processor\t: %s rev %d (%s)\n",
  720. cpu_name, read_cpuid_id() & 15, elf_platform);
  721. #if defined(CONFIG_SMP)
  722. for_each_online_cpu(i) {
  723. /*
  724. * glibc reads /proc/cpuinfo to determine the number of
  725. * online processors, looking for lines beginning with
  726. * "processor". Give glibc what it expects.
  727. */
  728. seq_printf(m, "processor\t: %d\n", i);
  729. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n\n",
  730. per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
  731. (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
  732. }
  733. #else /* CONFIG_SMP */
  734. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
  735. loops_per_jiffy / (500000/HZ),
  736. (loops_per_jiffy / (5000/HZ)) % 100);
  737. #endif
  738. /* dump out the processor features */
  739. seq_puts(m, "Features\t: ");
  740. for (i = 0; hwcap_str[i]; i++)
  741. if (elf_hwcap & (1 << i))
  742. seq_printf(m, "%s ", hwcap_str[i]);
  743. seq_printf(m, "\nCPU implementer\t: 0x%02x\n", read_cpuid_id() >> 24);
  744. seq_printf(m, "CPU architecture: %s\n", proc_arch[cpu_architecture()]);
  745. if ((read_cpuid_id() & 0x0008f000) == 0x00000000) {
  746. /* pre-ARM7 */
  747. seq_printf(m, "CPU part\t: %07x\n", read_cpuid_id() >> 4);
  748. } else {
  749. if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
  750. /* ARM7 */
  751. seq_printf(m, "CPU variant\t: 0x%02x\n",
  752. (read_cpuid_id() >> 16) & 127);
  753. } else {
  754. /* post-ARM7 */
  755. seq_printf(m, "CPU variant\t: 0x%x\n",
  756. (read_cpuid_id() >> 20) & 15);
  757. }
  758. seq_printf(m, "CPU part\t: 0x%03x\n",
  759. (read_cpuid_id() >> 4) & 0xfff);
  760. }
  761. seq_printf(m, "CPU revision\t: %d\n", read_cpuid_id() & 15);
  762. seq_puts(m, "\n");
  763. seq_printf(m, "Hardware\t: %s\n", machine_name);
  764. seq_printf(m, "Revision\t: %04x\n", system_rev);
  765. seq_printf(m, "Serial\t\t: %08x%08x\n",
  766. system_serial_high, system_serial_low);
  767. return 0;
  768. }
  769. static void *c_start(struct seq_file *m, loff_t *pos)
  770. {
  771. return *pos < 1 ? (void *)1 : NULL;
  772. }
  773. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  774. {
  775. ++*pos;
  776. return NULL;
  777. }
  778. static void c_stop(struct seq_file *m, void *v)
  779. {
  780. }
  781. const struct seq_operations cpuinfo_op = {
  782. .start = c_start,
  783. .next = c_next,
  784. .stop = c_stop,
  785. .show = c_show
  786. };