imx51.dtsi 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. gpio0 = &gpio1;
  19. gpio1 = &gpio2;
  20. gpio2 = &gpio3;
  21. gpio3 = &gpio4;
  22. };
  23. tzic: tz-interrupt-controller@e0000000 {
  24. compatible = "fsl,imx51-tzic", "fsl,tzic";
  25. interrupt-controller;
  26. #interrupt-cells = <1>;
  27. reg = <0xe0000000 0x4000>;
  28. };
  29. clocks {
  30. #address-cells = <1>;
  31. #size-cells = <0>;
  32. ckil {
  33. compatible = "fsl,imx-ckil", "fixed-clock";
  34. clock-frequency = <32768>;
  35. };
  36. ckih1 {
  37. compatible = "fsl,imx-ckih1", "fixed-clock";
  38. clock-frequency = <22579200>;
  39. };
  40. ckih2 {
  41. compatible = "fsl,imx-ckih2", "fixed-clock";
  42. clock-frequency = <0>;
  43. };
  44. osc {
  45. compatible = "fsl,imx-osc", "fixed-clock";
  46. clock-frequency = <24000000>;
  47. };
  48. };
  49. soc {
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. compatible = "simple-bus";
  53. interrupt-parent = <&tzic>;
  54. ranges;
  55. aips@70000000 { /* AIPS1 */
  56. compatible = "fsl,aips-bus", "simple-bus";
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. reg = <0x70000000 0x10000000>;
  60. ranges;
  61. spba@70000000 {
  62. compatible = "fsl,spba-bus", "simple-bus";
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. reg = <0x70000000 0x40000>;
  66. ranges;
  67. esdhc@70004000 { /* ESDHC1 */
  68. compatible = "fsl,imx51-esdhc";
  69. reg = <0x70004000 0x4000>;
  70. interrupts = <1>;
  71. status = "disabled";
  72. };
  73. esdhc@70008000 { /* ESDHC2 */
  74. compatible = "fsl,imx51-esdhc";
  75. reg = <0x70008000 0x4000>;
  76. interrupts = <2>;
  77. status = "disabled";
  78. };
  79. uart3: serial@7000c000 {
  80. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  81. reg = <0x7000c000 0x4000>;
  82. interrupts = <33>;
  83. status = "disabled";
  84. };
  85. ecspi@70010000 { /* ECSPI1 */
  86. #address-cells = <1>;
  87. #size-cells = <0>;
  88. compatible = "fsl,imx51-ecspi";
  89. reg = <0x70010000 0x4000>;
  90. interrupts = <36>;
  91. status = "disabled";
  92. };
  93. ssi2: ssi@70014000 {
  94. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  95. reg = <0x70014000 0x4000>;
  96. interrupts = <30>;
  97. fsl,fifo-depth = <15>;
  98. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  99. status = "disabled";
  100. };
  101. esdhc@70020000 { /* ESDHC3 */
  102. compatible = "fsl,imx51-esdhc";
  103. reg = <0x70020000 0x4000>;
  104. interrupts = <3>;
  105. status = "disabled";
  106. };
  107. esdhc@70024000 { /* ESDHC4 */
  108. compatible = "fsl,imx51-esdhc";
  109. reg = <0x70024000 0x4000>;
  110. interrupts = <4>;
  111. status = "disabled";
  112. };
  113. };
  114. usb@73f80000 {
  115. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  116. reg = <0x73f80000 0x0200>;
  117. interrupts = <18>;
  118. status = "disabled";
  119. };
  120. usb@73f80200 {
  121. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  122. reg = <0x73f80200 0x0200>;
  123. interrupts = <14>;
  124. status = "disabled";
  125. };
  126. usb@73f80400 {
  127. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  128. reg = <0x73f80400 0x0200>;
  129. interrupts = <16>;
  130. status = "disabled";
  131. };
  132. usb@73f80600 {
  133. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  134. reg = <0x73f80600 0x0200>;
  135. interrupts = <17>;
  136. status = "disabled";
  137. };
  138. gpio1: gpio@73f84000 {
  139. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  140. reg = <0x73f84000 0x4000>;
  141. interrupts = <50 51>;
  142. gpio-controller;
  143. #gpio-cells = <2>;
  144. interrupt-controller;
  145. #interrupt-cells = <2>;
  146. };
  147. gpio2: gpio@73f88000 {
  148. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  149. reg = <0x73f88000 0x4000>;
  150. interrupts = <52 53>;
  151. gpio-controller;
  152. #gpio-cells = <2>;
  153. interrupt-controller;
  154. #interrupt-cells = <2>;
  155. };
  156. gpio3: gpio@73f8c000 {
  157. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  158. reg = <0x73f8c000 0x4000>;
  159. interrupts = <54 55>;
  160. gpio-controller;
  161. #gpio-cells = <2>;
  162. interrupt-controller;
  163. #interrupt-cells = <2>;
  164. };
  165. gpio4: gpio@73f90000 {
  166. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  167. reg = <0x73f90000 0x4000>;
  168. interrupts = <56 57>;
  169. gpio-controller;
  170. #gpio-cells = <2>;
  171. interrupt-controller;
  172. #interrupt-cells = <2>;
  173. };
  174. wdog@73f98000 { /* WDOG1 */
  175. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  176. reg = <0x73f98000 0x4000>;
  177. interrupts = <58>;
  178. };
  179. wdog@73f9c000 { /* WDOG2 */
  180. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  181. reg = <0x73f9c000 0x4000>;
  182. interrupts = <59>;
  183. status = "disabled";
  184. };
  185. iomuxc@73fa8000 {
  186. compatible = "fsl,imx51-iomuxc";
  187. reg = <0x73fa8000 0x4000>;
  188. audmux {
  189. pinctrl_audmux_1: audmuxgrp-1 {
  190. fsl,pins = <
  191. 384 0x80000000 /* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */
  192. 386 0x80000000 /* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */
  193. 389 0x80000000 /* MX51_PAD_AUD3_BB_CK__AUD3_TXC */
  194. 391 0x80000000 /* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */
  195. >;
  196. };
  197. };
  198. fec {
  199. pinctrl_fec_1: fecgrp-1 {
  200. fsl,pins = <
  201. 128 0x80000000 /* MX51_PAD_EIM_EB2__FEC_MDIO */
  202. 134 0x80000000 /* MX51_PAD_EIM_EB3__FEC_RDATA1 */
  203. 146 0x80000000 /* MX51_PAD_EIM_CS2__FEC_RDATA2 */
  204. 152 0x80000000 /* MX51_PAD_EIM_CS3__FEC_RDATA3 */
  205. 158 0x80000000 /* MX51_PAD_EIM_CS4__FEC_RX_ER */
  206. 165 0x80000000 /* MX51_PAD_EIM_CS5__FEC_CRS */
  207. 206 0x80000000 /* MX51_PAD_NANDF_RB2__FEC_COL */
  208. 213 0x80000000 /* MX51_PAD_NANDF_RB3__FEC_RX_CLK */
  209. 293 0x80000000 /* MX51_PAD_NANDF_D9__FEC_RDATA0 */
  210. 298 0x80000000 /* MX51_PAD_NANDF_D8__FEC_TDATA0 */
  211. 225 0x80000000 /* MX51_PAD_NANDF_CS2__FEC_TX_ER */
  212. 231 0x80000000 /* MX51_PAD_NANDF_CS3__FEC_MDC */
  213. 237 0x80000000 /* MX51_PAD_NANDF_CS4__FEC_TDATA1 */
  214. 243 0x80000000 /* MX51_PAD_NANDF_CS5__FEC_TDATA2 */
  215. 250 0x80000000 /* MX51_PAD_NANDF_CS6__FEC_TDATA3 */
  216. 255 0x80000000 /* MX51_PAD_NANDF_CS7__FEC_TX_EN */
  217. 260 0x80000000 /* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */
  218. >;
  219. };
  220. };
  221. ecspi1 {
  222. pinctrl_ecspi1_1: ecspi1grp-1 {
  223. fsl,pins = <
  224. 398 0x185 /* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */
  225. 394 0x185 /* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */
  226. 409 0x185 /* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */
  227. >;
  228. };
  229. };
  230. esdhc1 {
  231. pinctrl_esdhc1_1: esdhc1grp-1 {
  232. fsl,pins = <
  233. 666 0x400020d5 /* MX51_PAD_SD1_CMD__SD1_CMD */
  234. 669 0x20d5 /* MX51_PAD_SD1_CLK__SD1_CLK */
  235. 672 0x20d5 /* MX51_PAD_SD1_DATA0__SD1_DATA0 */
  236. 678 0x20d5 /* MX51_PAD_SD1_DATA1__SD1_DATA1 */
  237. 684 0x20d5 /* MX51_PAD_SD1_DATA2__SD1_DATA2 */
  238. 691 0x20d5 /* MX51_PAD_SD1_DATA3__SD1_DATA3 */
  239. >;
  240. };
  241. };
  242. esdhc2 {
  243. pinctrl_esdhc2_1: esdhc2grp-1 {
  244. fsl,pins = <
  245. 704 0x400020d5 /* MX51_PAD_SD2_CMD__SD2_CMD */
  246. 707 0x20d5 /* MX51_PAD_SD2_CLK__SD2_CLK */
  247. 710 0x20d5 /* MX51_PAD_SD2_DATA0__SD2_DATA0 */
  248. 712 0x20d5 /* MX51_PAD_SD2_DATA1__SD2_DATA1 */
  249. 715 0x20d5 /* MX51_PAD_SD2_DATA2__SD2_DATA2 */
  250. 719 0x20d5 /* MX51_PAD_SD2_DATA3__SD2_DATA3 */
  251. >;
  252. };
  253. };
  254. i2c2 {
  255. pinctrl_i2c2_1: i2c2grp-1 {
  256. fsl,pins = <
  257. 449 0x400001ed /* MX51_PAD_KEY_COL4__I2C2_SCL */
  258. 454 0x400001ed /* MX51_PAD_KEY_COL5__I2C2_SDA */
  259. >;
  260. };
  261. };
  262. uart1 {
  263. pinctrl_uart1_1: uart1grp-1 {
  264. fsl,pins = <
  265. 413 0x1c5 /* MX51_PAD_UART1_RXD__UART1_RXD */
  266. 416 0x1c5 /* MX51_PAD_UART1_TXD__UART1_TXD */
  267. 418 0x1c5 /* MX51_PAD_UART1_RTS__UART1_RTS */
  268. 420 0x1c5 /* MX51_PAD_UART1_CTS__UART1_CTS */
  269. >;
  270. };
  271. };
  272. uart2 {
  273. pinctrl_uart2_1: uart2grp-1 {
  274. fsl,pins = <
  275. 423 0x1c5 /* MX51_PAD_UART2_RXD__UART2_RXD */
  276. 426 0x1c5 /* MX51_PAD_UART2_TXD__UART2_TXD */
  277. >;
  278. };
  279. };
  280. uart3 {
  281. pinctrl_uart3_1: uart3grp-1 {
  282. fsl,pins = <
  283. 54 0x1c5 /* MX51_PAD_EIM_D25__UART3_RXD */
  284. 59 0x1c5 /* MX51_PAD_EIM_D26__UART3_TXD */
  285. 65 0x1c5 /* MX51_PAD_EIM_D27__UART3_RTS */
  286. 49 0x1c5 /* MX51_PAD_EIM_D24__UART3_CTS */
  287. >;
  288. };
  289. };
  290. };
  291. uart1: serial@73fbc000 {
  292. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  293. reg = <0x73fbc000 0x4000>;
  294. interrupts = <31>;
  295. status = "disabled";
  296. };
  297. uart2: serial@73fc0000 {
  298. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  299. reg = <0x73fc0000 0x4000>;
  300. interrupts = <32>;
  301. status = "disabled";
  302. };
  303. };
  304. aips@80000000 { /* AIPS2 */
  305. compatible = "fsl,aips-bus", "simple-bus";
  306. #address-cells = <1>;
  307. #size-cells = <1>;
  308. reg = <0x80000000 0x10000000>;
  309. ranges;
  310. ecspi@83fac000 { /* ECSPI2 */
  311. #address-cells = <1>;
  312. #size-cells = <0>;
  313. compatible = "fsl,imx51-ecspi";
  314. reg = <0x83fac000 0x4000>;
  315. interrupts = <37>;
  316. status = "disabled";
  317. };
  318. sdma@83fb0000 {
  319. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  320. reg = <0x83fb0000 0x4000>;
  321. interrupts = <6>;
  322. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  323. };
  324. cspi@83fc0000 {
  325. #address-cells = <1>;
  326. #size-cells = <0>;
  327. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  328. reg = <0x83fc0000 0x4000>;
  329. interrupts = <38>;
  330. status = "disabled";
  331. };
  332. i2c@83fc4000 { /* I2C2 */
  333. #address-cells = <1>;
  334. #size-cells = <0>;
  335. compatible = "fsl,imx51-i2c", "fsl,imx1-i2c";
  336. reg = <0x83fc4000 0x4000>;
  337. interrupts = <63>;
  338. status = "disabled";
  339. };
  340. i2c@83fc8000 { /* I2C1 */
  341. #address-cells = <1>;
  342. #size-cells = <0>;
  343. compatible = "fsl,imx51-i2c", "fsl,imx1-i2c";
  344. reg = <0x83fc8000 0x4000>;
  345. interrupts = <62>;
  346. status = "disabled";
  347. };
  348. ssi1: ssi@83fcc000 {
  349. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  350. reg = <0x83fcc000 0x4000>;
  351. interrupts = <29>;
  352. fsl,fifo-depth = <15>;
  353. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  354. status = "disabled";
  355. };
  356. audmux@83fd0000 {
  357. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  358. reg = <0x83fd0000 0x4000>;
  359. status = "disabled";
  360. };
  361. nand@83fdb000 {
  362. compatible = "fsl,imx51-nand";
  363. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  364. interrupts = <8>;
  365. status = "disabled";
  366. };
  367. ssi3: ssi@83fe8000 {
  368. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  369. reg = <0x83fe8000 0x4000>;
  370. interrupts = <96>;
  371. fsl,fifo-depth = <15>;
  372. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  373. status = "disabled";
  374. };
  375. ethernet@83fec000 {
  376. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  377. reg = <0x83fec000 0x4000>;
  378. interrupts = <87>;
  379. status = "disabled";
  380. };
  381. };
  382. };
  383. };