intel_drv.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/i2c.h>
  28. #include <linux/hdmi.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_fb_helper.h>
  34. #include <drm/drm_dp_helper.h>
  35. /**
  36. * _wait_for - magic (register) wait macro
  37. *
  38. * Does the right thing for modeset paths when run under kdgb or similar atomic
  39. * contexts. Note that it's important that we check the condition again after
  40. * having timed out, since the timeout could be due to preemption or similar and
  41. * we've never had a chance to check the condition before the timeout.
  42. */
  43. #define _wait_for(COND, MS, W) ({ \
  44. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
  45. int ret__ = 0; \
  46. while (!(COND)) { \
  47. if (time_after(jiffies, timeout__)) { \
  48. if (!(COND)) \
  49. ret__ = -ETIMEDOUT; \
  50. break; \
  51. } \
  52. if (W && drm_can_sleep()) { \
  53. msleep(W); \
  54. } else { \
  55. cpu_relax(); \
  56. } \
  57. } \
  58. ret__; \
  59. })
  60. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  61. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  62. #define wait_for_atomic_us(COND, US) _wait_for((COND), \
  63. DIV_ROUND_UP((US), 1000), 0)
  64. #define KHz(x) (1000*x)
  65. #define MHz(x) KHz(1000*x)
  66. /*
  67. * Display related stuff
  68. */
  69. /* store information about an Ixxx DVO */
  70. /* The i830->i865 use multiple DVOs with multiple i2cs */
  71. /* the i915, i945 have a single sDVO i2c bus - which is different */
  72. #define MAX_OUTPUTS 6
  73. /* maximum connectors per crtcs in the mode set */
  74. #define INTELFB_CONN_LIMIT 4
  75. #define INTEL_I2C_BUS_DVO 1
  76. #define INTEL_I2C_BUS_SDVO 2
  77. /* these are outputs from the chip - integrated only
  78. external chips are via DVO or SDVO output */
  79. #define INTEL_OUTPUT_UNUSED 0
  80. #define INTEL_OUTPUT_ANALOG 1
  81. #define INTEL_OUTPUT_DVO 2
  82. #define INTEL_OUTPUT_SDVO 3
  83. #define INTEL_OUTPUT_LVDS 4
  84. #define INTEL_OUTPUT_TVOUT 5
  85. #define INTEL_OUTPUT_HDMI 6
  86. #define INTEL_OUTPUT_DISPLAYPORT 7
  87. #define INTEL_OUTPUT_EDP 8
  88. #define INTEL_OUTPUT_DSI 9
  89. #define INTEL_OUTPUT_UNKNOWN 10
  90. #define INTEL_DVO_CHIP_NONE 0
  91. #define INTEL_DVO_CHIP_LVDS 1
  92. #define INTEL_DVO_CHIP_TMDS 2
  93. #define INTEL_DVO_CHIP_TVOUT 4
  94. #define INTEL_DSI_COMMAND_MODE 0
  95. #define INTEL_DSI_VIDEO_MODE 1
  96. struct intel_framebuffer {
  97. struct drm_framebuffer base;
  98. struct drm_i915_gem_object *obj;
  99. };
  100. struct intel_fbdev {
  101. struct drm_fb_helper helper;
  102. struct intel_framebuffer ifb;
  103. struct list_head fbdev_list;
  104. struct drm_display_mode *our_mode;
  105. };
  106. struct intel_encoder {
  107. struct drm_encoder base;
  108. /*
  109. * The new crtc this encoder will be driven from. Only differs from
  110. * base->crtc while a modeset is in progress.
  111. */
  112. struct intel_crtc *new_crtc;
  113. int type;
  114. /*
  115. * Intel hw has only one MUX where encoders could be clone, hence a
  116. * simple flag is enough to compute the possible_clones mask.
  117. */
  118. bool cloneable;
  119. bool connectors_active;
  120. void (*hot_plug)(struct intel_encoder *);
  121. bool (*compute_config)(struct intel_encoder *,
  122. struct intel_crtc_config *);
  123. void (*pre_pll_enable)(struct intel_encoder *);
  124. void (*pre_enable)(struct intel_encoder *);
  125. void (*enable)(struct intel_encoder *);
  126. void (*mode_set)(struct intel_encoder *intel_encoder);
  127. void (*disable)(struct intel_encoder *);
  128. void (*post_disable)(struct intel_encoder *);
  129. /* Read out the current hw state of this connector, returning true if
  130. * the encoder is active. If the encoder is enabled it also set the pipe
  131. * it is connected to in the pipe parameter. */
  132. bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
  133. /* Reconstructs the equivalent mode flags for the current hardware
  134. * state. This must be called _after_ display->get_pipe_config has
  135. * pre-filled the pipe config. Note that intel_encoder->base.crtc must
  136. * be set correctly before calling this function. */
  137. void (*get_config)(struct intel_encoder *,
  138. struct intel_crtc_config *pipe_config);
  139. int crtc_mask;
  140. enum hpd_pin hpd_pin;
  141. };
  142. struct intel_panel {
  143. struct drm_display_mode *fixed_mode;
  144. int fitting_mode;
  145. };
  146. struct intel_connector {
  147. struct drm_connector base;
  148. /*
  149. * The fixed encoder this connector is connected to.
  150. */
  151. struct intel_encoder *encoder;
  152. /*
  153. * The new encoder this connector will be driven. Only differs from
  154. * encoder while a modeset is in progress.
  155. */
  156. struct intel_encoder *new_encoder;
  157. /* Reads out the current hw, returning true if the connector is enabled
  158. * and active (i.e. dpms ON state). */
  159. bool (*get_hw_state)(struct intel_connector *);
  160. /* Panel info for eDP and LVDS */
  161. struct intel_panel panel;
  162. /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
  163. struct edid *edid;
  164. /* since POLL and HPD connectors may use the same HPD line keep the native
  165. state of connector->polled in case hotplug storm detection changes it */
  166. u8 polled;
  167. };
  168. typedef struct dpll {
  169. /* given values */
  170. int n;
  171. int m1, m2;
  172. int p1, p2;
  173. /* derived values */
  174. int dot;
  175. int vco;
  176. int m;
  177. int p;
  178. } intel_clock_t;
  179. struct intel_crtc_config {
  180. /**
  181. * quirks - bitfield with hw state readout quirks
  182. *
  183. * For various reasons the hw state readout code might not be able to
  184. * completely faithfully read out the current state. These cases are
  185. * tracked with quirk flags so that fastboot and state checker can act
  186. * accordingly.
  187. */
  188. #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
  189. unsigned long quirks;
  190. struct drm_display_mode requested_mode;
  191. /* Actual pipe timings ie. what we program into the pipe timing
  192. * registers. adjusted_mode.clock is the pipe pixel clock. */
  193. struct drm_display_mode adjusted_mode;
  194. /* Whether to set up the PCH/FDI. Note that we never allow sharing
  195. * between pch encoders and cpu encoders. */
  196. bool has_pch_encoder;
  197. /* CPU Transcoder for the pipe. Currently this can only differ from the
  198. * pipe on Haswell (where we have a special eDP transcoder). */
  199. enum transcoder cpu_transcoder;
  200. /*
  201. * Use reduced/limited/broadcast rbg range, compressing from the full
  202. * range fed into the crtcs.
  203. */
  204. bool limited_color_range;
  205. /* DP has a bunch of special case unfortunately, so mark the pipe
  206. * accordingly. */
  207. bool has_dp_encoder;
  208. /*
  209. * Enable dithering, used when the selected pipe bpp doesn't match the
  210. * plane bpp.
  211. */
  212. bool dither;
  213. /* Controls for the clock computation, to override various stages. */
  214. bool clock_set;
  215. /* SDVO TV has a bunch of special case. To make multifunction encoders
  216. * work correctly, we need to track this at runtime.*/
  217. bool sdvo_tv_clock;
  218. /*
  219. * crtc bandwidth limit, don't increase pipe bpp or clock if not really
  220. * required. This is set in the 2nd loop of calling encoder's
  221. * ->compute_config if the first pick doesn't work out.
  222. */
  223. bool bw_constrained;
  224. /* Settings for the intel dpll used on pretty much everything but
  225. * haswell. */
  226. struct dpll dpll;
  227. /* Selected dpll when shared or DPLL_ID_PRIVATE. */
  228. enum intel_dpll_id shared_dpll;
  229. /* Actual register state of the dpll, for shared dpll cross-checking. */
  230. struct intel_dpll_hw_state dpll_hw_state;
  231. int pipe_bpp;
  232. struct intel_link_m_n dp_m_n;
  233. /*
  234. * Frequence the dpll for the port should run at. Differs from the
  235. * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
  236. * already multiplied by pixel_multiplier.
  237. */
  238. int port_clock;
  239. /* Used by SDVO (and if we ever fix it, HDMI). */
  240. unsigned pixel_multiplier;
  241. /* Panel fitter controls for gen2-gen4 + VLV */
  242. struct {
  243. u32 control;
  244. u32 pgm_ratios;
  245. u32 lvds_border_bits;
  246. } gmch_pfit;
  247. /* Panel fitter placement and size for Ironlake+ */
  248. struct {
  249. u32 pos;
  250. u32 size;
  251. } pch_pfit;
  252. /* FDI configuration, only valid if has_pch_encoder is set. */
  253. int fdi_lanes;
  254. struct intel_link_m_n fdi_m_n;
  255. bool ips_enabled;
  256. };
  257. struct intel_crtc {
  258. struct drm_crtc base;
  259. enum pipe pipe;
  260. enum plane plane;
  261. u8 lut_r[256], lut_g[256], lut_b[256];
  262. /*
  263. * Whether the crtc and the connected output pipeline is active. Implies
  264. * that crtc->enabled is set, i.e. the current mode configuration has
  265. * some outputs connected to this crtc.
  266. */
  267. bool active;
  268. bool eld_vld;
  269. bool primary_disabled; /* is the crtc obscured by a plane? */
  270. bool lowfreq_avail;
  271. struct intel_overlay *overlay;
  272. struct intel_unpin_work *unpin_work;
  273. atomic_t unpin_work_count;
  274. /* Display surface base address adjustement for pageflips. Note that on
  275. * gen4+ this only adjusts up to a tile, offsets within a tile are
  276. * handled in the hw itself (with the TILEOFF register). */
  277. unsigned long dspaddr_offset;
  278. struct drm_i915_gem_object *cursor_bo;
  279. uint32_t cursor_addr;
  280. int16_t cursor_x, cursor_y;
  281. int16_t cursor_width, cursor_height;
  282. bool cursor_visible;
  283. struct intel_crtc_config config;
  284. uint32_t ddi_pll_sel;
  285. /* reset counter value when the last flip was submitted */
  286. unsigned int reset_counter;
  287. /* Access to these should be protected by dev_priv->irq_lock. */
  288. bool cpu_fifo_underrun_disabled;
  289. bool pch_fifo_underrun_disabled;
  290. };
  291. struct intel_plane_wm_parameters {
  292. uint32_t horiz_pixels;
  293. uint8_t bytes_per_pixel;
  294. bool enabled;
  295. bool scaled;
  296. };
  297. struct intel_plane {
  298. struct drm_plane base;
  299. int plane;
  300. enum pipe pipe;
  301. struct drm_i915_gem_object *obj;
  302. bool can_scale;
  303. int max_downscale;
  304. u32 lut_r[1024], lut_g[1024], lut_b[1024];
  305. int crtc_x, crtc_y;
  306. unsigned int crtc_w, crtc_h;
  307. uint32_t src_x, src_y;
  308. uint32_t src_w, src_h;
  309. /* Since we need to change the watermarks before/after
  310. * enabling/disabling the planes, we need to store the parameters here
  311. * as the other pieces of the struct may not reflect the values we want
  312. * for the watermark calculations. Currently only Haswell uses this.
  313. */
  314. struct intel_plane_wm_parameters wm;
  315. void (*update_plane)(struct drm_plane *plane,
  316. struct drm_crtc *crtc,
  317. struct drm_framebuffer *fb,
  318. struct drm_i915_gem_object *obj,
  319. int crtc_x, int crtc_y,
  320. unsigned int crtc_w, unsigned int crtc_h,
  321. uint32_t x, uint32_t y,
  322. uint32_t src_w, uint32_t src_h);
  323. void (*disable_plane)(struct drm_plane *plane,
  324. struct drm_crtc *crtc);
  325. int (*update_colorkey)(struct drm_plane *plane,
  326. struct drm_intel_sprite_colorkey *key);
  327. void (*get_colorkey)(struct drm_plane *plane,
  328. struct drm_intel_sprite_colorkey *key);
  329. };
  330. struct intel_watermark_params {
  331. unsigned long fifo_size;
  332. unsigned long max_wm;
  333. unsigned long default_wm;
  334. unsigned long guard_size;
  335. unsigned long cacheline_size;
  336. };
  337. struct cxsr_latency {
  338. int is_desktop;
  339. int is_ddr3;
  340. unsigned long fsb_freq;
  341. unsigned long mem_freq;
  342. unsigned long display_sr;
  343. unsigned long display_hpll_disable;
  344. unsigned long cursor_sr;
  345. unsigned long cursor_hpll_disable;
  346. };
  347. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  348. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  349. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  350. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  351. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  352. struct intel_hdmi {
  353. u32 hdmi_reg;
  354. int ddc_bus;
  355. uint32_t color_range;
  356. bool color_range_auto;
  357. bool has_hdmi_sink;
  358. bool has_audio;
  359. enum hdmi_force_audio force_audio;
  360. bool rgb_quant_range_selectable;
  361. void (*write_infoframe)(struct drm_encoder *encoder,
  362. enum hdmi_infoframe_type type,
  363. const uint8_t *frame, ssize_t len);
  364. void (*set_infoframes)(struct drm_encoder *encoder,
  365. struct drm_display_mode *adjusted_mode);
  366. };
  367. #define DP_MAX_DOWNSTREAM_PORTS 0x10
  368. #define DP_LINK_CONFIGURATION_SIZE 9
  369. struct intel_dp {
  370. uint32_t output_reg;
  371. uint32_t aux_ch_ctl_reg;
  372. uint32_t DP;
  373. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  374. bool has_audio;
  375. enum hdmi_force_audio force_audio;
  376. uint32_t color_range;
  377. bool color_range_auto;
  378. uint8_t link_bw;
  379. uint8_t lane_count;
  380. uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
  381. uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
  382. uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
  383. struct i2c_adapter adapter;
  384. struct i2c_algo_dp_aux_data algo;
  385. uint8_t train_set[4];
  386. int panel_power_up_delay;
  387. int panel_power_down_delay;
  388. int panel_power_cycle_delay;
  389. int backlight_on_delay;
  390. int backlight_off_delay;
  391. struct delayed_work panel_vdd_work;
  392. bool want_panel_vdd;
  393. bool psr_setup_done;
  394. struct intel_connector *attached_connector;
  395. };
  396. struct intel_digital_port {
  397. struct intel_encoder base;
  398. enum port port;
  399. u32 saved_port_bits;
  400. struct intel_dp dp;
  401. struct intel_hdmi hdmi;
  402. };
  403. static inline int
  404. vlv_dport_to_channel(struct intel_digital_port *dport)
  405. {
  406. switch (dport->port) {
  407. case PORT_B:
  408. return 0;
  409. case PORT_C:
  410. return 1;
  411. default:
  412. BUG();
  413. }
  414. }
  415. static inline struct drm_crtc *
  416. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  417. {
  418. struct drm_i915_private *dev_priv = dev->dev_private;
  419. return dev_priv->pipe_to_crtc_mapping[pipe];
  420. }
  421. static inline struct drm_crtc *
  422. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  423. {
  424. struct drm_i915_private *dev_priv = dev->dev_private;
  425. return dev_priv->plane_to_crtc_mapping[plane];
  426. }
  427. struct intel_unpin_work {
  428. struct work_struct work;
  429. struct drm_crtc *crtc;
  430. struct drm_i915_gem_object *old_fb_obj;
  431. struct drm_i915_gem_object *pending_flip_obj;
  432. struct drm_pending_vblank_event *event;
  433. atomic_t pending;
  434. #define INTEL_FLIP_INACTIVE 0
  435. #define INTEL_FLIP_PENDING 1
  436. #define INTEL_FLIP_COMPLETE 2
  437. bool enable_stall_check;
  438. };
  439. int intel_pch_rawclk(struct drm_device *dev);
  440. int intel_connector_update_modes(struct drm_connector *connector,
  441. struct edid *edid);
  442. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  443. extern void intel_attach_force_audio_property(struct drm_connector *connector);
  444. extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  445. extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  446. extern void intel_crt_init(struct drm_device *dev);
  447. extern void intel_hdmi_init(struct drm_device *dev,
  448. int hdmi_reg, enum port port);
  449. extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  450. struct intel_connector *intel_connector);
  451. extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  452. extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  453. struct intel_crtc_config *pipe_config);
  454. extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
  455. bool is_sdvob);
  456. extern void intel_dvo_init(struct drm_device *dev);
  457. extern void intel_tv_init(struct drm_device *dev);
  458. extern void intel_mark_busy(struct drm_device *dev);
  459. extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  460. struct intel_ring_buffer *ring);
  461. extern void intel_mark_idle(struct drm_device *dev);
  462. extern void intel_lvds_init(struct drm_device *dev);
  463. extern bool intel_dsi_init(struct drm_device *dev);
  464. extern bool intel_is_dual_link_lvds(struct drm_device *dev);
  465. extern void intel_dp_init(struct drm_device *dev, int output_reg,
  466. enum port port);
  467. extern bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  468. struct intel_connector *intel_connector);
  469. extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
  470. extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
  471. extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  472. extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
  473. extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
  474. extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
  475. extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
  476. extern bool intel_dp_compute_config(struct intel_encoder *encoder,
  477. struct intel_crtc_config *pipe_config);
  478. extern bool intel_dpd_is_edp(struct drm_device *dev);
  479. extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
  480. extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
  481. extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
  482. extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
  483. extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
  484. extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
  485. extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
  486. extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  487. enum plane plane);
  488. /* intel_panel.c */
  489. extern int intel_panel_init(struct intel_panel *panel,
  490. struct drm_display_mode *fixed_mode);
  491. extern void intel_panel_fini(struct intel_panel *panel);
  492. extern void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
  493. struct drm_display_mode *adjusted_mode);
  494. extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
  495. struct intel_crtc_config *pipe_config,
  496. int fitting_mode);
  497. extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
  498. struct intel_crtc_config *pipe_config,
  499. int fitting_mode);
  500. extern void intel_panel_set_backlight(struct drm_device *dev,
  501. u32 level, u32 max);
  502. extern int intel_panel_setup_backlight(struct drm_connector *connector);
  503. extern void intel_panel_enable_backlight(struct drm_device *dev,
  504. enum pipe pipe);
  505. extern void intel_panel_disable_backlight(struct drm_device *dev);
  506. extern void intel_panel_destroy_backlight(struct drm_device *dev);
  507. extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  508. struct intel_set_config {
  509. struct drm_encoder **save_connector_encoders;
  510. struct drm_crtc **save_encoder_crtcs;
  511. bool fb_changed;
  512. bool mode_changed;
  513. };
  514. extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
  515. extern void intel_crtc_load_lut(struct drm_crtc *crtc);
  516. extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
  517. extern void intel_encoder_destroy(struct drm_encoder *encoder);
  518. extern void intel_connector_dpms(struct drm_connector *, int mode);
  519. extern bool intel_connector_get_hw_state(struct intel_connector *connector);
  520. extern void intel_modeset_check_state(struct drm_device *dev);
  521. extern void intel_plane_restore(struct drm_plane *plane);
  522. extern void intel_plane_disable(struct drm_plane *plane);
  523. static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
  524. {
  525. return to_intel_connector(connector)->encoder;
  526. }
  527. static inline struct intel_digital_port *
  528. enc_to_dig_port(struct drm_encoder *encoder)
  529. {
  530. return container_of(encoder, struct intel_digital_port, base.base);
  531. }
  532. static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  533. {
  534. return &enc_to_dig_port(encoder)->dp;
  535. }
  536. static inline struct intel_digital_port *
  537. dp_to_dig_port(struct intel_dp *intel_dp)
  538. {
  539. return container_of(intel_dp, struct intel_digital_port, dp);
  540. }
  541. static inline struct intel_digital_port *
  542. hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
  543. {
  544. return container_of(intel_hdmi, struct intel_digital_port, hdmi);
  545. }
  546. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  547. struct intel_digital_port *port);
  548. extern void intel_connector_attach_encoder(struct intel_connector *connector,
  549. struct intel_encoder *encoder);
  550. extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  551. extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  552. struct drm_crtc *crtc);
  553. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  554. struct drm_file *file_priv);
  555. extern enum transcoder
  556. intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  557. enum pipe pipe);
  558. extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
  559. extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
  560. extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
  561. extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
  562. struct intel_load_detect_pipe {
  563. struct drm_framebuffer *release_fb;
  564. bool load_detect_temp;
  565. int dpms_mode;
  566. };
  567. extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
  568. struct drm_display_mode *mode,
  569. struct intel_load_detect_pipe *old);
  570. extern void intel_release_load_detect_pipe(struct drm_connector *connector,
  571. struct intel_load_detect_pipe *old);
  572. extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  573. u16 blue, int regno);
  574. extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  575. u16 *blue, int regno);
  576. extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
  577. struct drm_i915_gem_object *obj,
  578. struct intel_ring_buffer *pipelined);
  579. extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  580. extern int intel_framebuffer_init(struct drm_device *dev,
  581. struct intel_framebuffer *ifb,
  582. struct drm_mode_fb_cmd2 *mode_cmd,
  583. struct drm_i915_gem_object *obj);
  584. extern void intel_framebuffer_fini(struct intel_framebuffer *fb);
  585. extern int intel_fbdev_init(struct drm_device *dev);
  586. extern void intel_fbdev_initial_config(struct drm_device *dev);
  587. extern void intel_fbdev_fini(struct drm_device *dev);
  588. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
  589. extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
  590. extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
  591. extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  592. extern void intel_setup_overlay(struct drm_device *dev);
  593. extern void intel_cleanup_overlay(struct drm_device *dev);
  594. extern int intel_overlay_switch_off(struct intel_overlay *overlay);
  595. extern int intel_overlay_put_image(struct drm_device *dev, void *data,
  596. struct drm_file *file_priv);
  597. extern int intel_overlay_attrs(struct drm_device *dev, void *data,
  598. struct drm_file *file_priv);
  599. extern void intel_fb_output_poll_changed(struct drm_device *dev);
  600. extern void intel_fb_restore_mode(struct drm_device *dev);
  601. struct intel_shared_dpll *
  602. intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
  603. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  604. struct intel_shared_dpll *pll,
  605. bool state);
  606. #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
  607. #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
  608. void assert_pll(struct drm_i915_private *dev_priv,
  609. enum pipe pipe, bool state);
  610. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  611. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  612. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  613. enum pipe pipe, bool state);
  614. #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
  615. #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
  616. extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  617. bool state);
  618. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  619. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  620. extern void intel_init_clock_gating(struct drm_device *dev);
  621. extern void intel_suspend_hw(struct drm_device *dev);
  622. extern void intel_write_eld(struct drm_encoder *encoder,
  623. struct drm_display_mode *mode);
  624. extern void intel_prepare_ddi(struct drm_device *dev);
  625. extern void hsw_fdi_link_train(struct drm_crtc *crtc);
  626. extern void intel_ddi_init(struct drm_device *dev, enum port port);
  627. extern enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
  628. /* For use by IVB LP watermark workaround in intel_sprite.c */
  629. extern void intel_update_watermarks(struct drm_crtc *crtc);
  630. extern void intel_update_sprite_watermarks(struct drm_plane *plane,
  631. struct drm_crtc *crtc,
  632. uint32_t sprite_width, int pixel_size,
  633. bool enabled, bool scaled);
  634. extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  635. unsigned int tiling_mode,
  636. unsigned int bpp,
  637. unsigned int pitch);
  638. extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  639. struct drm_file *file_priv);
  640. extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  641. struct drm_file *file_priv);
  642. /* Power-related functions, located in intel_pm.c */
  643. extern void intel_init_pm(struct drm_device *dev);
  644. /* FBC */
  645. extern bool intel_fbc_enabled(struct drm_device *dev);
  646. extern void intel_update_fbc(struct drm_device *dev);
  647. /* IPS */
  648. extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  649. extern void intel_gpu_ips_teardown(void);
  650. /* Power well */
  651. extern int i915_init_power_well(struct drm_device *dev);
  652. extern void i915_remove_power_well(struct drm_device *dev);
  653. extern bool intel_display_power_enabled(struct drm_device *dev,
  654. enum intel_display_power_domain domain);
  655. extern void intel_init_power_well(struct drm_device *dev);
  656. extern void intel_set_power_well(struct drm_device *dev, bool enable);
  657. extern void intel_enable_gt_powersave(struct drm_device *dev);
  658. extern void intel_disable_gt_powersave(struct drm_device *dev);
  659. extern void ironlake_teardown_rc6(struct drm_device *dev);
  660. void gen6_update_ring_freq(struct drm_device *dev);
  661. extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  662. enum pipe *pipe);
  663. extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
  664. extern void intel_ddi_pll_init(struct drm_device *dev);
  665. extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
  666. extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  667. enum transcoder cpu_transcoder);
  668. extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
  669. extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
  670. extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
  671. extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
  672. extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
  673. extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
  674. extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
  675. extern bool
  676. intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
  677. extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
  678. extern void intel_display_handle_reset(struct drm_device *dev);
  679. extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  680. enum pipe pipe,
  681. bool enable);
  682. extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  683. enum transcoder pch_transcoder,
  684. bool enable);
  685. extern void intel_edp_psr_enable(struct intel_dp *intel_dp);
  686. extern void intel_edp_psr_disable(struct intel_dp *intel_dp);
  687. extern void intel_edp_psr_update(struct drm_device *dev);
  688. extern void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  689. bool switch_to_fclk, bool allow_power_down);
  690. extern void hsw_restore_lcpll(struct drm_i915_private *dev_priv);
  691. extern void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  692. extern void ilk_disable_gt_irq(struct drm_i915_private *dev_priv,
  693. uint32_t mask);
  694. extern void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
  695. extern void snb_disable_pm_irq(struct drm_i915_private *dev_priv,
  696. uint32_t mask);
  697. extern void hsw_enable_pc8_work(struct work_struct *__work);
  698. extern void hsw_enable_package_c8(struct drm_i915_private *dev_priv);
  699. extern void hsw_disable_package_c8(struct drm_i915_private *dev_priv);
  700. extern void hsw_pc8_disable_interrupts(struct drm_device *dev);
  701. extern void hsw_pc8_restore_interrupts(struct drm_device *dev);
  702. extern void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
  703. extern void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
  704. extern void intel_dp_get_m_n(struct intel_crtc *crtc,
  705. struct intel_crtc_config *pipe_config);
  706. #endif /* __INTEL_DRV_H__ */