i915_gem.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/i915_drm.h>
  29. #include "i915_drv.h"
  30. #include "i915_trace.h"
  31. #include "intel_drv.h"
  32. #include <linux/shmem_fs.h>
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-buf.h>
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  39. static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  40. unsigned alignment,
  41. bool map_and_fenceable,
  42. bool nonblocking);
  43. static int i915_gem_phys_pwrite(struct drm_device *dev,
  44. struct drm_i915_gem_object *obj,
  45. struct drm_i915_gem_pwrite *args,
  46. struct drm_file *file);
  47. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  48. struct drm_i915_gem_object *obj);
  49. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  50. struct drm_i915_fence_reg *fence,
  51. bool enable);
  52. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  53. struct shrink_control *sc);
  54. static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
  55. static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
  56. static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
  57. static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
  58. {
  59. if (obj->tiling_mode)
  60. i915_gem_release_mmap(obj);
  61. /* As we do not have an associated fence register, we will force
  62. * a tiling change if we ever need to acquire one.
  63. */
  64. obj->fence_dirty = false;
  65. obj->fence_reg = I915_FENCE_REG_NONE;
  66. }
  67. /* some bookkeeping */
  68. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  69. size_t size)
  70. {
  71. dev_priv->mm.object_count++;
  72. dev_priv->mm.object_memory += size;
  73. }
  74. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  75. size_t size)
  76. {
  77. dev_priv->mm.object_count--;
  78. dev_priv->mm.object_memory -= size;
  79. }
  80. static int
  81. i915_gem_wait_for_error(struct drm_device *dev)
  82. {
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. struct completion *x = &dev_priv->error_completion;
  85. unsigned long flags;
  86. int ret;
  87. if (!atomic_read(&dev_priv->mm.wedged))
  88. return 0;
  89. /*
  90. * Only wait 10 seconds for the gpu reset to complete to avoid hanging
  91. * userspace. If it takes that long something really bad is going on and
  92. * we should simply try to bail out and fail as gracefully as possible.
  93. */
  94. ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
  95. if (ret == 0) {
  96. DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
  97. return -EIO;
  98. } else if (ret < 0) {
  99. return ret;
  100. }
  101. if (atomic_read(&dev_priv->mm.wedged)) {
  102. /* GPU is hung, bump the completion count to account for
  103. * the token we just consumed so that we never hit zero and
  104. * end up waiting upon a subsequent completion event that
  105. * will never happen.
  106. */
  107. spin_lock_irqsave(&x->wait.lock, flags);
  108. x->done++;
  109. spin_unlock_irqrestore(&x->wait.lock, flags);
  110. }
  111. return 0;
  112. }
  113. int i915_mutex_lock_interruptible(struct drm_device *dev)
  114. {
  115. int ret;
  116. ret = i915_gem_wait_for_error(dev);
  117. if (ret)
  118. return ret;
  119. ret = mutex_lock_interruptible(&dev->struct_mutex);
  120. if (ret)
  121. return ret;
  122. WARN_ON(i915_verify_lists(dev));
  123. return 0;
  124. }
  125. static inline bool
  126. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  127. {
  128. return obj->gtt_space && !obj->active;
  129. }
  130. int
  131. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  132. struct drm_file *file)
  133. {
  134. struct drm_i915_gem_init *args = data;
  135. if (drm_core_check_feature(dev, DRIVER_MODESET))
  136. return -ENODEV;
  137. if (args->gtt_start >= args->gtt_end ||
  138. (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
  139. return -EINVAL;
  140. /* GEM with user mode setting was never supported on ilk and later. */
  141. if (INTEL_INFO(dev)->gen >= 5)
  142. return -ENODEV;
  143. mutex_lock(&dev->struct_mutex);
  144. i915_gem_init_global_gtt(dev, args->gtt_start,
  145. args->gtt_end, args->gtt_end);
  146. mutex_unlock(&dev->struct_mutex);
  147. return 0;
  148. }
  149. int
  150. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  151. struct drm_file *file)
  152. {
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct drm_i915_gem_get_aperture *args = data;
  155. struct drm_i915_gem_object *obj;
  156. size_t pinned;
  157. pinned = 0;
  158. mutex_lock(&dev->struct_mutex);
  159. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  160. if (obj->pin_count)
  161. pinned += obj->gtt_space->size;
  162. mutex_unlock(&dev->struct_mutex);
  163. args->aper_size = dev_priv->mm.gtt_total;
  164. args->aper_available_size = args->aper_size - pinned;
  165. return 0;
  166. }
  167. void *i915_gem_object_alloc(struct drm_device *dev)
  168. {
  169. struct drm_i915_private *dev_priv = dev->dev_private;
  170. return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
  171. }
  172. void i915_gem_object_free(struct drm_i915_gem_object *obj)
  173. {
  174. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  175. kmem_cache_free(dev_priv->slab, obj);
  176. }
  177. static int
  178. i915_gem_create(struct drm_file *file,
  179. struct drm_device *dev,
  180. uint64_t size,
  181. uint32_t *handle_p)
  182. {
  183. struct drm_i915_gem_object *obj;
  184. int ret;
  185. u32 handle;
  186. size = roundup(size, PAGE_SIZE);
  187. if (size == 0)
  188. return -EINVAL;
  189. /* Allocate the new object */
  190. obj = i915_gem_alloc_object(dev, size);
  191. if (obj == NULL)
  192. return -ENOMEM;
  193. ret = drm_gem_handle_create(file, &obj->base, &handle);
  194. if (ret) {
  195. drm_gem_object_release(&obj->base);
  196. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  197. i915_gem_object_free(obj);
  198. return ret;
  199. }
  200. /* drop reference from allocate - handle holds it now */
  201. drm_gem_object_unreference(&obj->base);
  202. trace_i915_gem_object_create(obj);
  203. *handle_p = handle;
  204. return 0;
  205. }
  206. int
  207. i915_gem_dumb_create(struct drm_file *file,
  208. struct drm_device *dev,
  209. struct drm_mode_create_dumb *args)
  210. {
  211. /* have to work out size/pitch and return them */
  212. args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
  213. args->size = args->pitch * args->height;
  214. return i915_gem_create(file, dev,
  215. args->size, &args->handle);
  216. }
  217. int i915_gem_dumb_destroy(struct drm_file *file,
  218. struct drm_device *dev,
  219. uint32_t handle)
  220. {
  221. return drm_gem_handle_delete(file, handle);
  222. }
  223. /**
  224. * Creates a new mm object and returns a handle to it.
  225. */
  226. int
  227. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  228. struct drm_file *file)
  229. {
  230. struct drm_i915_gem_create *args = data;
  231. return i915_gem_create(file, dev,
  232. args->size, &args->handle);
  233. }
  234. static inline int
  235. __copy_to_user_swizzled(char __user *cpu_vaddr,
  236. const char *gpu_vaddr, int gpu_offset,
  237. int length)
  238. {
  239. int ret, cpu_offset = 0;
  240. while (length > 0) {
  241. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  242. int this_length = min(cacheline_end - gpu_offset, length);
  243. int swizzled_gpu_offset = gpu_offset ^ 64;
  244. ret = __copy_to_user(cpu_vaddr + cpu_offset,
  245. gpu_vaddr + swizzled_gpu_offset,
  246. this_length);
  247. if (ret)
  248. return ret + length;
  249. cpu_offset += this_length;
  250. gpu_offset += this_length;
  251. length -= this_length;
  252. }
  253. return 0;
  254. }
  255. static inline int
  256. __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
  257. const char __user *cpu_vaddr,
  258. int length)
  259. {
  260. int ret, cpu_offset = 0;
  261. while (length > 0) {
  262. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  263. int this_length = min(cacheline_end - gpu_offset, length);
  264. int swizzled_gpu_offset = gpu_offset ^ 64;
  265. ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
  266. cpu_vaddr + cpu_offset,
  267. this_length);
  268. if (ret)
  269. return ret + length;
  270. cpu_offset += this_length;
  271. gpu_offset += this_length;
  272. length -= this_length;
  273. }
  274. return 0;
  275. }
  276. /* Per-page copy function for the shmem pread fastpath.
  277. * Flushes invalid cachelines before reading the target if
  278. * needs_clflush is set. */
  279. static int
  280. shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
  281. char __user *user_data,
  282. bool page_do_bit17_swizzling, bool needs_clflush)
  283. {
  284. char *vaddr;
  285. int ret;
  286. if (unlikely(page_do_bit17_swizzling))
  287. return -EINVAL;
  288. vaddr = kmap_atomic(page);
  289. if (needs_clflush)
  290. drm_clflush_virt_range(vaddr + shmem_page_offset,
  291. page_length);
  292. ret = __copy_to_user_inatomic(user_data,
  293. vaddr + shmem_page_offset,
  294. page_length);
  295. kunmap_atomic(vaddr);
  296. return ret ? -EFAULT : 0;
  297. }
  298. static void
  299. shmem_clflush_swizzled_range(char *addr, unsigned long length,
  300. bool swizzled)
  301. {
  302. if (unlikely(swizzled)) {
  303. unsigned long start = (unsigned long) addr;
  304. unsigned long end = (unsigned long) addr + length;
  305. /* For swizzling simply ensure that we always flush both
  306. * channels. Lame, but simple and it works. Swizzled
  307. * pwrite/pread is far from a hotpath - current userspace
  308. * doesn't use it at all. */
  309. start = round_down(start, 128);
  310. end = round_up(end, 128);
  311. drm_clflush_virt_range((void *)start, end - start);
  312. } else {
  313. drm_clflush_virt_range(addr, length);
  314. }
  315. }
  316. /* Only difference to the fast-path function is that this can handle bit17
  317. * and uses non-atomic copy and kmap functions. */
  318. static int
  319. shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
  320. char __user *user_data,
  321. bool page_do_bit17_swizzling, bool needs_clflush)
  322. {
  323. char *vaddr;
  324. int ret;
  325. vaddr = kmap(page);
  326. if (needs_clflush)
  327. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  328. page_length,
  329. page_do_bit17_swizzling);
  330. if (page_do_bit17_swizzling)
  331. ret = __copy_to_user_swizzled(user_data,
  332. vaddr, shmem_page_offset,
  333. page_length);
  334. else
  335. ret = __copy_to_user(user_data,
  336. vaddr + shmem_page_offset,
  337. page_length);
  338. kunmap(page);
  339. return ret ? - EFAULT : 0;
  340. }
  341. static int
  342. i915_gem_shmem_pread(struct drm_device *dev,
  343. struct drm_i915_gem_object *obj,
  344. struct drm_i915_gem_pread *args,
  345. struct drm_file *file)
  346. {
  347. char __user *user_data;
  348. ssize_t remain;
  349. loff_t offset;
  350. int shmem_page_offset, page_length, ret = 0;
  351. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  352. int prefaulted = 0;
  353. int needs_clflush = 0;
  354. struct scatterlist *sg;
  355. int i;
  356. user_data = (char __user *) (uintptr_t) args->data_ptr;
  357. remain = args->size;
  358. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  359. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
  360. /* If we're not in the cpu read domain, set ourself into the gtt
  361. * read domain and manually flush cachelines (if required). This
  362. * optimizes for the case when the gpu will dirty the data
  363. * anyway again before the next pread happens. */
  364. if (obj->cache_level == I915_CACHE_NONE)
  365. needs_clflush = 1;
  366. if (obj->gtt_space) {
  367. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  368. if (ret)
  369. return ret;
  370. }
  371. }
  372. ret = i915_gem_object_get_pages(obj);
  373. if (ret)
  374. return ret;
  375. i915_gem_object_pin_pages(obj);
  376. offset = args->offset;
  377. for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
  378. struct page *page;
  379. if (i < offset >> PAGE_SHIFT)
  380. continue;
  381. if (remain <= 0)
  382. break;
  383. /* Operation in this page
  384. *
  385. * shmem_page_offset = offset within page in shmem file
  386. * page_length = bytes to copy for this page
  387. */
  388. shmem_page_offset = offset_in_page(offset);
  389. page_length = remain;
  390. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  391. page_length = PAGE_SIZE - shmem_page_offset;
  392. page = sg_page(sg);
  393. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  394. (page_to_phys(page) & (1 << 17)) != 0;
  395. ret = shmem_pread_fast(page, shmem_page_offset, page_length,
  396. user_data, page_do_bit17_swizzling,
  397. needs_clflush);
  398. if (ret == 0)
  399. goto next_page;
  400. mutex_unlock(&dev->struct_mutex);
  401. if (!prefaulted) {
  402. ret = fault_in_multipages_writeable(user_data, remain);
  403. /* Userspace is tricking us, but we've already clobbered
  404. * its pages with the prefault and promised to write the
  405. * data up to the first fault. Hence ignore any errors
  406. * and just continue. */
  407. (void)ret;
  408. prefaulted = 1;
  409. }
  410. ret = shmem_pread_slow(page, shmem_page_offset, page_length,
  411. user_data, page_do_bit17_swizzling,
  412. needs_clflush);
  413. mutex_lock(&dev->struct_mutex);
  414. next_page:
  415. mark_page_accessed(page);
  416. if (ret)
  417. goto out;
  418. remain -= page_length;
  419. user_data += page_length;
  420. offset += page_length;
  421. }
  422. out:
  423. i915_gem_object_unpin_pages(obj);
  424. return ret;
  425. }
  426. /**
  427. * Reads data from the object referenced by handle.
  428. *
  429. * On error, the contents of *data are undefined.
  430. */
  431. int
  432. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  433. struct drm_file *file)
  434. {
  435. struct drm_i915_gem_pread *args = data;
  436. struct drm_i915_gem_object *obj;
  437. int ret = 0;
  438. if (args->size == 0)
  439. return 0;
  440. if (!access_ok(VERIFY_WRITE,
  441. (char __user *)(uintptr_t)args->data_ptr,
  442. args->size))
  443. return -EFAULT;
  444. ret = i915_mutex_lock_interruptible(dev);
  445. if (ret)
  446. return ret;
  447. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  448. if (&obj->base == NULL) {
  449. ret = -ENOENT;
  450. goto unlock;
  451. }
  452. /* Bounds check source. */
  453. if (args->offset > obj->base.size ||
  454. args->size > obj->base.size - args->offset) {
  455. ret = -EINVAL;
  456. goto out;
  457. }
  458. /* prime objects have no backing filp to GEM pread/pwrite
  459. * pages from.
  460. */
  461. if (!obj->base.filp) {
  462. ret = -EINVAL;
  463. goto out;
  464. }
  465. trace_i915_gem_object_pread(obj, args->offset, args->size);
  466. ret = i915_gem_shmem_pread(dev, obj, args, file);
  467. out:
  468. drm_gem_object_unreference(&obj->base);
  469. unlock:
  470. mutex_unlock(&dev->struct_mutex);
  471. return ret;
  472. }
  473. /* This is the fast write path which cannot handle
  474. * page faults in the source data
  475. */
  476. static inline int
  477. fast_user_write(struct io_mapping *mapping,
  478. loff_t page_base, int page_offset,
  479. char __user *user_data,
  480. int length)
  481. {
  482. void __iomem *vaddr_atomic;
  483. void *vaddr;
  484. unsigned long unwritten;
  485. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  486. /* We can use the cpu mem copy function because this is X86. */
  487. vaddr = (void __force*)vaddr_atomic + page_offset;
  488. unwritten = __copy_from_user_inatomic_nocache(vaddr,
  489. user_data, length);
  490. io_mapping_unmap_atomic(vaddr_atomic);
  491. return unwritten;
  492. }
  493. /**
  494. * This is the fast pwrite path, where we copy the data directly from the
  495. * user into the GTT, uncached.
  496. */
  497. static int
  498. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  499. struct drm_i915_gem_object *obj,
  500. struct drm_i915_gem_pwrite *args,
  501. struct drm_file *file)
  502. {
  503. drm_i915_private_t *dev_priv = dev->dev_private;
  504. ssize_t remain;
  505. loff_t offset, page_base;
  506. char __user *user_data;
  507. int page_offset, page_length, ret;
  508. ret = i915_gem_object_pin(obj, 0, true, true);
  509. if (ret)
  510. goto out;
  511. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  512. if (ret)
  513. goto out_unpin;
  514. ret = i915_gem_object_put_fence(obj);
  515. if (ret)
  516. goto out_unpin;
  517. user_data = (char __user *) (uintptr_t) args->data_ptr;
  518. remain = args->size;
  519. offset = obj->gtt_offset + args->offset;
  520. while (remain > 0) {
  521. /* Operation in this page
  522. *
  523. * page_base = page offset within aperture
  524. * page_offset = offset within page
  525. * page_length = bytes to copy for this page
  526. */
  527. page_base = offset & PAGE_MASK;
  528. page_offset = offset_in_page(offset);
  529. page_length = remain;
  530. if ((page_offset + remain) > PAGE_SIZE)
  531. page_length = PAGE_SIZE - page_offset;
  532. /* If we get a fault while copying data, then (presumably) our
  533. * source page isn't available. Return the error and we'll
  534. * retry in the slow path.
  535. */
  536. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  537. page_offset, user_data, page_length)) {
  538. ret = -EFAULT;
  539. goto out_unpin;
  540. }
  541. remain -= page_length;
  542. user_data += page_length;
  543. offset += page_length;
  544. }
  545. out_unpin:
  546. i915_gem_object_unpin(obj);
  547. out:
  548. return ret;
  549. }
  550. /* Per-page copy function for the shmem pwrite fastpath.
  551. * Flushes invalid cachelines before writing to the target if
  552. * needs_clflush_before is set and flushes out any written cachelines after
  553. * writing if needs_clflush is set. */
  554. static int
  555. shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
  556. char __user *user_data,
  557. bool page_do_bit17_swizzling,
  558. bool needs_clflush_before,
  559. bool needs_clflush_after)
  560. {
  561. char *vaddr;
  562. int ret;
  563. if (unlikely(page_do_bit17_swizzling))
  564. return -EINVAL;
  565. vaddr = kmap_atomic(page);
  566. if (needs_clflush_before)
  567. drm_clflush_virt_range(vaddr + shmem_page_offset,
  568. page_length);
  569. ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
  570. user_data,
  571. page_length);
  572. if (needs_clflush_after)
  573. drm_clflush_virt_range(vaddr + shmem_page_offset,
  574. page_length);
  575. kunmap_atomic(vaddr);
  576. return ret ? -EFAULT : 0;
  577. }
  578. /* Only difference to the fast-path function is that this can handle bit17
  579. * and uses non-atomic copy and kmap functions. */
  580. static int
  581. shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
  582. char __user *user_data,
  583. bool page_do_bit17_swizzling,
  584. bool needs_clflush_before,
  585. bool needs_clflush_after)
  586. {
  587. char *vaddr;
  588. int ret;
  589. vaddr = kmap(page);
  590. if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
  591. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  592. page_length,
  593. page_do_bit17_swizzling);
  594. if (page_do_bit17_swizzling)
  595. ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
  596. user_data,
  597. page_length);
  598. else
  599. ret = __copy_from_user(vaddr + shmem_page_offset,
  600. user_data,
  601. page_length);
  602. if (needs_clflush_after)
  603. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  604. page_length,
  605. page_do_bit17_swizzling);
  606. kunmap(page);
  607. return ret ? -EFAULT : 0;
  608. }
  609. static int
  610. i915_gem_shmem_pwrite(struct drm_device *dev,
  611. struct drm_i915_gem_object *obj,
  612. struct drm_i915_gem_pwrite *args,
  613. struct drm_file *file)
  614. {
  615. ssize_t remain;
  616. loff_t offset;
  617. char __user *user_data;
  618. int shmem_page_offset, page_length, ret = 0;
  619. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  620. int hit_slowpath = 0;
  621. int needs_clflush_after = 0;
  622. int needs_clflush_before = 0;
  623. int i;
  624. struct scatterlist *sg;
  625. user_data = (char __user *) (uintptr_t) args->data_ptr;
  626. remain = args->size;
  627. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  628. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  629. /* If we're not in the cpu write domain, set ourself into the gtt
  630. * write domain and manually flush cachelines (if required). This
  631. * optimizes for the case when the gpu will use the data
  632. * right away and we therefore have to clflush anyway. */
  633. if (obj->cache_level == I915_CACHE_NONE)
  634. needs_clflush_after = 1;
  635. if (obj->gtt_space) {
  636. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  637. if (ret)
  638. return ret;
  639. }
  640. }
  641. /* Same trick applies for invalidate partially written cachelines before
  642. * writing. */
  643. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
  644. && obj->cache_level == I915_CACHE_NONE)
  645. needs_clflush_before = 1;
  646. ret = i915_gem_object_get_pages(obj);
  647. if (ret)
  648. return ret;
  649. i915_gem_object_pin_pages(obj);
  650. offset = args->offset;
  651. obj->dirty = 1;
  652. for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
  653. struct page *page;
  654. int partial_cacheline_write;
  655. if (i < offset >> PAGE_SHIFT)
  656. continue;
  657. if (remain <= 0)
  658. break;
  659. /* Operation in this page
  660. *
  661. * shmem_page_offset = offset within page in shmem file
  662. * page_length = bytes to copy for this page
  663. */
  664. shmem_page_offset = offset_in_page(offset);
  665. page_length = remain;
  666. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  667. page_length = PAGE_SIZE - shmem_page_offset;
  668. /* If we don't overwrite a cacheline completely we need to be
  669. * careful to have up-to-date data by first clflushing. Don't
  670. * overcomplicate things and flush the entire patch. */
  671. partial_cacheline_write = needs_clflush_before &&
  672. ((shmem_page_offset | page_length)
  673. & (boot_cpu_data.x86_clflush_size - 1));
  674. page = sg_page(sg);
  675. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  676. (page_to_phys(page) & (1 << 17)) != 0;
  677. ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
  678. user_data, page_do_bit17_swizzling,
  679. partial_cacheline_write,
  680. needs_clflush_after);
  681. if (ret == 0)
  682. goto next_page;
  683. hit_slowpath = 1;
  684. mutex_unlock(&dev->struct_mutex);
  685. ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
  686. user_data, page_do_bit17_swizzling,
  687. partial_cacheline_write,
  688. needs_clflush_after);
  689. mutex_lock(&dev->struct_mutex);
  690. next_page:
  691. set_page_dirty(page);
  692. mark_page_accessed(page);
  693. if (ret)
  694. goto out;
  695. remain -= page_length;
  696. user_data += page_length;
  697. offset += page_length;
  698. }
  699. out:
  700. i915_gem_object_unpin_pages(obj);
  701. if (hit_slowpath) {
  702. /*
  703. * Fixup: Flush cpu caches in case we didn't flush the dirty
  704. * cachelines in-line while writing and the object moved
  705. * out of the cpu write domain while we've dropped the lock.
  706. */
  707. if (!needs_clflush_after &&
  708. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  709. i915_gem_clflush_object(obj);
  710. i915_gem_chipset_flush(dev);
  711. }
  712. }
  713. if (needs_clflush_after)
  714. i915_gem_chipset_flush(dev);
  715. return ret;
  716. }
  717. /**
  718. * Writes data to the object referenced by handle.
  719. *
  720. * On error, the contents of the buffer that were to be modified are undefined.
  721. */
  722. int
  723. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  724. struct drm_file *file)
  725. {
  726. struct drm_i915_gem_pwrite *args = data;
  727. struct drm_i915_gem_object *obj;
  728. int ret;
  729. if (args->size == 0)
  730. return 0;
  731. if (!access_ok(VERIFY_READ,
  732. (char __user *)(uintptr_t)args->data_ptr,
  733. args->size))
  734. return -EFAULT;
  735. ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
  736. args->size);
  737. if (ret)
  738. return -EFAULT;
  739. ret = i915_mutex_lock_interruptible(dev);
  740. if (ret)
  741. return ret;
  742. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  743. if (&obj->base == NULL) {
  744. ret = -ENOENT;
  745. goto unlock;
  746. }
  747. /* Bounds check destination. */
  748. if (args->offset > obj->base.size ||
  749. args->size > obj->base.size - args->offset) {
  750. ret = -EINVAL;
  751. goto out;
  752. }
  753. /* prime objects have no backing filp to GEM pread/pwrite
  754. * pages from.
  755. */
  756. if (!obj->base.filp) {
  757. ret = -EINVAL;
  758. goto out;
  759. }
  760. trace_i915_gem_object_pwrite(obj, args->offset, args->size);
  761. ret = -EFAULT;
  762. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  763. * it would end up going through the fenced access, and we'll get
  764. * different detiling behavior between reading and writing.
  765. * pread/pwrite currently are reading and writing from the CPU
  766. * perspective, requiring manual detiling by the client.
  767. */
  768. if (obj->phys_obj) {
  769. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  770. goto out;
  771. }
  772. if (obj->cache_level == I915_CACHE_NONE &&
  773. obj->tiling_mode == I915_TILING_NONE &&
  774. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  775. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  776. /* Note that the gtt paths might fail with non-page-backed user
  777. * pointers (e.g. gtt mappings when moving data between
  778. * textures). Fallback to the shmem path in that case. */
  779. }
  780. if (ret == -EFAULT || ret == -ENOSPC)
  781. ret = i915_gem_shmem_pwrite(dev, obj, args, file);
  782. out:
  783. drm_gem_object_unreference(&obj->base);
  784. unlock:
  785. mutex_unlock(&dev->struct_mutex);
  786. return ret;
  787. }
  788. int
  789. i915_gem_check_wedge(struct drm_i915_private *dev_priv,
  790. bool interruptible)
  791. {
  792. if (atomic_read(&dev_priv->mm.wedged)) {
  793. struct completion *x = &dev_priv->error_completion;
  794. bool recovery_complete;
  795. unsigned long flags;
  796. /* Give the error handler a chance to run. */
  797. spin_lock_irqsave(&x->wait.lock, flags);
  798. recovery_complete = x->done > 0;
  799. spin_unlock_irqrestore(&x->wait.lock, flags);
  800. /* Non-interruptible callers can't handle -EAGAIN, hence return
  801. * -EIO unconditionally for these. */
  802. if (!interruptible)
  803. return -EIO;
  804. /* Recovery complete, but still wedged means reset failure. */
  805. if (recovery_complete)
  806. return -EIO;
  807. return -EAGAIN;
  808. }
  809. return 0;
  810. }
  811. /*
  812. * Compare seqno against outstanding lazy request. Emit a request if they are
  813. * equal.
  814. */
  815. static int
  816. i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
  817. {
  818. int ret;
  819. BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
  820. ret = 0;
  821. if (seqno == ring->outstanding_lazy_request)
  822. ret = i915_add_request(ring, NULL, NULL);
  823. return ret;
  824. }
  825. /**
  826. * __wait_seqno - wait until execution of seqno has finished
  827. * @ring: the ring expected to report seqno
  828. * @seqno: duh!
  829. * @interruptible: do an interruptible wait (normally yes)
  830. * @timeout: in - how long to wait (NULL forever); out - how much time remaining
  831. *
  832. * Returns 0 if the seqno was found within the alloted time. Else returns the
  833. * errno with remaining time filled in timeout argument.
  834. */
  835. static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
  836. bool interruptible, struct timespec *timeout)
  837. {
  838. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  839. struct timespec before, now, wait_time={1,0};
  840. unsigned long timeout_jiffies;
  841. long end;
  842. bool wait_forever = true;
  843. int ret;
  844. if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
  845. return 0;
  846. trace_i915_gem_request_wait_begin(ring, seqno);
  847. if (timeout != NULL) {
  848. wait_time = *timeout;
  849. wait_forever = false;
  850. }
  851. timeout_jiffies = timespec_to_jiffies(&wait_time);
  852. if (WARN_ON(!ring->irq_get(ring)))
  853. return -ENODEV;
  854. /* Record current time in case interrupted by signal, or wedged * */
  855. getrawmonotonic(&before);
  856. #define EXIT_COND \
  857. (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
  858. atomic_read(&dev_priv->mm.wedged))
  859. do {
  860. if (interruptible)
  861. end = wait_event_interruptible_timeout(ring->irq_queue,
  862. EXIT_COND,
  863. timeout_jiffies);
  864. else
  865. end = wait_event_timeout(ring->irq_queue, EXIT_COND,
  866. timeout_jiffies);
  867. ret = i915_gem_check_wedge(dev_priv, interruptible);
  868. if (ret)
  869. end = ret;
  870. } while (end == 0 && wait_forever);
  871. getrawmonotonic(&now);
  872. ring->irq_put(ring);
  873. trace_i915_gem_request_wait_end(ring, seqno);
  874. #undef EXIT_COND
  875. if (timeout) {
  876. struct timespec sleep_time = timespec_sub(now, before);
  877. *timeout = timespec_sub(*timeout, sleep_time);
  878. }
  879. switch (end) {
  880. case -EIO:
  881. case -EAGAIN: /* Wedged */
  882. case -ERESTARTSYS: /* Signal */
  883. return (int)end;
  884. case 0: /* Timeout */
  885. if (timeout)
  886. set_normalized_timespec(timeout, 0, 0);
  887. return -ETIME;
  888. default: /* Completed */
  889. WARN_ON(end < 0); /* We're not aware of other errors */
  890. return 0;
  891. }
  892. }
  893. /**
  894. * Waits for a sequence number to be signaled, and cleans up the
  895. * request and object lists appropriately for that event.
  896. */
  897. int
  898. i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
  899. {
  900. struct drm_device *dev = ring->dev;
  901. struct drm_i915_private *dev_priv = dev->dev_private;
  902. bool interruptible = dev_priv->mm.interruptible;
  903. int ret;
  904. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  905. BUG_ON(seqno == 0);
  906. ret = i915_gem_check_wedge(dev_priv, interruptible);
  907. if (ret)
  908. return ret;
  909. ret = i915_gem_check_olr(ring, seqno);
  910. if (ret)
  911. return ret;
  912. return __wait_seqno(ring, seqno, interruptible, NULL);
  913. }
  914. /**
  915. * Ensures that all rendering to the object has completed and the object is
  916. * safe to unbind from the GTT or access from the CPU.
  917. */
  918. static __must_check int
  919. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
  920. bool readonly)
  921. {
  922. struct intel_ring_buffer *ring = obj->ring;
  923. u32 seqno;
  924. int ret;
  925. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  926. if (seqno == 0)
  927. return 0;
  928. ret = i915_wait_seqno(ring, seqno);
  929. if (ret)
  930. return ret;
  931. i915_gem_retire_requests_ring(ring);
  932. /* Manually manage the write flush as we may have not yet
  933. * retired the buffer.
  934. */
  935. if (obj->last_write_seqno &&
  936. i915_seqno_passed(seqno, obj->last_write_seqno)) {
  937. obj->last_write_seqno = 0;
  938. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  939. }
  940. return 0;
  941. }
  942. /* A nonblocking variant of the above wait. This is a highly dangerous routine
  943. * as the object state may change during this call.
  944. */
  945. static __must_check int
  946. i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
  947. bool readonly)
  948. {
  949. struct drm_device *dev = obj->base.dev;
  950. struct drm_i915_private *dev_priv = dev->dev_private;
  951. struct intel_ring_buffer *ring = obj->ring;
  952. u32 seqno;
  953. int ret;
  954. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  955. BUG_ON(!dev_priv->mm.interruptible);
  956. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  957. if (seqno == 0)
  958. return 0;
  959. ret = i915_gem_check_wedge(dev_priv, true);
  960. if (ret)
  961. return ret;
  962. ret = i915_gem_check_olr(ring, seqno);
  963. if (ret)
  964. return ret;
  965. mutex_unlock(&dev->struct_mutex);
  966. ret = __wait_seqno(ring, seqno, true, NULL);
  967. mutex_lock(&dev->struct_mutex);
  968. i915_gem_retire_requests_ring(ring);
  969. /* Manually manage the write flush as we may have not yet
  970. * retired the buffer.
  971. */
  972. if (obj->last_write_seqno &&
  973. i915_seqno_passed(seqno, obj->last_write_seqno)) {
  974. obj->last_write_seqno = 0;
  975. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  976. }
  977. return ret;
  978. }
  979. /**
  980. * Called when user space prepares to use an object with the CPU, either
  981. * through the mmap ioctl's mapping or a GTT mapping.
  982. */
  983. int
  984. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  985. struct drm_file *file)
  986. {
  987. struct drm_i915_gem_set_domain *args = data;
  988. struct drm_i915_gem_object *obj;
  989. uint32_t read_domains = args->read_domains;
  990. uint32_t write_domain = args->write_domain;
  991. int ret;
  992. /* Only handle setting domains to types used by the CPU. */
  993. if (write_domain & I915_GEM_GPU_DOMAINS)
  994. return -EINVAL;
  995. if (read_domains & I915_GEM_GPU_DOMAINS)
  996. return -EINVAL;
  997. /* Having something in the write domain implies it's in the read
  998. * domain, and only that read domain. Enforce that in the request.
  999. */
  1000. if (write_domain != 0 && read_domains != write_domain)
  1001. return -EINVAL;
  1002. ret = i915_mutex_lock_interruptible(dev);
  1003. if (ret)
  1004. return ret;
  1005. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1006. if (&obj->base == NULL) {
  1007. ret = -ENOENT;
  1008. goto unlock;
  1009. }
  1010. /* Try to flush the object off the GPU without holding the lock.
  1011. * We will repeat the flush holding the lock in the normal manner
  1012. * to catch cases where we are gazumped.
  1013. */
  1014. ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
  1015. if (ret)
  1016. goto unref;
  1017. if (read_domains & I915_GEM_DOMAIN_GTT) {
  1018. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  1019. /* Silently promote "you're not bound, there was nothing to do"
  1020. * to success, since the client was just asking us to
  1021. * make sure everything was done.
  1022. */
  1023. if (ret == -EINVAL)
  1024. ret = 0;
  1025. } else {
  1026. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  1027. }
  1028. unref:
  1029. drm_gem_object_unreference(&obj->base);
  1030. unlock:
  1031. mutex_unlock(&dev->struct_mutex);
  1032. return ret;
  1033. }
  1034. /**
  1035. * Called when user space has done writes to this buffer
  1036. */
  1037. int
  1038. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1039. struct drm_file *file)
  1040. {
  1041. struct drm_i915_gem_sw_finish *args = data;
  1042. struct drm_i915_gem_object *obj;
  1043. int ret = 0;
  1044. ret = i915_mutex_lock_interruptible(dev);
  1045. if (ret)
  1046. return ret;
  1047. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1048. if (&obj->base == NULL) {
  1049. ret = -ENOENT;
  1050. goto unlock;
  1051. }
  1052. /* Pinned buffers may be scanout, so flush the cache */
  1053. if (obj->pin_count)
  1054. i915_gem_object_flush_cpu_write_domain(obj);
  1055. drm_gem_object_unreference(&obj->base);
  1056. unlock:
  1057. mutex_unlock(&dev->struct_mutex);
  1058. return ret;
  1059. }
  1060. /**
  1061. * Maps the contents of an object, returning the address it is mapped
  1062. * into.
  1063. *
  1064. * While the mapping holds a reference on the contents of the object, it doesn't
  1065. * imply a ref on the object itself.
  1066. */
  1067. int
  1068. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1069. struct drm_file *file)
  1070. {
  1071. struct drm_i915_gem_mmap *args = data;
  1072. struct drm_gem_object *obj;
  1073. unsigned long addr;
  1074. obj = drm_gem_object_lookup(dev, file, args->handle);
  1075. if (obj == NULL)
  1076. return -ENOENT;
  1077. /* prime objects have no backing filp to GEM mmap
  1078. * pages from.
  1079. */
  1080. if (!obj->filp) {
  1081. drm_gem_object_unreference_unlocked(obj);
  1082. return -EINVAL;
  1083. }
  1084. addr = vm_mmap(obj->filp, 0, args->size,
  1085. PROT_READ | PROT_WRITE, MAP_SHARED,
  1086. args->offset);
  1087. drm_gem_object_unreference_unlocked(obj);
  1088. if (IS_ERR((void *)addr))
  1089. return addr;
  1090. args->addr_ptr = (uint64_t) addr;
  1091. return 0;
  1092. }
  1093. /**
  1094. * i915_gem_fault - fault a page into the GTT
  1095. * vma: VMA in question
  1096. * vmf: fault info
  1097. *
  1098. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  1099. * from userspace. The fault handler takes care of binding the object to
  1100. * the GTT (if needed), allocating and programming a fence register (again,
  1101. * only if needed based on whether the old reg is still valid or the object
  1102. * is tiled) and inserting a new PTE into the faulting process.
  1103. *
  1104. * Note that the faulting process may involve evicting existing objects
  1105. * from the GTT and/or fence registers to make room. So performance may
  1106. * suffer if the GTT working set is large or there are few fence registers
  1107. * left.
  1108. */
  1109. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1110. {
  1111. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  1112. struct drm_device *dev = obj->base.dev;
  1113. drm_i915_private_t *dev_priv = dev->dev_private;
  1114. pgoff_t page_offset;
  1115. unsigned long pfn;
  1116. int ret = 0;
  1117. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1118. /* We don't use vmf->pgoff since that has the fake offset */
  1119. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1120. PAGE_SHIFT;
  1121. ret = i915_mutex_lock_interruptible(dev);
  1122. if (ret)
  1123. goto out;
  1124. trace_i915_gem_object_fault(obj, page_offset, true, write);
  1125. /* Access to snoopable pages through the GTT is incoherent. */
  1126. if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
  1127. ret = -EINVAL;
  1128. goto unlock;
  1129. }
  1130. /* Now bind it into the GTT if needed */
  1131. ret = i915_gem_object_pin(obj, 0, true, false);
  1132. if (ret)
  1133. goto unlock;
  1134. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1135. if (ret)
  1136. goto unpin;
  1137. ret = i915_gem_object_get_fence(obj);
  1138. if (ret)
  1139. goto unpin;
  1140. obj->fault_mappable = true;
  1141. pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
  1142. page_offset;
  1143. /* Finally, remap it using the new GTT offset */
  1144. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1145. unpin:
  1146. i915_gem_object_unpin(obj);
  1147. unlock:
  1148. mutex_unlock(&dev->struct_mutex);
  1149. out:
  1150. switch (ret) {
  1151. case -EIO:
  1152. /* If this -EIO is due to a gpu hang, give the reset code a
  1153. * chance to clean up the mess. Otherwise return the proper
  1154. * SIGBUS. */
  1155. if (!atomic_read(&dev_priv->mm.wedged))
  1156. return VM_FAULT_SIGBUS;
  1157. case -EAGAIN:
  1158. /* Give the error handler a chance to run and move the
  1159. * objects off the GPU active list. Next time we service the
  1160. * fault, we should be able to transition the page into the
  1161. * GTT without touching the GPU (and so avoid further
  1162. * EIO/EGAIN). If the GPU is wedged, then there is no issue
  1163. * with coherency, just lost writes.
  1164. */
  1165. set_need_resched();
  1166. case 0:
  1167. case -ERESTARTSYS:
  1168. case -EINTR:
  1169. case -EBUSY:
  1170. /*
  1171. * EBUSY is ok: this just means that another thread
  1172. * already did the job.
  1173. */
  1174. return VM_FAULT_NOPAGE;
  1175. case -ENOMEM:
  1176. return VM_FAULT_OOM;
  1177. case -ENOSPC:
  1178. return VM_FAULT_SIGBUS;
  1179. default:
  1180. WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
  1181. return VM_FAULT_SIGBUS;
  1182. }
  1183. }
  1184. /**
  1185. * i915_gem_release_mmap - remove physical page mappings
  1186. * @obj: obj in question
  1187. *
  1188. * Preserve the reservation of the mmapping with the DRM core code, but
  1189. * relinquish ownership of the pages back to the system.
  1190. *
  1191. * It is vital that we remove the page mapping if we have mapped a tiled
  1192. * object through the GTT and then lose the fence register due to
  1193. * resource pressure. Similarly if the object has been moved out of the
  1194. * aperture, than pages mapped into userspace must be revoked. Removing the
  1195. * mapping will then trigger a page fault on the next user access, allowing
  1196. * fixup by i915_gem_fault().
  1197. */
  1198. void
  1199. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1200. {
  1201. if (!obj->fault_mappable)
  1202. return;
  1203. if (obj->base.dev->dev_mapping)
  1204. unmap_mapping_range(obj->base.dev->dev_mapping,
  1205. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1206. obj->base.size, 1);
  1207. obj->fault_mappable = false;
  1208. }
  1209. static uint32_t
  1210. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
  1211. {
  1212. uint32_t gtt_size;
  1213. if (INTEL_INFO(dev)->gen >= 4 ||
  1214. tiling_mode == I915_TILING_NONE)
  1215. return size;
  1216. /* Previous chips need a power-of-two fence region when tiling */
  1217. if (INTEL_INFO(dev)->gen == 3)
  1218. gtt_size = 1024*1024;
  1219. else
  1220. gtt_size = 512*1024;
  1221. while (gtt_size < size)
  1222. gtt_size <<= 1;
  1223. return gtt_size;
  1224. }
  1225. /**
  1226. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1227. * @obj: object to check
  1228. *
  1229. * Return the required GTT alignment for an object, taking into account
  1230. * potential fence register mapping.
  1231. */
  1232. static uint32_t
  1233. i915_gem_get_gtt_alignment(struct drm_device *dev,
  1234. uint32_t size,
  1235. int tiling_mode)
  1236. {
  1237. /*
  1238. * Minimum alignment is 4k (GTT page size), but might be greater
  1239. * if a fence register is needed for the object.
  1240. */
  1241. if (INTEL_INFO(dev)->gen >= 4 ||
  1242. tiling_mode == I915_TILING_NONE)
  1243. return 4096;
  1244. /*
  1245. * Previous chips need to be aligned to the size of the smallest
  1246. * fence register that can contain the object.
  1247. */
  1248. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1249. }
  1250. /**
  1251. * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
  1252. * unfenced object
  1253. * @dev: the device
  1254. * @size: size of the object
  1255. * @tiling_mode: tiling mode of the object
  1256. *
  1257. * Return the required GTT alignment for an object, only taking into account
  1258. * unfenced tiled surface requirements.
  1259. */
  1260. uint32_t
  1261. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1262. uint32_t size,
  1263. int tiling_mode)
  1264. {
  1265. /*
  1266. * Minimum alignment is 4k (GTT page size) for sane hw.
  1267. */
  1268. if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
  1269. tiling_mode == I915_TILING_NONE)
  1270. return 4096;
  1271. /* Previous hardware however needs to be aligned to a power-of-two
  1272. * tile height. The simplest method for determining this is to reuse
  1273. * the power-of-tile object size.
  1274. */
  1275. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1276. }
  1277. static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
  1278. {
  1279. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1280. int ret;
  1281. if (obj->base.map_list.map)
  1282. return 0;
  1283. ret = drm_gem_create_mmap_offset(&obj->base);
  1284. if (ret != -ENOSPC)
  1285. return ret;
  1286. /* Badly fragmented mmap space? The only way we can recover
  1287. * space is by destroying unwanted objects. We can't randomly release
  1288. * mmap_offsets as userspace expects them to be persistent for the
  1289. * lifetime of the objects. The closest we can is to release the
  1290. * offsets on purgeable objects by truncating it and marking it purged,
  1291. * which prevents userspace from ever using that object again.
  1292. */
  1293. i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
  1294. ret = drm_gem_create_mmap_offset(&obj->base);
  1295. if (ret != -ENOSPC)
  1296. return ret;
  1297. i915_gem_shrink_all(dev_priv);
  1298. return drm_gem_create_mmap_offset(&obj->base);
  1299. }
  1300. static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
  1301. {
  1302. if (!obj->base.map_list.map)
  1303. return;
  1304. drm_gem_free_mmap_offset(&obj->base);
  1305. }
  1306. int
  1307. i915_gem_mmap_gtt(struct drm_file *file,
  1308. struct drm_device *dev,
  1309. uint32_t handle,
  1310. uint64_t *offset)
  1311. {
  1312. struct drm_i915_private *dev_priv = dev->dev_private;
  1313. struct drm_i915_gem_object *obj;
  1314. int ret;
  1315. ret = i915_mutex_lock_interruptible(dev);
  1316. if (ret)
  1317. return ret;
  1318. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  1319. if (&obj->base == NULL) {
  1320. ret = -ENOENT;
  1321. goto unlock;
  1322. }
  1323. if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
  1324. ret = -E2BIG;
  1325. goto out;
  1326. }
  1327. if (obj->madv != I915_MADV_WILLNEED) {
  1328. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1329. ret = -EINVAL;
  1330. goto out;
  1331. }
  1332. ret = i915_gem_object_create_mmap_offset(obj);
  1333. if (ret)
  1334. goto out;
  1335. *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1336. out:
  1337. drm_gem_object_unreference(&obj->base);
  1338. unlock:
  1339. mutex_unlock(&dev->struct_mutex);
  1340. return ret;
  1341. }
  1342. /**
  1343. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1344. * @dev: DRM device
  1345. * @data: GTT mapping ioctl data
  1346. * @file: GEM object info
  1347. *
  1348. * Simply returns the fake offset to userspace so it can mmap it.
  1349. * The mmap call will end up in drm_gem_mmap(), which will set things
  1350. * up so we can get faults in the handler above.
  1351. *
  1352. * The fault handler will take care of binding the object into the GTT
  1353. * (since it may have been evicted to make room for something), allocating
  1354. * a fence register, and mapping the appropriate aperture address into
  1355. * userspace.
  1356. */
  1357. int
  1358. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1359. struct drm_file *file)
  1360. {
  1361. struct drm_i915_gem_mmap_gtt *args = data;
  1362. return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
  1363. }
  1364. /* Immediately discard the backing storage */
  1365. static void
  1366. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1367. {
  1368. struct inode *inode;
  1369. i915_gem_object_free_mmap_offset(obj);
  1370. if (obj->base.filp == NULL)
  1371. return;
  1372. /* Our goal here is to return as much of the memory as
  1373. * is possible back to the system as we are called from OOM.
  1374. * To do this we must instruct the shmfs to drop all of its
  1375. * backing pages, *now*.
  1376. */
  1377. inode = obj->base.filp->f_path.dentry->d_inode;
  1378. shmem_truncate_range(inode, 0, (loff_t)-1);
  1379. obj->madv = __I915_MADV_PURGED;
  1380. }
  1381. static inline int
  1382. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1383. {
  1384. return obj->madv == I915_MADV_DONTNEED;
  1385. }
  1386. static void
  1387. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1388. {
  1389. int page_count = obj->base.size / PAGE_SIZE;
  1390. struct scatterlist *sg;
  1391. int ret, i;
  1392. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1393. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1394. if (ret) {
  1395. /* In the event of a disaster, abandon all caches and
  1396. * hope for the best.
  1397. */
  1398. WARN_ON(ret != -EIO);
  1399. i915_gem_clflush_object(obj);
  1400. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1401. }
  1402. if (i915_gem_object_needs_bit17_swizzle(obj))
  1403. i915_gem_object_save_bit_17_swizzle(obj);
  1404. if (obj->madv == I915_MADV_DONTNEED)
  1405. obj->dirty = 0;
  1406. for_each_sg(obj->pages->sgl, sg, page_count, i) {
  1407. struct page *page = sg_page(sg);
  1408. if (obj->dirty)
  1409. set_page_dirty(page);
  1410. if (obj->madv == I915_MADV_WILLNEED)
  1411. mark_page_accessed(page);
  1412. page_cache_release(page);
  1413. }
  1414. obj->dirty = 0;
  1415. sg_free_table(obj->pages);
  1416. kfree(obj->pages);
  1417. }
  1418. static int
  1419. i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
  1420. {
  1421. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1422. if (obj->pages == NULL)
  1423. return 0;
  1424. BUG_ON(obj->gtt_space);
  1425. if (obj->pages_pin_count)
  1426. return -EBUSY;
  1427. ops->put_pages(obj);
  1428. obj->pages = NULL;
  1429. list_del(&obj->gtt_list);
  1430. if (i915_gem_object_is_purgeable(obj))
  1431. i915_gem_object_truncate(obj);
  1432. return 0;
  1433. }
  1434. static long
  1435. i915_gem_purge(struct drm_i915_private *dev_priv, long target)
  1436. {
  1437. struct drm_i915_gem_object *obj, *next;
  1438. long count = 0;
  1439. list_for_each_entry_safe(obj, next,
  1440. &dev_priv->mm.unbound_list,
  1441. gtt_list) {
  1442. if (i915_gem_object_is_purgeable(obj) &&
  1443. i915_gem_object_put_pages(obj) == 0) {
  1444. count += obj->base.size >> PAGE_SHIFT;
  1445. if (count >= target)
  1446. return count;
  1447. }
  1448. }
  1449. list_for_each_entry_safe(obj, next,
  1450. &dev_priv->mm.inactive_list,
  1451. mm_list) {
  1452. if (i915_gem_object_is_purgeable(obj) &&
  1453. i915_gem_object_unbind(obj) == 0 &&
  1454. i915_gem_object_put_pages(obj) == 0) {
  1455. count += obj->base.size >> PAGE_SHIFT;
  1456. if (count >= target)
  1457. return count;
  1458. }
  1459. }
  1460. return count;
  1461. }
  1462. static void
  1463. i915_gem_shrink_all(struct drm_i915_private *dev_priv)
  1464. {
  1465. struct drm_i915_gem_object *obj, *next;
  1466. i915_gem_evict_everything(dev_priv->dev);
  1467. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
  1468. i915_gem_object_put_pages(obj);
  1469. }
  1470. static int
  1471. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
  1472. {
  1473. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1474. int page_count, i;
  1475. struct address_space *mapping;
  1476. struct sg_table *st;
  1477. struct scatterlist *sg;
  1478. struct page *page;
  1479. gfp_t gfp;
  1480. /* Assert that the object is not currently in any GPU domain. As it
  1481. * wasn't in the GTT, there shouldn't be any way it could have been in
  1482. * a GPU cache
  1483. */
  1484. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  1485. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  1486. st = kmalloc(sizeof(*st), GFP_KERNEL);
  1487. if (st == NULL)
  1488. return -ENOMEM;
  1489. page_count = obj->base.size / PAGE_SIZE;
  1490. if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
  1491. sg_free_table(st);
  1492. kfree(st);
  1493. return -ENOMEM;
  1494. }
  1495. /* Get the list of pages out of our struct file. They'll be pinned
  1496. * at this point until we release them.
  1497. *
  1498. * Fail silently without starting the shrinker
  1499. */
  1500. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  1501. gfp = mapping_gfp_mask(mapping);
  1502. gfp |= __GFP_NORETRY | __GFP_NOWARN;
  1503. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1504. for_each_sg(st->sgl, sg, page_count, i) {
  1505. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1506. if (IS_ERR(page)) {
  1507. i915_gem_purge(dev_priv, page_count);
  1508. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1509. }
  1510. if (IS_ERR(page)) {
  1511. /* We've tried hard to allocate the memory by reaping
  1512. * our own buffer, now let the real VM do its job and
  1513. * go down in flames if truly OOM.
  1514. */
  1515. gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
  1516. gfp |= __GFP_IO | __GFP_WAIT;
  1517. i915_gem_shrink_all(dev_priv);
  1518. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1519. if (IS_ERR(page))
  1520. goto err_pages;
  1521. gfp |= __GFP_NORETRY | __GFP_NOWARN;
  1522. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1523. }
  1524. sg_set_page(sg, page, PAGE_SIZE, 0);
  1525. }
  1526. obj->pages = st;
  1527. if (i915_gem_object_needs_bit17_swizzle(obj))
  1528. i915_gem_object_do_bit_17_swizzle(obj);
  1529. return 0;
  1530. err_pages:
  1531. for_each_sg(st->sgl, sg, i, page_count)
  1532. page_cache_release(sg_page(sg));
  1533. sg_free_table(st);
  1534. kfree(st);
  1535. return PTR_ERR(page);
  1536. }
  1537. /* Ensure that the associated pages are gathered from the backing storage
  1538. * and pinned into our object. i915_gem_object_get_pages() may be called
  1539. * multiple times before they are released by a single call to
  1540. * i915_gem_object_put_pages() - once the pages are no longer referenced
  1541. * either as a result of memory pressure (reaping pages under the shrinker)
  1542. * or as the object is itself released.
  1543. */
  1544. int
  1545. i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
  1546. {
  1547. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1548. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1549. int ret;
  1550. if (obj->pages)
  1551. return 0;
  1552. BUG_ON(obj->pages_pin_count);
  1553. ret = ops->get_pages(obj);
  1554. if (ret)
  1555. return ret;
  1556. list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
  1557. return 0;
  1558. }
  1559. void
  1560. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1561. struct intel_ring_buffer *ring)
  1562. {
  1563. struct drm_device *dev = obj->base.dev;
  1564. struct drm_i915_private *dev_priv = dev->dev_private;
  1565. u32 seqno = intel_ring_get_seqno(ring);
  1566. BUG_ON(ring == NULL);
  1567. obj->ring = ring;
  1568. /* Add a reference if we're newly entering the active list. */
  1569. if (!obj->active) {
  1570. drm_gem_object_reference(&obj->base);
  1571. obj->active = 1;
  1572. }
  1573. /* Move from whatever list we were on to the tail of execution. */
  1574. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1575. list_move_tail(&obj->ring_list, &ring->active_list);
  1576. obj->last_read_seqno = seqno;
  1577. if (obj->fenced_gpu_access) {
  1578. obj->last_fenced_seqno = seqno;
  1579. /* Bump MRU to take account of the delayed flush */
  1580. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1581. struct drm_i915_fence_reg *reg;
  1582. reg = &dev_priv->fence_regs[obj->fence_reg];
  1583. list_move_tail(&reg->lru_list,
  1584. &dev_priv->mm.fence_list);
  1585. }
  1586. }
  1587. }
  1588. static void
  1589. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1590. {
  1591. struct drm_device *dev = obj->base.dev;
  1592. struct drm_i915_private *dev_priv = dev->dev_private;
  1593. BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
  1594. BUG_ON(!obj->active);
  1595. if (obj->pin_count) /* are we a framebuffer? */
  1596. intel_mark_fb_idle(obj);
  1597. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1598. list_del_init(&obj->ring_list);
  1599. obj->ring = NULL;
  1600. obj->last_read_seqno = 0;
  1601. obj->last_write_seqno = 0;
  1602. obj->base.write_domain = 0;
  1603. obj->last_fenced_seqno = 0;
  1604. obj->fenced_gpu_access = false;
  1605. obj->active = 0;
  1606. drm_gem_object_unreference(&obj->base);
  1607. WARN_ON(i915_verify_lists(dev));
  1608. }
  1609. static int
  1610. i915_gem_handle_seqno_wrap(struct drm_device *dev)
  1611. {
  1612. struct drm_i915_private *dev_priv = dev->dev_private;
  1613. struct intel_ring_buffer *ring;
  1614. int ret, i, j;
  1615. /* The hardware uses various monotonic 32-bit counters, if we
  1616. * detect that they will wraparound we need to idle the GPU
  1617. * and reset those counters.
  1618. */
  1619. ret = 0;
  1620. for_each_ring(ring, dev_priv, i) {
  1621. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1622. ret |= ring->sync_seqno[j] != 0;
  1623. }
  1624. if (ret == 0)
  1625. return ret;
  1626. /* Carefully retire all requests without writing to the rings */
  1627. for_each_ring(ring, dev_priv, i) {
  1628. ret = intel_ring_idle(ring);
  1629. if (ret)
  1630. return ret;
  1631. }
  1632. i915_gem_retire_requests(dev);
  1633. /* Finally reset hw state */
  1634. for_each_ring(ring, dev_priv, i) {
  1635. ret = intel_ring_handle_seqno_wrap(ring);
  1636. if (ret)
  1637. return ret;
  1638. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1639. ring->sync_seqno[j] = 0;
  1640. }
  1641. return 0;
  1642. }
  1643. int
  1644. i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
  1645. {
  1646. struct drm_i915_private *dev_priv = dev->dev_private;
  1647. /* reserve 0 for non-seqno */
  1648. if (dev_priv->next_seqno == 0) {
  1649. int ret = i915_gem_handle_seqno_wrap(dev);
  1650. if (ret)
  1651. return ret;
  1652. dev_priv->next_seqno = 1;
  1653. }
  1654. *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
  1655. return 0;
  1656. }
  1657. int
  1658. i915_add_request(struct intel_ring_buffer *ring,
  1659. struct drm_file *file,
  1660. u32 *out_seqno)
  1661. {
  1662. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1663. struct drm_i915_gem_request *request;
  1664. u32 request_ring_position;
  1665. int was_empty;
  1666. int ret;
  1667. /*
  1668. * Emit any outstanding flushes - execbuf can fail to emit the flush
  1669. * after having emitted the batchbuffer command. Hence we need to fix
  1670. * things up similar to emitting the lazy request. The difference here
  1671. * is that the flush _must_ happen before the next request, no matter
  1672. * what.
  1673. */
  1674. ret = intel_ring_flush_all_caches(ring);
  1675. if (ret)
  1676. return ret;
  1677. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1678. if (request == NULL)
  1679. return -ENOMEM;
  1680. /* Record the position of the start of the request so that
  1681. * should we detect the updated seqno part-way through the
  1682. * GPU processing the request, we never over-estimate the
  1683. * position of the head.
  1684. */
  1685. request_ring_position = intel_ring_get_tail(ring);
  1686. ret = ring->add_request(ring);
  1687. if (ret) {
  1688. kfree(request);
  1689. return ret;
  1690. }
  1691. request->seqno = intel_ring_get_seqno(ring);
  1692. request->ring = ring;
  1693. request->tail = request_ring_position;
  1694. request->emitted_jiffies = jiffies;
  1695. was_empty = list_empty(&ring->request_list);
  1696. list_add_tail(&request->list, &ring->request_list);
  1697. request->file_priv = NULL;
  1698. if (file) {
  1699. struct drm_i915_file_private *file_priv = file->driver_priv;
  1700. spin_lock(&file_priv->mm.lock);
  1701. request->file_priv = file_priv;
  1702. list_add_tail(&request->client_list,
  1703. &file_priv->mm.request_list);
  1704. spin_unlock(&file_priv->mm.lock);
  1705. }
  1706. trace_i915_gem_request_add(ring, request->seqno);
  1707. ring->outstanding_lazy_request = 0;
  1708. if (!dev_priv->mm.suspended) {
  1709. if (i915_enable_hangcheck) {
  1710. mod_timer(&dev_priv->hangcheck_timer,
  1711. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1712. }
  1713. if (was_empty) {
  1714. queue_delayed_work(dev_priv->wq,
  1715. &dev_priv->mm.retire_work,
  1716. round_jiffies_up_relative(HZ));
  1717. intel_mark_busy(dev_priv->dev);
  1718. }
  1719. }
  1720. if (out_seqno)
  1721. *out_seqno = request->seqno;
  1722. return 0;
  1723. }
  1724. static inline void
  1725. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1726. {
  1727. struct drm_i915_file_private *file_priv = request->file_priv;
  1728. if (!file_priv)
  1729. return;
  1730. spin_lock(&file_priv->mm.lock);
  1731. if (request->file_priv) {
  1732. list_del(&request->client_list);
  1733. request->file_priv = NULL;
  1734. }
  1735. spin_unlock(&file_priv->mm.lock);
  1736. }
  1737. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1738. struct intel_ring_buffer *ring)
  1739. {
  1740. while (!list_empty(&ring->request_list)) {
  1741. struct drm_i915_gem_request *request;
  1742. request = list_first_entry(&ring->request_list,
  1743. struct drm_i915_gem_request,
  1744. list);
  1745. list_del(&request->list);
  1746. i915_gem_request_remove_from_client(request);
  1747. kfree(request);
  1748. }
  1749. while (!list_empty(&ring->active_list)) {
  1750. struct drm_i915_gem_object *obj;
  1751. obj = list_first_entry(&ring->active_list,
  1752. struct drm_i915_gem_object,
  1753. ring_list);
  1754. i915_gem_object_move_to_inactive(obj);
  1755. }
  1756. }
  1757. static void i915_gem_reset_fences(struct drm_device *dev)
  1758. {
  1759. struct drm_i915_private *dev_priv = dev->dev_private;
  1760. int i;
  1761. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  1762. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
  1763. i915_gem_write_fence(dev, i, NULL);
  1764. if (reg->obj)
  1765. i915_gem_object_fence_lost(reg->obj);
  1766. reg->pin_count = 0;
  1767. reg->obj = NULL;
  1768. INIT_LIST_HEAD(&reg->lru_list);
  1769. }
  1770. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  1771. }
  1772. void i915_gem_reset(struct drm_device *dev)
  1773. {
  1774. struct drm_i915_private *dev_priv = dev->dev_private;
  1775. struct drm_i915_gem_object *obj;
  1776. struct intel_ring_buffer *ring;
  1777. int i;
  1778. for_each_ring(ring, dev_priv, i)
  1779. i915_gem_reset_ring_lists(dev_priv, ring);
  1780. /* Move everything out of the GPU domains to ensure we do any
  1781. * necessary invalidation upon reuse.
  1782. */
  1783. list_for_each_entry(obj,
  1784. &dev_priv->mm.inactive_list,
  1785. mm_list)
  1786. {
  1787. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1788. }
  1789. /* The fence registers are invalidated so clear them out */
  1790. i915_gem_reset_fences(dev);
  1791. }
  1792. /**
  1793. * This function clears the request list as sequence numbers are passed.
  1794. */
  1795. void
  1796. i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
  1797. {
  1798. uint32_t seqno;
  1799. if (list_empty(&ring->request_list))
  1800. return;
  1801. WARN_ON(i915_verify_lists(ring->dev));
  1802. seqno = ring->get_seqno(ring, true);
  1803. while (!list_empty(&ring->request_list)) {
  1804. struct drm_i915_gem_request *request;
  1805. request = list_first_entry(&ring->request_list,
  1806. struct drm_i915_gem_request,
  1807. list);
  1808. if (!i915_seqno_passed(seqno, request->seqno))
  1809. break;
  1810. trace_i915_gem_request_retire(ring, request->seqno);
  1811. /* We know the GPU must have read the request to have
  1812. * sent us the seqno + interrupt, so use the position
  1813. * of tail of the request to update the last known position
  1814. * of the GPU head.
  1815. */
  1816. ring->last_retired_head = request->tail;
  1817. list_del(&request->list);
  1818. i915_gem_request_remove_from_client(request);
  1819. kfree(request);
  1820. }
  1821. /* Move any buffers on the active list that are no longer referenced
  1822. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1823. */
  1824. while (!list_empty(&ring->active_list)) {
  1825. struct drm_i915_gem_object *obj;
  1826. obj = list_first_entry(&ring->active_list,
  1827. struct drm_i915_gem_object,
  1828. ring_list);
  1829. if (!i915_seqno_passed(seqno, obj->last_read_seqno))
  1830. break;
  1831. i915_gem_object_move_to_inactive(obj);
  1832. }
  1833. if (unlikely(ring->trace_irq_seqno &&
  1834. i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
  1835. ring->irq_put(ring);
  1836. ring->trace_irq_seqno = 0;
  1837. }
  1838. WARN_ON(i915_verify_lists(ring->dev));
  1839. }
  1840. void
  1841. i915_gem_retire_requests(struct drm_device *dev)
  1842. {
  1843. drm_i915_private_t *dev_priv = dev->dev_private;
  1844. struct intel_ring_buffer *ring;
  1845. int i;
  1846. for_each_ring(ring, dev_priv, i)
  1847. i915_gem_retire_requests_ring(ring);
  1848. }
  1849. static void
  1850. i915_gem_retire_work_handler(struct work_struct *work)
  1851. {
  1852. drm_i915_private_t *dev_priv;
  1853. struct drm_device *dev;
  1854. struct intel_ring_buffer *ring;
  1855. bool idle;
  1856. int i;
  1857. dev_priv = container_of(work, drm_i915_private_t,
  1858. mm.retire_work.work);
  1859. dev = dev_priv->dev;
  1860. /* Come back later if the device is busy... */
  1861. if (!mutex_trylock(&dev->struct_mutex)) {
  1862. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1863. round_jiffies_up_relative(HZ));
  1864. return;
  1865. }
  1866. i915_gem_retire_requests(dev);
  1867. /* Send a periodic flush down the ring so we don't hold onto GEM
  1868. * objects indefinitely.
  1869. */
  1870. idle = true;
  1871. for_each_ring(ring, dev_priv, i) {
  1872. if (ring->gpu_caches_dirty)
  1873. i915_add_request(ring, NULL, NULL);
  1874. idle &= list_empty(&ring->request_list);
  1875. }
  1876. if (!dev_priv->mm.suspended && !idle)
  1877. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1878. round_jiffies_up_relative(HZ));
  1879. if (idle)
  1880. intel_mark_idle(dev);
  1881. mutex_unlock(&dev->struct_mutex);
  1882. }
  1883. /**
  1884. * Ensures that an object will eventually get non-busy by flushing any required
  1885. * write domains, emitting any outstanding lazy request and retiring and
  1886. * completed requests.
  1887. */
  1888. static int
  1889. i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
  1890. {
  1891. int ret;
  1892. if (obj->active) {
  1893. ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
  1894. if (ret)
  1895. return ret;
  1896. i915_gem_retire_requests_ring(obj->ring);
  1897. }
  1898. return 0;
  1899. }
  1900. /**
  1901. * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
  1902. * @DRM_IOCTL_ARGS: standard ioctl arguments
  1903. *
  1904. * Returns 0 if successful, else an error is returned with the remaining time in
  1905. * the timeout parameter.
  1906. * -ETIME: object is still busy after timeout
  1907. * -ERESTARTSYS: signal interrupted the wait
  1908. * -ENONENT: object doesn't exist
  1909. * Also possible, but rare:
  1910. * -EAGAIN: GPU wedged
  1911. * -ENOMEM: damn
  1912. * -ENODEV: Internal IRQ fail
  1913. * -E?: The add request failed
  1914. *
  1915. * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
  1916. * non-zero timeout parameter the wait ioctl will wait for the given number of
  1917. * nanoseconds on an object becoming unbusy. Since the wait itself does so
  1918. * without holding struct_mutex the object may become re-busied before this
  1919. * function completes. A similar but shorter * race condition exists in the busy
  1920. * ioctl
  1921. */
  1922. int
  1923. i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
  1924. {
  1925. struct drm_i915_gem_wait *args = data;
  1926. struct drm_i915_gem_object *obj;
  1927. struct intel_ring_buffer *ring = NULL;
  1928. struct timespec timeout_stack, *timeout = NULL;
  1929. u32 seqno = 0;
  1930. int ret = 0;
  1931. if (args->timeout_ns >= 0) {
  1932. timeout_stack = ns_to_timespec(args->timeout_ns);
  1933. timeout = &timeout_stack;
  1934. }
  1935. ret = i915_mutex_lock_interruptible(dev);
  1936. if (ret)
  1937. return ret;
  1938. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
  1939. if (&obj->base == NULL) {
  1940. mutex_unlock(&dev->struct_mutex);
  1941. return -ENOENT;
  1942. }
  1943. /* Need to make sure the object gets inactive eventually. */
  1944. ret = i915_gem_object_flush_active(obj);
  1945. if (ret)
  1946. goto out;
  1947. if (obj->active) {
  1948. seqno = obj->last_read_seqno;
  1949. ring = obj->ring;
  1950. }
  1951. if (seqno == 0)
  1952. goto out;
  1953. /* Do this after OLR check to make sure we make forward progress polling
  1954. * on this IOCTL with a 0 timeout (like busy ioctl)
  1955. */
  1956. if (!args->timeout_ns) {
  1957. ret = -ETIME;
  1958. goto out;
  1959. }
  1960. drm_gem_object_unreference(&obj->base);
  1961. mutex_unlock(&dev->struct_mutex);
  1962. ret = __wait_seqno(ring, seqno, true, timeout);
  1963. if (timeout) {
  1964. WARN_ON(!timespec_valid(timeout));
  1965. args->timeout_ns = timespec_to_ns(timeout);
  1966. }
  1967. return ret;
  1968. out:
  1969. drm_gem_object_unreference(&obj->base);
  1970. mutex_unlock(&dev->struct_mutex);
  1971. return ret;
  1972. }
  1973. /**
  1974. * i915_gem_object_sync - sync an object to a ring.
  1975. *
  1976. * @obj: object which may be in use on another ring.
  1977. * @to: ring we wish to use the object on. May be NULL.
  1978. *
  1979. * This code is meant to abstract object synchronization with the GPU.
  1980. * Calling with NULL implies synchronizing the object with the CPU
  1981. * rather than a particular GPU ring.
  1982. *
  1983. * Returns 0 if successful, else propagates up the lower layer error.
  1984. */
  1985. int
  1986. i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1987. struct intel_ring_buffer *to)
  1988. {
  1989. struct intel_ring_buffer *from = obj->ring;
  1990. u32 seqno;
  1991. int ret, idx;
  1992. if (from == NULL || to == from)
  1993. return 0;
  1994. if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
  1995. return i915_gem_object_wait_rendering(obj, false);
  1996. idx = intel_ring_sync_index(from, to);
  1997. seqno = obj->last_read_seqno;
  1998. if (seqno <= from->sync_seqno[idx])
  1999. return 0;
  2000. ret = i915_gem_check_olr(obj->ring, seqno);
  2001. if (ret)
  2002. return ret;
  2003. ret = to->sync_to(to, from, seqno);
  2004. if (!ret)
  2005. /* We use last_read_seqno because sync_to()
  2006. * might have just caused seqno wrap under
  2007. * the radar.
  2008. */
  2009. from->sync_seqno[idx] = obj->last_read_seqno;
  2010. return ret;
  2011. }
  2012. static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
  2013. {
  2014. u32 old_write_domain, old_read_domains;
  2015. /* Act a barrier for all accesses through the GTT */
  2016. mb();
  2017. /* Force a pagefault for domain tracking on next user access */
  2018. i915_gem_release_mmap(obj);
  2019. if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
  2020. return;
  2021. old_read_domains = obj->base.read_domains;
  2022. old_write_domain = obj->base.write_domain;
  2023. obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
  2024. obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
  2025. trace_i915_gem_object_change_domain(obj,
  2026. old_read_domains,
  2027. old_write_domain);
  2028. }
  2029. /**
  2030. * Unbinds an object from the GTT aperture.
  2031. */
  2032. int
  2033. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  2034. {
  2035. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2036. int ret = 0;
  2037. if (obj->gtt_space == NULL)
  2038. return 0;
  2039. if (obj->pin_count)
  2040. return -EBUSY;
  2041. BUG_ON(obj->pages == NULL);
  2042. ret = i915_gem_object_finish_gpu(obj);
  2043. if (ret)
  2044. return ret;
  2045. /* Continue on if we fail due to EIO, the GPU is hung so we
  2046. * should be safe and we need to cleanup or else we might
  2047. * cause memory corruption through use-after-free.
  2048. */
  2049. i915_gem_object_finish_gtt(obj);
  2050. /* release the fence reg _after_ flushing */
  2051. ret = i915_gem_object_put_fence(obj);
  2052. if (ret)
  2053. return ret;
  2054. trace_i915_gem_object_unbind(obj);
  2055. if (obj->has_global_gtt_mapping)
  2056. i915_gem_gtt_unbind_object(obj);
  2057. if (obj->has_aliasing_ppgtt_mapping) {
  2058. i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
  2059. obj->has_aliasing_ppgtt_mapping = 0;
  2060. }
  2061. i915_gem_gtt_finish_object(obj);
  2062. list_del(&obj->mm_list);
  2063. list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
  2064. /* Avoid an unnecessary call to unbind on rebind. */
  2065. obj->map_and_fenceable = true;
  2066. drm_mm_put_block(obj->gtt_space);
  2067. obj->gtt_space = NULL;
  2068. obj->gtt_offset = 0;
  2069. return 0;
  2070. }
  2071. int i915_gpu_idle(struct drm_device *dev)
  2072. {
  2073. drm_i915_private_t *dev_priv = dev->dev_private;
  2074. struct intel_ring_buffer *ring;
  2075. int ret, i;
  2076. /* Flush everything onto the inactive list. */
  2077. for_each_ring(ring, dev_priv, i) {
  2078. ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
  2079. if (ret)
  2080. return ret;
  2081. ret = intel_ring_idle(ring);
  2082. if (ret)
  2083. return ret;
  2084. }
  2085. return 0;
  2086. }
  2087. static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
  2088. struct drm_i915_gem_object *obj)
  2089. {
  2090. drm_i915_private_t *dev_priv = dev->dev_private;
  2091. uint64_t val;
  2092. if (obj) {
  2093. u32 size = obj->gtt_space->size;
  2094. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  2095. 0xfffff000) << 32;
  2096. val |= obj->gtt_offset & 0xfffff000;
  2097. val |= (uint64_t)((obj->stride / 128) - 1) <<
  2098. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  2099. if (obj->tiling_mode == I915_TILING_Y)
  2100. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2101. val |= I965_FENCE_REG_VALID;
  2102. } else
  2103. val = 0;
  2104. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
  2105. POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
  2106. }
  2107. static void i965_write_fence_reg(struct drm_device *dev, int reg,
  2108. struct drm_i915_gem_object *obj)
  2109. {
  2110. drm_i915_private_t *dev_priv = dev->dev_private;
  2111. uint64_t val;
  2112. if (obj) {
  2113. u32 size = obj->gtt_space->size;
  2114. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  2115. 0xfffff000) << 32;
  2116. val |= obj->gtt_offset & 0xfffff000;
  2117. val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  2118. if (obj->tiling_mode == I915_TILING_Y)
  2119. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2120. val |= I965_FENCE_REG_VALID;
  2121. } else
  2122. val = 0;
  2123. I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
  2124. POSTING_READ(FENCE_REG_965_0 + reg * 8);
  2125. }
  2126. static void i915_write_fence_reg(struct drm_device *dev, int reg,
  2127. struct drm_i915_gem_object *obj)
  2128. {
  2129. drm_i915_private_t *dev_priv = dev->dev_private;
  2130. u32 val;
  2131. if (obj) {
  2132. u32 size = obj->gtt_space->size;
  2133. int pitch_val;
  2134. int tile_width;
  2135. WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
  2136. (size & -size) != size ||
  2137. (obj->gtt_offset & (size - 1)),
  2138. "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
  2139. obj->gtt_offset, obj->map_and_fenceable, size);
  2140. if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  2141. tile_width = 128;
  2142. else
  2143. tile_width = 512;
  2144. /* Note: pitch better be a power of two tile widths */
  2145. pitch_val = obj->stride / tile_width;
  2146. pitch_val = ffs(pitch_val) - 1;
  2147. val = obj->gtt_offset;
  2148. if (obj->tiling_mode == I915_TILING_Y)
  2149. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2150. val |= I915_FENCE_SIZE_BITS(size);
  2151. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2152. val |= I830_FENCE_REG_VALID;
  2153. } else
  2154. val = 0;
  2155. if (reg < 8)
  2156. reg = FENCE_REG_830_0 + reg * 4;
  2157. else
  2158. reg = FENCE_REG_945_8 + (reg - 8) * 4;
  2159. I915_WRITE(reg, val);
  2160. POSTING_READ(reg);
  2161. }
  2162. static void i830_write_fence_reg(struct drm_device *dev, int reg,
  2163. struct drm_i915_gem_object *obj)
  2164. {
  2165. drm_i915_private_t *dev_priv = dev->dev_private;
  2166. uint32_t val;
  2167. if (obj) {
  2168. u32 size = obj->gtt_space->size;
  2169. uint32_t pitch_val;
  2170. WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
  2171. (size & -size) != size ||
  2172. (obj->gtt_offset & (size - 1)),
  2173. "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
  2174. obj->gtt_offset, size);
  2175. pitch_val = obj->stride / 128;
  2176. pitch_val = ffs(pitch_val) - 1;
  2177. val = obj->gtt_offset;
  2178. if (obj->tiling_mode == I915_TILING_Y)
  2179. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2180. val |= I830_FENCE_SIZE_BITS(size);
  2181. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2182. val |= I830_FENCE_REG_VALID;
  2183. } else
  2184. val = 0;
  2185. I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
  2186. POSTING_READ(FENCE_REG_830_0 + reg * 4);
  2187. }
  2188. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  2189. struct drm_i915_gem_object *obj)
  2190. {
  2191. switch (INTEL_INFO(dev)->gen) {
  2192. case 7:
  2193. case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
  2194. case 5:
  2195. case 4: i965_write_fence_reg(dev, reg, obj); break;
  2196. case 3: i915_write_fence_reg(dev, reg, obj); break;
  2197. case 2: i830_write_fence_reg(dev, reg, obj); break;
  2198. default: break;
  2199. }
  2200. }
  2201. static inline int fence_number(struct drm_i915_private *dev_priv,
  2202. struct drm_i915_fence_reg *fence)
  2203. {
  2204. return fence - dev_priv->fence_regs;
  2205. }
  2206. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  2207. struct drm_i915_fence_reg *fence,
  2208. bool enable)
  2209. {
  2210. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2211. int reg = fence_number(dev_priv, fence);
  2212. i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
  2213. if (enable) {
  2214. obj->fence_reg = reg;
  2215. fence->obj = obj;
  2216. list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
  2217. } else {
  2218. obj->fence_reg = I915_FENCE_REG_NONE;
  2219. fence->obj = NULL;
  2220. list_del_init(&fence->lru_list);
  2221. }
  2222. }
  2223. static int
  2224. i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
  2225. {
  2226. if (obj->last_fenced_seqno) {
  2227. int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
  2228. if (ret)
  2229. return ret;
  2230. obj->last_fenced_seqno = 0;
  2231. }
  2232. /* Ensure that all CPU reads are completed before installing a fence
  2233. * and all writes before removing the fence.
  2234. */
  2235. if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
  2236. mb();
  2237. obj->fenced_gpu_access = false;
  2238. return 0;
  2239. }
  2240. int
  2241. i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
  2242. {
  2243. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2244. int ret;
  2245. ret = i915_gem_object_flush_fence(obj);
  2246. if (ret)
  2247. return ret;
  2248. if (obj->fence_reg == I915_FENCE_REG_NONE)
  2249. return 0;
  2250. i915_gem_object_update_fence(obj,
  2251. &dev_priv->fence_regs[obj->fence_reg],
  2252. false);
  2253. i915_gem_object_fence_lost(obj);
  2254. return 0;
  2255. }
  2256. static struct drm_i915_fence_reg *
  2257. i915_find_fence_reg(struct drm_device *dev)
  2258. {
  2259. struct drm_i915_private *dev_priv = dev->dev_private;
  2260. struct drm_i915_fence_reg *reg, *avail;
  2261. int i;
  2262. /* First try to find a free reg */
  2263. avail = NULL;
  2264. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2265. reg = &dev_priv->fence_regs[i];
  2266. if (!reg->obj)
  2267. return reg;
  2268. if (!reg->pin_count)
  2269. avail = reg;
  2270. }
  2271. if (avail == NULL)
  2272. return NULL;
  2273. /* None available, try to steal one or wait for a user to finish */
  2274. list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
  2275. if (reg->pin_count)
  2276. continue;
  2277. return reg;
  2278. }
  2279. return NULL;
  2280. }
  2281. /**
  2282. * i915_gem_object_get_fence - set up fencing for an object
  2283. * @obj: object to map through a fence reg
  2284. *
  2285. * When mapping objects through the GTT, userspace wants to be able to write
  2286. * to them without having to worry about swizzling if the object is tiled.
  2287. * This function walks the fence regs looking for a free one for @obj,
  2288. * stealing one if it can't find any.
  2289. *
  2290. * It then sets up the reg based on the object's properties: address, pitch
  2291. * and tiling format.
  2292. *
  2293. * For an untiled surface, this removes any existing fence.
  2294. */
  2295. int
  2296. i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
  2297. {
  2298. struct drm_device *dev = obj->base.dev;
  2299. struct drm_i915_private *dev_priv = dev->dev_private;
  2300. bool enable = obj->tiling_mode != I915_TILING_NONE;
  2301. struct drm_i915_fence_reg *reg;
  2302. int ret;
  2303. /* Have we updated the tiling parameters upon the object and so
  2304. * will need to serialise the write to the associated fence register?
  2305. */
  2306. if (obj->fence_dirty) {
  2307. ret = i915_gem_object_flush_fence(obj);
  2308. if (ret)
  2309. return ret;
  2310. }
  2311. /* Just update our place in the LRU if our fence is getting reused. */
  2312. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2313. reg = &dev_priv->fence_regs[obj->fence_reg];
  2314. if (!obj->fence_dirty) {
  2315. list_move_tail(&reg->lru_list,
  2316. &dev_priv->mm.fence_list);
  2317. return 0;
  2318. }
  2319. } else if (enable) {
  2320. reg = i915_find_fence_reg(dev);
  2321. if (reg == NULL)
  2322. return -EDEADLK;
  2323. if (reg->obj) {
  2324. struct drm_i915_gem_object *old = reg->obj;
  2325. ret = i915_gem_object_flush_fence(old);
  2326. if (ret)
  2327. return ret;
  2328. i915_gem_object_fence_lost(old);
  2329. }
  2330. } else
  2331. return 0;
  2332. i915_gem_object_update_fence(obj, reg, enable);
  2333. obj->fence_dirty = false;
  2334. return 0;
  2335. }
  2336. static bool i915_gem_valid_gtt_space(struct drm_device *dev,
  2337. struct drm_mm_node *gtt_space,
  2338. unsigned long cache_level)
  2339. {
  2340. struct drm_mm_node *other;
  2341. /* On non-LLC machines we have to be careful when putting differing
  2342. * types of snoopable memory together to avoid the prefetcher
  2343. * crossing memory domains and dying.
  2344. */
  2345. if (HAS_LLC(dev))
  2346. return true;
  2347. if (gtt_space == NULL)
  2348. return true;
  2349. if (list_empty(&gtt_space->node_list))
  2350. return true;
  2351. other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
  2352. if (other->allocated && !other->hole_follows && other->color != cache_level)
  2353. return false;
  2354. other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
  2355. if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
  2356. return false;
  2357. return true;
  2358. }
  2359. static void i915_gem_verify_gtt(struct drm_device *dev)
  2360. {
  2361. #if WATCH_GTT
  2362. struct drm_i915_private *dev_priv = dev->dev_private;
  2363. struct drm_i915_gem_object *obj;
  2364. int err = 0;
  2365. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  2366. if (obj->gtt_space == NULL) {
  2367. printk(KERN_ERR "object found on GTT list with no space reserved\n");
  2368. err++;
  2369. continue;
  2370. }
  2371. if (obj->cache_level != obj->gtt_space->color) {
  2372. printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
  2373. obj->gtt_space->start,
  2374. obj->gtt_space->start + obj->gtt_space->size,
  2375. obj->cache_level,
  2376. obj->gtt_space->color);
  2377. err++;
  2378. continue;
  2379. }
  2380. if (!i915_gem_valid_gtt_space(dev,
  2381. obj->gtt_space,
  2382. obj->cache_level)) {
  2383. printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
  2384. obj->gtt_space->start,
  2385. obj->gtt_space->start + obj->gtt_space->size,
  2386. obj->cache_level);
  2387. err++;
  2388. continue;
  2389. }
  2390. }
  2391. WARN_ON(err);
  2392. #endif
  2393. }
  2394. /**
  2395. * Finds free space in the GTT aperture and binds the object there.
  2396. */
  2397. static int
  2398. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2399. unsigned alignment,
  2400. bool map_and_fenceable,
  2401. bool nonblocking)
  2402. {
  2403. struct drm_device *dev = obj->base.dev;
  2404. drm_i915_private_t *dev_priv = dev->dev_private;
  2405. struct drm_mm_node *free_space;
  2406. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2407. bool mappable, fenceable;
  2408. int ret;
  2409. if (obj->madv != I915_MADV_WILLNEED) {
  2410. DRM_ERROR("Attempting to bind a purgeable object\n");
  2411. return -EINVAL;
  2412. }
  2413. fence_size = i915_gem_get_gtt_size(dev,
  2414. obj->base.size,
  2415. obj->tiling_mode);
  2416. fence_alignment = i915_gem_get_gtt_alignment(dev,
  2417. obj->base.size,
  2418. obj->tiling_mode);
  2419. unfenced_alignment =
  2420. i915_gem_get_unfenced_gtt_alignment(dev,
  2421. obj->base.size,
  2422. obj->tiling_mode);
  2423. if (alignment == 0)
  2424. alignment = map_and_fenceable ? fence_alignment :
  2425. unfenced_alignment;
  2426. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2427. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2428. return -EINVAL;
  2429. }
  2430. size = map_and_fenceable ? fence_size : obj->base.size;
  2431. /* If the object is bigger than the entire aperture, reject it early
  2432. * before evicting everything in a vain attempt to find space.
  2433. */
  2434. if (obj->base.size >
  2435. (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
  2436. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2437. return -E2BIG;
  2438. }
  2439. ret = i915_gem_object_get_pages(obj);
  2440. if (ret)
  2441. return ret;
  2442. i915_gem_object_pin_pages(obj);
  2443. search_free:
  2444. if (map_and_fenceable)
  2445. free_space = drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
  2446. size, alignment, obj->cache_level,
  2447. 0, dev_priv->mm.gtt_mappable_end,
  2448. false);
  2449. else
  2450. free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
  2451. size, alignment, obj->cache_level,
  2452. false);
  2453. if (free_space != NULL) {
  2454. if (map_and_fenceable)
  2455. free_space =
  2456. drm_mm_get_block_range_generic(free_space,
  2457. size, alignment, obj->cache_level,
  2458. 0, dev_priv->mm.gtt_mappable_end,
  2459. false);
  2460. else
  2461. free_space =
  2462. drm_mm_get_block_generic(free_space,
  2463. size, alignment, obj->cache_level,
  2464. false);
  2465. }
  2466. if (free_space == NULL) {
  2467. ret = i915_gem_evict_something(dev, size, alignment,
  2468. obj->cache_level,
  2469. map_and_fenceable,
  2470. nonblocking);
  2471. if (ret) {
  2472. i915_gem_object_unpin_pages(obj);
  2473. return ret;
  2474. }
  2475. goto search_free;
  2476. }
  2477. if (WARN_ON(!i915_gem_valid_gtt_space(dev,
  2478. free_space,
  2479. obj->cache_level))) {
  2480. i915_gem_object_unpin_pages(obj);
  2481. drm_mm_put_block(free_space);
  2482. return -EINVAL;
  2483. }
  2484. ret = i915_gem_gtt_prepare_object(obj);
  2485. if (ret) {
  2486. i915_gem_object_unpin_pages(obj);
  2487. drm_mm_put_block(free_space);
  2488. return ret;
  2489. }
  2490. list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
  2491. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2492. obj->gtt_space = free_space;
  2493. obj->gtt_offset = free_space->start;
  2494. fenceable =
  2495. free_space->size == fence_size &&
  2496. (free_space->start & (fence_alignment - 1)) == 0;
  2497. mappable =
  2498. obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
  2499. obj->map_and_fenceable = mappable && fenceable;
  2500. i915_gem_object_unpin_pages(obj);
  2501. trace_i915_gem_object_bind(obj, map_and_fenceable);
  2502. i915_gem_verify_gtt(dev);
  2503. return 0;
  2504. }
  2505. void
  2506. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2507. {
  2508. /* If we don't have a page list set up, then we're not pinned
  2509. * to GPU, and we can ignore the cache flush because it'll happen
  2510. * again at bind time.
  2511. */
  2512. if (obj->pages == NULL)
  2513. return;
  2514. /* If the GPU is snooping the contents of the CPU cache,
  2515. * we do not need to manually clear the CPU cache lines. However,
  2516. * the caches are only snooped when the render cache is
  2517. * flushed/invalidated. As we always have to emit invalidations
  2518. * and flushes when moving into and out of the RENDER domain, correct
  2519. * snooping behaviour occurs naturally as the result of our domain
  2520. * tracking.
  2521. */
  2522. if (obj->cache_level != I915_CACHE_NONE)
  2523. return;
  2524. trace_i915_gem_object_clflush(obj);
  2525. drm_clflush_sg(obj->pages);
  2526. }
  2527. /** Flushes the GTT write domain for the object if it's dirty. */
  2528. static void
  2529. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2530. {
  2531. uint32_t old_write_domain;
  2532. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2533. return;
  2534. /* No actual flushing is required for the GTT write domain. Writes
  2535. * to it immediately go to main memory as far as we know, so there's
  2536. * no chipset flush. It also doesn't land in render cache.
  2537. *
  2538. * However, we do have to enforce the order so that all writes through
  2539. * the GTT land before any writes to the device, such as updates to
  2540. * the GATT itself.
  2541. */
  2542. wmb();
  2543. old_write_domain = obj->base.write_domain;
  2544. obj->base.write_domain = 0;
  2545. trace_i915_gem_object_change_domain(obj,
  2546. obj->base.read_domains,
  2547. old_write_domain);
  2548. }
  2549. /** Flushes the CPU write domain for the object if it's dirty. */
  2550. static void
  2551. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2552. {
  2553. uint32_t old_write_domain;
  2554. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2555. return;
  2556. i915_gem_clflush_object(obj);
  2557. i915_gem_chipset_flush(obj->base.dev);
  2558. old_write_domain = obj->base.write_domain;
  2559. obj->base.write_domain = 0;
  2560. trace_i915_gem_object_change_domain(obj,
  2561. obj->base.read_domains,
  2562. old_write_domain);
  2563. }
  2564. /**
  2565. * Moves a single object to the GTT read, and possibly write domain.
  2566. *
  2567. * This function returns when the move is complete, including waiting on
  2568. * flushes to occur.
  2569. */
  2570. int
  2571. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
  2572. {
  2573. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2574. uint32_t old_write_domain, old_read_domains;
  2575. int ret;
  2576. /* Not valid to be called on unbound objects. */
  2577. if (obj->gtt_space == NULL)
  2578. return -EINVAL;
  2579. if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
  2580. return 0;
  2581. ret = i915_gem_object_wait_rendering(obj, !write);
  2582. if (ret)
  2583. return ret;
  2584. i915_gem_object_flush_cpu_write_domain(obj);
  2585. old_write_domain = obj->base.write_domain;
  2586. old_read_domains = obj->base.read_domains;
  2587. /* It should now be out of any other write domains, and we can update
  2588. * the domain values for our changes.
  2589. */
  2590. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2591. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2592. if (write) {
  2593. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2594. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2595. obj->dirty = 1;
  2596. }
  2597. trace_i915_gem_object_change_domain(obj,
  2598. old_read_domains,
  2599. old_write_domain);
  2600. /* And bump the LRU for this access */
  2601. if (i915_gem_object_is_inactive(obj))
  2602. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2603. return 0;
  2604. }
  2605. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  2606. enum i915_cache_level cache_level)
  2607. {
  2608. struct drm_device *dev = obj->base.dev;
  2609. drm_i915_private_t *dev_priv = dev->dev_private;
  2610. int ret;
  2611. if (obj->cache_level == cache_level)
  2612. return 0;
  2613. if (obj->pin_count) {
  2614. DRM_DEBUG("can not change the cache level of pinned objects\n");
  2615. return -EBUSY;
  2616. }
  2617. if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
  2618. ret = i915_gem_object_unbind(obj);
  2619. if (ret)
  2620. return ret;
  2621. }
  2622. if (obj->gtt_space) {
  2623. ret = i915_gem_object_finish_gpu(obj);
  2624. if (ret)
  2625. return ret;
  2626. i915_gem_object_finish_gtt(obj);
  2627. /* Before SandyBridge, you could not use tiling or fence
  2628. * registers with snooped memory, so relinquish any fences
  2629. * currently pointing to our region in the aperture.
  2630. */
  2631. if (INTEL_INFO(dev)->gen < 6) {
  2632. ret = i915_gem_object_put_fence(obj);
  2633. if (ret)
  2634. return ret;
  2635. }
  2636. if (obj->has_global_gtt_mapping)
  2637. i915_gem_gtt_bind_object(obj, cache_level);
  2638. if (obj->has_aliasing_ppgtt_mapping)
  2639. i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
  2640. obj, cache_level);
  2641. obj->gtt_space->color = cache_level;
  2642. }
  2643. if (cache_level == I915_CACHE_NONE) {
  2644. u32 old_read_domains, old_write_domain;
  2645. /* If we're coming from LLC cached, then we haven't
  2646. * actually been tracking whether the data is in the
  2647. * CPU cache or not, since we only allow one bit set
  2648. * in obj->write_domain and have been skipping the clflushes.
  2649. * Just set it to the CPU cache for now.
  2650. */
  2651. WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
  2652. WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
  2653. old_read_domains = obj->base.read_domains;
  2654. old_write_domain = obj->base.write_domain;
  2655. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2656. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2657. trace_i915_gem_object_change_domain(obj,
  2658. old_read_domains,
  2659. old_write_domain);
  2660. }
  2661. obj->cache_level = cache_level;
  2662. i915_gem_verify_gtt(dev);
  2663. return 0;
  2664. }
  2665. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  2666. struct drm_file *file)
  2667. {
  2668. struct drm_i915_gem_caching *args = data;
  2669. struct drm_i915_gem_object *obj;
  2670. int ret;
  2671. ret = i915_mutex_lock_interruptible(dev);
  2672. if (ret)
  2673. return ret;
  2674. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2675. if (&obj->base == NULL) {
  2676. ret = -ENOENT;
  2677. goto unlock;
  2678. }
  2679. args->caching = obj->cache_level != I915_CACHE_NONE;
  2680. drm_gem_object_unreference(&obj->base);
  2681. unlock:
  2682. mutex_unlock(&dev->struct_mutex);
  2683. return ret;
  2684. }
  2685. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  2686. struct drm_file *file)
  2687. {
  2688. struct drm_i915_gem_caching *args = data;
  2689. struct drm_i915_gem_object *obj;
  2690. enum i915_cache_level level;
  2691. int ret;
  2692. switch (args->caching) {
  2693. case I915_CACHING_NONE:
  2694. level = I915_CACHE_NONE;
  2695. break;
  2696. case I915_CACHING_CACHED:
  2697. level = I915_CACHE_LLC;
  2698. break;
  2699. default:
  2700. return -EINVAL;
  2701. }
  2702. ret = i915_mutex_lock_interruptible(dev);
  2703. if (ret)
  2704. return ret;
  2705. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2706. if (&obj->base == NULL) {
  2707. ret = -ENOENT;
  2708. goto unlock;
  2709. }
  2710. ret = i915_gem_object_set_cache_level(obj, level);
  2711. drm_gem_object_unreference(&obj->base);
  2712. unlock:
  2713. mutex_unlock(&dev->struct_mutex);
  2714. return ret;
  2715. }
  2716. /*
  2717. * Prepare buffer for display plane (scanout, cursors, etc).
  2718. * Can be called from an uninterruptible phase (modesetting) and allows
  2719. * any flushes to be pipelined (for pageflips).
  2720. */
  2721. int
  2722. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  2723. u32 alignment,
  2724. struct intel_ring_buffer *pipelined)
  2725. {
  2726. u32 old_read_domains, old_write_domain;
  2727. int ret;
  2728. if (pipelined != obj->ring) {
  2729. ret = i915_gem_object_sync(obj, pipelined);
  2730. if (ret)
  2731. return ret;
  2732. }
  2733. /* The display engine is not coherent with the LLC cache on gen6. As
  2734. * a result, we make sure that the pinning that is about to occur is
  2735. * done with uncached PTEs. This is lowest common denominator for all
  2736. * chipsets.
  2737. *
  2738. * However for gen6+, we could do better by using the GFDT bit instead
  2739. * of uncaching, which would allow us to flush all the LLC-cached data
  2740. * with that bit in the PTE to main memory with just one PIPE_CONTROL.
  2741. */
  2742. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
  2743. if (ret)
  2744. return ret;
  2745. /* As the user may map the buffer once pinned in the display plane
  2746. * (e.g. libkms for the bootup splash), we have to ensure that we
  2747. * always use map_and_fenceable for all scanout buffers.
  2748. */
  2749. ret = i915_gem_object_pin(obj, alignment, true, false);
  2750. if (ret)
  2751. return ret;
  2752. i915_gem_object_flush_cpu_write_domain(obj);
  2753. old_write_domain = obj->base.write_domain;
  2754. old_read_domains = obj->base.read_domains;
  2755. /* It should now be out of any other write domains, and we can update
  2756. * the domain values for our changes.
  2757. */
  2758. obj->base.write_domain = 0;
  2759. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2760. trace_i915_gem_object_change_domain(obj,
  2761. old_read_domains,
  2762. old_write_domain);
  2763. return 0;
  2764. }
  2765. int
  2766. i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
  2767. {
  2768. int ret;
  2769. if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
  2770. return 0;
  2771. ret = i915_gem_object_wait_rendering(obj, false);
  2772. if (ret)
  2773. return ret;
  2774. /* Ensure that we invalidate the GPU's caches and TLBs. */
  2775. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  2776. return 0;
  2777. }
  2778. /**
  2779. * Moves a single object to the CPU read, and possibly write domain.
  2780. *
  2781. * This function returns when the move is complete, including waiting on
  2782. * flushes to occur.
  2783. */
  2784. int
  2785. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2786. {
  2787. uint32_t old_write_domain, old_read_domains;
  2788. int ret;
  2789. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
  2790. return 0;
  2791. ret = i915_gem_object_wait_rendering(obj, !write);
  2792. if (ret)
  2793. return ret;
  2794. i915_gem_object_flush_gtt_write_domain(obj);
  2795. old_write_domain = obj->base.write_domain;
  2796. old_read_domains = obj->base.read_domains;
  2797. /* Flush the CPU cache if it's still invalid. */
  2798. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2799. i915_gem_clflush_object(obj);
  2800. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2801. }
  2802. /* It should now be out of any other write domains, and we can update
  2803. * the domain values for our changes.
  2804. */
  2805. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2806. /* If we're writing through the CPU, then the GPU read domains will
  2807. * need to be invalidated at next use.
  2808. */
  2809. if (write) {
  2810. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2811. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2812. }
  2813. trace_i915_gem_object_change_domain(obj,
  2814. old_read_domains,
  2815. old_write_domain);
  2816. return 0;
  2817. }
  2818. /* Throttle our rendering by waiting until the ring has completed our requests
  2819. * emitted over 20 msec ago.
  2820. *
  2821. * Note that if we were to use the current jiffies each time around the loop,
  2822. * we wouldn't escape the function with any frames outstanding if the time to
  2823. * render a frame was over 20ms.
  2824. *
  2825. * This should get us reasonable parallelism between CPU and GPU but also
  2826. * relatively low latency when blocking on a particular request to finish.
  2827. */
  2828. static int
  2829. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2830. {
  2831. struct drm_i915_private *dev_priv = dev->dev_private;
  2832. struct drm_i915_file_private *file_priv = file->driver_priv;
  2833. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2834. struct drm_i915_gem_request *request;
  2835. struct intel_ring_buffer *ring = NULL;
  2836. u32 seqno = 0;
  2837. int ret;
  2838. if (atomic_read(&dev_priv->mm.wedged))
  2839. return -EIO;
  2840. spin_lock(&file_priv->mm.lock);
  2841. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2842. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2843. break;
  2844. ring = request->ring;
  2845. seqno = request->seqno;
  2846. }
  2847. spin_unlock(&file_priv->mm.lock);
  2848. if (seqno == 0)
  2849. return 0;
  2850. ret = __wait_seqno(ring, seqno, true, NULL);
  2851. if (ret == 0)
  2852. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  2853. return ret;
  2854. }
  2855. int
  2856. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  2857. uint32_t alignment,
  2858. bool map_and_fenceable,
  2859. bool nonblocking)
  2860. {
  2861. int ret;
  2862. if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
  2863. return -EBUSY;
  2864. if (obj->gtt_space != NULL) {
  2865. if ((alignment && obj->gtt_offset & (alignment - 1)) ||
  2866. (map_and_fenceable && !obj->map_and_fenceable)) {
  2867. WARN(obj->pin_count,
  2868. "bo is already pinned with incorrect alignment:"
  2869. " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
  2870. " obj->map_and_fenceable=%d\n",
  2871. obj->gtt_offset, alignment,
  2872. map_and_fenceable,
  2873. obj->map_and_fenceable);
  2874. ret = i915_gem_object_unbind(obj);
  2875. if (ret)
  2876. return ret;
  2877. }
  2878. }
  2879. if (obj->gtt_space == NULL) {
  2880. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2881. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  2882. map_and_fenceable,
  2883. nonblocking);
  2884. if (ret)
  2885. return ret;
  2886. if (!dev_priv->mm.aliasing_ppgtt)
  2887. i915_gem_gtt_bind_object(obj, obj->cache_level);
  2888. }
  2889. if (!obj->has_global_gtt_mapping && map_and_fenceable)
  2890. i915_gem_gtt_bind_object(obj, obj->cache_level);
  2891. obj->pin_count++;
  2892. obj->pin_mappable |= map_and_fenceable;
  2893. return 0;
  2894. }
  2895. void
  2896. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  2897. {
  2898. BUG_ON(obj->pin_count == 0);
  2899. BUG_ON(obj->gtt_space == NULL);
  2900. if (--obj->pin_count == 0)
  2901. obj->pin_mappable = false;
  2902. }
  2903. int
  2904. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  2905. struct drm_file *file)
  2906. {
  2907. struct drm_i915_gem_pin *args = data;
  2908. struct drm_i915_gem_object *obj;
  2909. int ret;
  2910. ret = i915_mutex_lock_interruptible(dev);
  2911. if (ret)
  2912. return ret;
  2913. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2914. if (&obj->base == NULL) {
  2915. ret = -ENOENT;
  2916. goto unlock;
  2917. }
  2918. if (obj->madv != I915_MADV_WILLNEED) {
  2919. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  2920. ret = -EINVAL;
  2921. goto out;
  2922. }
  2923. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  2924. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  2925. args->handle);
  2926. ret = -EINVAL;
  2927. goto out;
  2928. }
  2929. obj->user_pin_count++;
  2930. obj->pin_filp = file;
  2931. if (obj->user_pin_count == 1) {
  2932. ret = i915_gem_object_pin(obj, args->alignment, true, false);
  2933. if (ret)
  2934. goto out;
  2935. }
  2936. /* XXX - flush the CPU caches for pinned objects
  2937. * as the X server doesn't manage domains yet
  2938. */
  2939. i915_gem_object_flush_cpu_write_domain(obj);
  2940. args->offset = obj->gtt_offset;
  2941. out:
  2942. drm_gem_object_unreference(&obj->base);
  2943. unlock:
  2944. mutex_unlock(&dev->struct_mutex);
  2945. return ret;
  2946. }
  2947. int
  2948. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2949. struct drm_file *file)
  2950. {
  2951. struct drm_i915_gem_pin *args = data;
  2952. struct drm_i915_gem_object *obj;
  2953. int ret;
  2954. ret = i915_mutex_lock_interruptible(dev);
  2955. if (ret)
  2956. return ret;
  2957. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2958. if (&obj->base == NULL) {
  2959. ret = -ENOENT;
  2960. goto unlock;
  2961. }
  2962. if (obj->pin_filp != file) {
  2963. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  2964. args->handle);
  2965. ret = -EINVAL;
  2966. goto out;
  2967. }
  2968. obj->user_pin_count--;
  2969. if (obj->user_pin_count == 0) {
  2970. obj->pin_filp = NULL;
  2971. i915_gem_object_unpin(obj);
  2972. }
  2973. out:
  2974. drm_gem_object_unreference(&obj->base);
  2975. unlock:
  2976. mutex_unlock(&dev->struct_mutex);
  2977. return ret;
  2978. }
  2979. int
  2980. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  2981. struct drm_file *file)
  2982. {
  2983. struct drm_i915_gem_busy *args = data;
  2984. struct drm_i915_gem_object *obj;
  2985. int ret;
  2986. ret = i915_mutex_lock_interruptible(dev);
  2987. if (ret)
  2988. return ret;
  2989. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2990. if (&obj->base == NULL) {
  2991. ret = -ENOENT;
  2992. goto unlock;
  2993. }
  2994. /* Count all active objects as busy, even if they are currently not used
  2995. * by the gpu. Users of this interface expect objects to eventually
  2996. * become non-busy without any further actions, therefore emit any
  2997. * necessary flushes here.
  2998. */
  2999. ret = i915_gem_object_flush_active(obj);
  3000. args->busy = obj->active;
  3001. if (obj->ring) {
  3002. BUILD_BUG_ON(I915_NUM_RINGS > 16);
  3003. args->busy |= intel_ring_flag(obj->ring) << 16;
  3004. }
  3005. drm_gem_object_unreference(&obj->base);
  3006. unlock:
  3007. mutex_unlock(&dev->struct_mutex);
  3008. return ret;
  3009. }
  3010. int
  3011. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3012. struct drm_file *file_priv)
  3013. {
  3014. return i915_gem_ring_throttle(dev, file_priv);
  3015. }
  3016. int
  3017. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3018. struct drm_file *file_priv)
  3019. {
  3020. struct drm_i915_gem_madvise *args = data;
  3021. struct drm_i915_gem_object *obj;
  3022. int ret;
  3023. switch (args->madv) {
  3024. case I915_MADV_DONTNEED:
  3025. case I915_MADV_WILLNEED:
  3026. break;
  3027. default:
  3028. return -EINVAL;
  3029. }
  3030. ret = i915_mutex_lock_interruptible(dev);
  3031. if (ret)
  3032. return ret;
  3033. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  3034. if (&obj->base == NULL) {
  3035. ret = -ENOENT;
  3036. goto unlock;
  3037. }
  3038. if (obj->pin_count) {
  3039. ret = -EINVAL;
  3040. goto out;
  3041. }
  3042. if (obj->madv != __I915_MADV_PURGED)
  3043. obj->madv = args->madv;
  3044. /* if the object is no longer attached, discard its backing storage */
  3045. if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
  3046. i915_gem_object_truncate(obj);
  3047. args->retained = obj->madv != __I915_MADV_PURGED;
  3048. out:
  3049. drm_gem_object_unreference(&obj->base);
  3050. unlock:
  3051. mutex_unlock(&dev->struct_mutex);
  3052. return ret;
  3053. }
  3054. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  3055. const struct drm_i915_gem_object_ops *ops)
  3056. {
  3057. INIT_LIST_HEAD(&obj->mm_list);
  3058. INIT_LIST_HEAD(&obj->gtt_list);
  3059. INIT_LIST_HEAD(&obj->ring_list);
  3060. INIT_LIST_HEAD(&obj->exec_list);
  3061. obj->ops = ops;
  3062. obj->fence_reg = I915_FENCE_REG_NONE;
  3063. obj->madv = I915_MADV_WILLNEED;
  3064. /* Avoid an unnecessary call to unbind on the first bind. */
  3065. obj->map_and_fenceable = true;
  3066. i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
  3067. }
  3068. static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
  3069. .get_pages = i915_gem_object_get_pages_gtt,
  3070. .put_pages = i915_gem_object_put_pages_gtt,
  3071. };
  3072. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  3073. size_t size)
  3074. {
  3075. struct drm_i915_gem_object *obj;
  3076. struct address_space *mapping;
  3077. gfp_t mask;
  3078. obj = i915_gem_object_alloc(dev);
  3079. if (obj == NULL)
  3080. return NULL;
  3081. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3082. i915_gem_object_free(obj);
  3083. return NULL;
  3084. }
  3085. mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
  3086. if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
  3087. /* 965gm cannot relocate objects above 4GiB. */
  3088. mask &= ~__GFP_HIGHMEM;
  3089. mask |= __GFP_DMA32;
  3090. }
  3091. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3092. mapping_set_gfp_mask(mapping, mask);
  3093. i915_gem_object_init(obj, &i915_gem_object_ops);
  3094. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3095. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3096. if (HAS_LLC(dev)) {
  3097. /* On some devices, we can have the GPU use the LLC (the CPU
  3098. * cache) for about a 10% performance improvement
  3099. * compared to uncached. Graphics requests other than
  3100. * display scanout are coherent with the CPU in
  3101. * accessing this cache. This means in this mode we
  3102. * don't need to clflush on the CPU side, and on the
  3103. * GPU side we only need to flush internal caches to
  3104. * get data visible to the CPU.
  3105. *
  3106. * However, we maintain the display planes as UC, and so
  3107. * need to rebind when first used as such.
  3108. */
  3109. obj->cache_level = I915_CACHE_LLC;
  3110. } else
  3111. obj->cache_level = I915_CACHE_NONE;
  3112. return obj;
  3113. }
  3114. int i915_gem_init_object(struct drm_gem_object *obj)
  3115. {
  3116. BUG();
  3117. return 0;
  3118. }
  3119. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3120. {
  3121. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3122. struct drm_device *dev = obj->base.dev;
  3123. drm_i915_private_t *dev_priv = dev->dev_private;
  3124. trace_i915_gem_object_destroy(obj);
  3125. if (obj->phys_obj)
  3126. i915_gem_detach_phys_object(dev, obj);
  3127. obj->pin_count = 0;
  3128. if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
  3129. bool was_interruptible;
  3130. was_interruptible = dev_priv->mm.interruptible;
  3131. dev_priv->mm.interruptible = false;
  3132. WARN_ON(i915_gem_object_unbind(obj));
  3133. dev_priv->mm.interruptible = was_interruptible;
  3134. }
  3135. obj->pages_pin_count = 0;
  3136. i915_gem_object_put_pages(obj);
  3137. i915_gem_object_free_mmap_offset(obj);
  3138. i915_gem_object_release_stolen(obj);
  3139. BUG_ON(obj->pages);
  3140. if (obj->base.import_attach)
  3141. drm_prime_gem_destroy(&obj->base, NULL);
  3142. drm_gem_object_release(&obj->base);
  3143. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3144. kfree(obj->bit_17);
  3145. i915_gem_object_free(obj);
  3146. }
  3147. int
  3148. i915_gem_idle(struct drm_device *dev)
  3149. {
  3150. drm_i915_private_t *dev_priv = dev->dev_private;
  3151. int ret;
  3152. mutex_lock(&dev->struct_mutex);
  3153. if (dev_priv->mm.suspended) {
  3154. mutex_unlock(&dev->struct_mutex);
  3155. return 0;
  3156. }
  3157. ret = i915_gpu_idle(dev);
  3158. if (ret) {
  3159. mutex_unlock(&dev->struct_mutex);
  3160. return ret;
  3161. }
  3162. i915_gem_retire_requests(dev);
  3163. /* Under UMS, be paranoid and evict. */
  3164. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3165. i915_gem_evict_everything(dev);
  3166. i915_gem_reset_fences(dev);
  3167. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3168. * We need to replace this with a semaphore, or something.
  3169. * And not confound mm.suspended!
  3170. */
  3171. dev_priv->mm.suspended = 1;
  3172. del_timer_sync(&dev_priv->hangcheck_timer);
  3173. i915_kernel_lost_context(dev);
  3174. i915_gem_cleanup_ringbuffer(dev);
  3175. mutex_unlock(&dev->struct_mutex);
  3176. /* Cancel the retire work handler, which should be idle now. */
  3177. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3178. return 0;
  3179. }
  3180. void i915_gem_l3_remap(struct drm_device *dev)
  3181. {
  3182. drm_i915_private_t *dev_priv = dev->dev_private;
  3183. u32 misccpctl;
  3184. int i;
  3185. if (!IS_IVYBRIDGE(dev))
  3186. return;
  3187. if (!dev_priv->l3_parity.remap_info)
  3188. return;
  3189. misccpctl = I915_READ(GEN7_MISCCPCTL);
  3190. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  3191. POSTING_READ(GEN7_MISCCPCTL);
  3192. for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
  3193. u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
  3194. if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
  3195. DRM_DEBUG("0x%x was already programmed to %x\n",
  3196. GEN7_L3LOG_BASE + i, remap);
  3197. if (remap && !dev_priv->l3_parity.remap_info[i/4])
  3198. DRM_DEBUG_DRIVER("Clearing remapped register\n");
  3199. I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
  3200. }
  3201. /* Make sure all the writes land before disabling dop clock gating */
  3202. POSTING_READ(GEN7_L3LOG_BASE);
  3203. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  3204. }
  3205. void i915_gem_init_swizzling(struct drm_device *dev)
  3206. {
  3207. drm_i915_private_t *dev_priv = dev->dev_private;
  3208. if (INTEL_INFO(dev)->gen < 5 ||
  3209. dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
  3210. return;
  3211. I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
  3212. DISP_TILE_SURFACE_SWIZZLING);
  3213. if (IS_GEN5(dev))
  3214. return;
  3215. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
  3216. if (IS_GEN6(dev))
  3217. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
  3218. else
  3219. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
  3220. }
  3221. static bool
  3222. intel_enable_blt(struct drm_device *dev)
  3223. {
  3224. if (!HAS_BLT(dev))
  3225. return false;
  3226. /* The blitter was dysfunctional on early prototypes */
  3227. if (IS_GEN6(dev) && dev->pdev->revision < 8) {
  3228. DRM_INFO("BLT not supported on this pre-production hardware;"
  3229. " graphics performance will be degraded.\n");
  3230. return false;
  3231. }
  3232. return true;
  3233. }
  3234. int
  3235. i915_gem_init_hw(struct drm_device *dev)
  3236. {
  3237. drm_i915_private_t *dev_priv = dev->dev_private;
  3238. int ret;
  3239. if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
  3240. return -EIO;
  3241. if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
  3242. I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
  3243. i915_gem_l3_remap(dev);
  3244. i915_gem_init_swizzling(dev);
  3245. ret = intel_init_render_ring_buffer(dev);
  3246. if (ret)
  3247. return ret;
  3248. if (HAS_BSD(dev)) {
  3249. ret = intel_init_bsd_ring_buffer(dev);
  3250. if (ret)
  3251. goto cleanup_render_ring;
  3252. }
  3253. if (intel_enable_blt(dev)) {
  3254. ret = intel_init_blt_ring_buffer(dev);
  3255. if (ret)
  3256. goto cleanup_bsd_ring;
  3257. }
  3258. dev_priv->next_seqno = (u32)-1 - 0x1000;
  3259. /*
  3260. * XXX: There was some w/a described somewhere suggesting loading
  3261. * contexts before PPGTT.
  3262. */
  3263. i915_gem_context_init(dev);
  3264. i915_gem_init_ppgtt(dev);
  3265. return 0;
  3266. cleanup_bsd_ring:
  3267. intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
  3268. cleanup_render_ring:
  3269. intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
  3270. return ret;
  3271. }
  3272. static bool
  3273. intel_enable_ppgtt(struct drm_device *dev)
  3274. {
  3275. if (i915_enable_ppgtt >= 0)
  3276. return i915_enable_ppgtt;
  3277. #ifdef CONFIG_INTEL_IOMMU
  3278. /* Disable ppgtt on SNB if VT-d is on. */
  3279. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  3280. return false;
  3281. #endif
  3282. return true;
  3283. }
  3284. int i915_gem_init(struct drm_device *dev)
  3285. {
  3286. struct drm_i915_private *dev_priv = dev->dev_private;
  3287. unsigned long gtt_size, mappable_size;
  3288. int ret;
  3289. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  3290. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  3291. mutex_lock(&dev->struct_mutex);
  3292. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  3293. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  3294. * aperture accordingly when using aliasing ppgtt. */
  3295. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  3296. i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
  3297. ret = i915_gem_init_aliasing_ppgtt(dev);
  3298. if (ret) {
  3299. mutex_unlock(&dev->struct_mutex);
  3300. return ret;
  3301. }
  3302. } else {
  3303. /* Let GEM Manage all of the aperture.
  3304. *
  3305. * However, leave one page at the end still bound to the scratch
  3306. * page. There are a number of places where the hardware
  3307. * apparently prefetches past the end of the object, and we've
  3308. * seen multiple hangs with the GPU head pointer stuck in a
  3309. * batchbuffer bound at the last page of the aperture. One page
  3310. * should be enough to keep any prefetching inside of the
  3311. * aperture.
  3312. */
  3313. i915_gem_init_global_gtt(dev, 0, mappable_size,
  3314. gtt_size);
  3315. }
  3316. ret = i915_gem_init_hw(dev);
  3317. mutex_unlock(&dev->struct_mutex);
  3318. if (ret) {
  3319. i915_gem_cleanup_aliasing_ppgtt(dev);
  3320. return ret;
  3321. }
  3322. /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
  3323. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3324. dev_priv->dri1.allow_batchbuffer = 1;
  3325. return 0;
  3326. }
  3327. void
  3328. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3329. {
  3330. drm_i915_private_t *dev_priv = dev->dev_private;
  3331. struct intel_ring_buffer *ring;
  3332. int i;
  3333. for_each_ring(ring, dev_priv, i)
  3334. intel_cleanup_ring_buffer(ring);
  3335. }
  3336. int
  3337. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3338. struct drm_file *file_priv)
  3339. {
  3340. drm_i915_private_t *dev_priv = dev->dev_private;
  3341. int ret;
  3342. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3343. return 0;
  3344. if (atomic_read(&dev_priv->mm.wedged)) {
  3345. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3346. atomic_set(&dev_priv->mm.wedged, 0);
  3347. }
  3348. mutex_lock(&dev->struct_mutex);
  3349. dev_priv->mm.suspended = 0;
  3350. ret = i915_gem_init_hw(dev);
  3351. if (ret != 0) {
  3352. mutex_unlock(&dev->struct_mutex);
  3353. return ret;
  3354. }
  3355. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3356. mutex_unlock(&dev->struct_mutex);
  3357. ret = drm_irq_install(dev);
  3358. if (ret)
  3359. goto cleanup_ringbuffer;
  3360. return 0;
  3361. cleanup_ringbuffer:
  3362. mutex_lock(&dev->struct_mutex);
  3363. i915_gem_cleanup_ringbuffer(dev);
  3364. dev_priv->mm.suspended = 1;
  3365. mutex_unlock(&dev->struct_mutex);
  3366. return ret;
  3367. }
  3368. int
  3369. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3370. struct drm_file *file_priv)
  3371. {
  3372. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3373. return 0;
  3374. drm_irq_uninstall(dev);
  3375. return i915_gem_idle(dev);
  3376. }
  3377. void
  3378. i915_gem_lastclose(struct drm_device *dev)
  3379. {
  3380. int ret;
  3381. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3382. return;
  3383. ret = i915_gem_idle(dev);
  3384. if (ret)
  3385. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3386. }
  3387. static void
  3388. init_ring_lists(struct intel_ring_buffer *ring)
  3389. {
  3390. INIT_LIST_HEAD(&ring->active_list);
  3391. INIT_LIST_HEAD(&ring->request_list);
  3392. }
  3393. void
  3394. i915_gem_load(struct drm_device *dev)
  3395. {
  3396. drm_i915_private_t *dev_priv = dev->dev_private;
  3397. int i;
  3398. dev_priv->slab =
  3399. kmem_cache_create("i915_gem_object",
  3400. sizeof(struct drm_i915_gem_object), 0,
  3401. SLAB_HWCACHE_ALIGN,
  3402. NULL);
  3403. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3404. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3405. INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
  3406. INIT_LIST_HEAD(&dev_priv->mm.bound_list);
  3407. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3408. for (i = 0; i < I915_NUM_RINGS; i++)
  3409. init_ring_lists(&dev_priv->ring[i]);
  3410. for (i = 0; i < I915_MAX_NUM_FENCES; i++)
  3411. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3412. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3413. i915_gem_retire_work_handler);
  3414. init_completion(&dev_priv->error_completion);
  3415. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3416. if (IS_GEN3(dev)) {
  3417. I915_WRITE(MI_ARB_STATE,
  3418. _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  3419. }
  3420. dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
  3421. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3422. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3423. dev_priv->fence_reg_start = 3;
  3424. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3425. dev_priv->num_fence_regs = 16;
  3426. else
  3427. dev_priv->num_fence_regs = 8;
  3428. /* Initialize fence registers to zero */
  3429. i915_gem_reset_fences(dev);
  3430. i915_gem_detect_bit_6_swizzle(dev);
  3431. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3432. dev_priv->mm.interruptible = true;
  3433. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  3434. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  3435. register_shrinker(&dev_priv->mm.inactive_shrinker);
  3436. }
  3437. /*
  3438. * Create a physically contiguous memory object for this object
  3439. * e.g. for cursor + overlay regs
  3440. */
  3441. static int i915_gem_init_phys_object(struct drm_device *dev,
  3442. int id, int size, int align)
  3443. {
  3444. drm_i915_private_t *dev_priv = dev->dev_private;
  3445. struct drm_i915_gem_phys_object *phys_obj;
  3446. int ret;
  3447. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3448. return 0;
  3449. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3450. if (!phys_obj)
  3451. return -ENOMEM;
  3452. phys_obj->id = id;
  3453. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3454. if (!phys_obj->handle) {
  3455. ret = -ENOMEM;
  3456. goto kfree_obj;
  3457. }
  3458. #ifdef CONFIG_X86
  3459. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3460. #endif
  3461. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3462. return 0;
  3463. kfree_obj:
  3464. kfree(phys_obj);
  3465. return ret;
  3466. }
  3467. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3468. {
  3469. drm_i915_private_t *dev_priv = dev->dev_private;
  3470. struct drm_i915_gem_phys_object *phys_obj;
  3471. if (!dev_priv->mm.phys_objs[id - 1])
  3472. return;
  3473. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3474. if (phys_obj->cur_obj) {
  3475. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3476. }
  3477. #ifdef CONFIG_X86
  3478. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3479. #endif
  3480. drm_pci_free(dev, phys_obj->handle);
  3481. kfree(phys_obj);
  3482. dev_priv->mm.phys_objs[id - 1] = NULL;
  3483. }
  3484. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3485. {
  3486. int i;
  3487. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3488. i915_gem_free_phys_object(dev, i);
  3489. }
  3490. void i915_gem_detach_phys_object(struct drm_device *dev,
  3491. struct drm_i915_gem_object *obj)
  3492. {
  3493. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3494. char *vaddr;
  3495. int i;
  3496. int page_count;
  3497. if (!obj->phys_obj)
  3498. return;
  3499. vaddr = obj->phys_obj->handle->vaddr;
  3500. page_count = obj->base.size / PAGE_SIZE;
  3501. for (i = 0; i < page_count; i++) {
  3502. struct page *page = shmem_read_mapping_page(mapping, i);
  3503. if (!IS_ERR(page)) {
  3504. char *dst = kmap_atomic(page);
  3505. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  3506. kunmap_atomic(dst);
  3507. drm_clflush_pages(&page, 1);
  3508. set_page_dirty(page);
  3509. mark_page_accessed(page);
  3510. page_cache_release(page);
  3511. }
  3512. }
  3513. i915_gem_chipset_flush(dev);
  3514. obj->phys_obj->cur_obj = NULL;
  3515. obj->phys_obj = NULL;
  3516. }
  3517. int
  3518. i915_gem_attach_phys_object(struct drm_device *dev,
  3519. struct drm_i915_gem_object *obj,
  3520. int id,
  3521. int align)
  3522. {
  3523. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3524. drm_i915_private_t *dev_priv = dev->dev_private;
  3525. int ret = 0;
  3526. int page_count;
  3527. int i;
  3528. if (id > I915_MAX_PHYS_OBJECT)
  3529. return -EINVAL;
  3530. if (obj->phys_obj) {
  3531. if (obj->phys_obj->id == id)
  3532. return 0;
  3533. i915_gem_detach_phys_object(dev, obj);
  3534. }
  3535. /* create a new object */
  3536. if (!dev_priv->mm.phys_objs[id - 1]) {
  3537. ret = i915_gem_init_phys_object(dev, id,
  3538. obj->base.size, align);
  3539. if (ret) {
  3540. DRM_ERROR("failed to init phys object %d size: %zu\n",
  3541. id, obj->base.size);
  3542. return ret;
  3543. }
  3544. }
  3545. /* bind to the object */
  3546. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3547. obj->phys_obj->cur_obj = obj;
  3548. page_count = obj->base.size / PAGE_SIZE;
  3549. for (i = 0; i < page_count; i++) {
  3550. struct page *page;
  3551. char *dst, *src;
  3552. page = shmem_read_mapping_page(mapping, i);
  3553. if (IS_ERR(page))
  3554. return PTR_ERR(page);
  3555. src = kmap_atomic(page);
  3556. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3557. memcpy(dst, src, PAGE_SIZE);
  3558. kunmap_atomic(src);
  3559. mark_page_accessed(page);
  3560. page_cache_release(page);
  3561. }
  3562. return 0;
  3563. }
  3564. static int
  3565. i915_gem_phys_pwrite(struct drm_device *dev,
  3566. struct drm_i915_gem_object *obj,
  3567. struct drm_i915_gem_pwrite *args,
  3568. struct drm_file *file_priv)
  3569. {
  3570. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  3571. char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
  3572. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  3573. unsigned long unwritten;
  3574. /* The physical object once assigned is fixed for the lifetime
  3575. * of the obj, so we can safely drop the lock and continue
  3576. * to access vaddr.
  3577. */
  3578. mutex_unlock(&dev->struct_mutex);
  3579. unwritten = copy_from_user(vaddr, user_data, args->size);
  3580. mutex_lock(&dev->struct_mutex);
  3581. if (unwritten)
  3582. return -EFAULT;
  3583. }
  3584. i915_gem_chipset_flush(dev);
  3585. return 0;
  3586. }
  3587. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  3588. {
  3589. struct drm_i915_file_private *file_priv = file->driver_priv;
  3590. /* Clean up our request list when the client is going away, so that
  3591. * later retire_requests won't dereference our soon-to-be-gone
  3592. * file_priv.
  3593. */
  3594. spin_lock(&file_priv->mm.lock);
  3595. while (!list_empty(&file_priv->mm.request_list)) {
  3596. struct drm_i915_gem_request *request;
  3597. request = list_first_entry(&file_priv->mm.request_list,
  3598. struct drm_i915_gem_request,
  3599. client_list);
  3600. list_del(&request->client_list);
  3601. request->file_priv = NULL;
  3602. }
  3603. spin_unlock(&file_priv->mm.lock);
  3604. }
  3605. static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
  3606. {
  3607. if (!mutex_is_locked(mutex))
  3608. return false;
  3609. #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
  3610. return mutex->owner == task;
  3611. #else
  3612. /* Since UP may be pre-empted, we cannot assume that we own the lock */
  3613. return false;
  3614. #endif
  3615. }
  3616. static int
  3617. i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
  3618. {
  3619. struct drm_i915_private *dev_priv =
  3620. container_of(shrinker,
  3621. struct drm_i915_private,
  3622. mm.inactive_shrinker);
  3623. struct drm_device *dev = dev_priv->dev;
  3624. struct drm_i915_gem_object *obj;
  3625. int nr_to_scan = sc->nr_to_scan;
  3626. bool unlock = true;
  3627. int cnt;
  3628. if (!mutex_trylock(&dev->struct_mutex)) {
  3629. if (!mutex_is_locked_by(&dev->struct_mutex, current))
  3630. return 0;
  3631. unlock = false;
  3632. }
  3633. if (nr_to_scan) {
  3634. nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
  3635. if (nr_to_scan > 0)
  3636. i915_gem_shrink_all(dev_priv);
  3637. }
  3638. cnt = 0;
  3639. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
  3640. if (obj->pages_pin_count == 0)
  3641. cnt += obj->base.size >> PAGE_SHIFT;
  3642. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  3643. if (obj->pin_count == 0 && obj->pages_pin_count == 0)
  3644. cnt += obj->base.size >> PAGE_SHIFT;
  3645. if (unlock)
  3646. mutex_unlock(&dev->struct_mutex);
  3647. return cnt;
  3648. }