head-nommu.S 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * linux/arch/arm/kernel/head-nommu.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (C) 2003-2006 Hyok S. Choi
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Common kernel startup code (non-paged MM)
  12. *
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/memory.h>
  20. #include <asm/cp15.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/v7m.h>
  23. #include <asm/mpu.h>
  24. /*
  25. * Kernel startup entry point.
  26. * ---------------------------
  27. *
  28. * This is normally called from the decompressor code. The requirements
  29. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  30. * r1 = machine nr.
  31. *
  32. * See linux/arch/arm/tools/mach-types for the complete list of machine
  33. * numbers for r1.
  34. *
  35. */
  36. __HEAD
  37. #ifdef CONFIG_CPU_THUMBONLY
  38. .thumb
  39. ENTRY(stext)
  40. #else
  41. .arm
  42. ENTRY(stext)
  43. THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
  44. THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
  45. THUMB( .thumb ) @ switch to Thumb now.
  46. THUMB(1: )
  47. #endif
  48. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
  49. @ and irqs disabled
  50. #if defined(CONFIG_CPU_CP15)
  51. mrc p15, 0, r9, c0, c0 @ get processor id
  52. #elif defined(CONFIG_CPU_V7M)
  53. ldr r9, =BASEADDR_V7M_SCB
  54. ldr r9, [r9, V7M_SCB_CPUID]
  55. #else
  56. ldr r9, =CONFIG_PROCESSOR_ID
  57. #endif
  58. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  59. movs r10, r5 @ invalid processor (r5=0)?
  60. beq __error_p @ yes, error 'p'
  61. #ifdef CONFIG_ARM_MPU
  62. /* Calculate the size of a region covering just the kernel */
  63. ldr r5, =PHYS_OFFSET @ Region start: PHYS_OFFSET
  64. ldr r6, =(_end) @ Cover whole kernel
  65. sub r6, r6, r5 @ Minimum size of region to map
  66. clz r6, r6 @ Region size must be 2^N...
  67. rsb r6, r6, #31 @ ...so round up region size
  68. lsl r6, r6, #MPU_RSR_SZ @ Put size in right field
  69. orr r6, r6, #(1 << MPU_RSR_EN) @ Set region enabled bit
  70. bl __setup_mpu
  71. #endif
  72. ldr r13, =__mmap_switched @ address to jump to after
  73. @ initialising sctlr
  74. adr lr, BSYM(1f) @ return (PIC) address
  75. ARM( add pc, r10, #PROCINFO_INITFUNC )
  76. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  77. THUMB( mov pc, r12 )
  78. 1: b __after_proc_init
  79. ENDPROC(stext)
  80. #ifdef CONFIG_SMP
  81. __CPUINIT
  82. ENTRY(secondary_startup)
  83. /*
  84. * Common entry point for secondary CPUs.
  85. *
  86. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  87. * the processor type - there is no need to check the machine type
  88. * as it has already been validated by the primary processor.
  89. */
  90. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
  91. #ifndef CONFIG_CPU_CP15
  92. ldr r9, =CONFIG_PROCESSOR_ID
  93. #else
  94. mrc p15, 0, r9, c0, c0 @ get processor id
  95. #endif
  96. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  97. movs r10, r5 @ invalid processor?
  98. beq __error_p @ yes, error 'p'
  99. adr r4, __secondary_data
  100. ldmia r4, {r7, r12}
  101. #ifdef CONFIG_ARM_MPU
  102. /* Use MPU region info supplied by __cpu_up */
  103. ldr r6, [r7] @ get secondary_data.mpu_szr
  104. bl __setup_mpu @ Initialize the MPU
  105. #endif
  106. adr lr, BSYM(__after_proc_init) @ return address
  107. mov r13, r12 @ __secondary_switched address
  108. ARM( add pc, r10, #PROCINFO_INITFUNC )
  109. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  110. THUMB( mov pc, r12 )
  111. ENDPROC(secondary_startup)
  112. ENTRY(__secondary_switched)
  113. ldr sp, [r7, #8] @ set up the stack pointer
  114. mov fp, #0
  115. b secondary_start_kernel
  116. ENDPROC(__secondary_switched)
  117. .type __secondary_data, %object
  118. __secondary_data:
  119. .long secondary_data
  120. .long __secondary_switched
  121. #endif /* CONFIG_SMP */
  122. /*
  123. * Set the Control Register and Read the process ID.
  124. */
  125. __after_proc_init:
  126. #ifdef CONFIG_CPU_CP15
  127. /*
  128. * CP15 system control register value returned in r0 from
  129. * the CPU init function.
  130. */
  131. #if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
  132. orr r0, r0, #CR_A
  133. #else
  134. bic r0, r0, #CR_A
  135. #endif
  136. #ifdef CONFIG_CPU_DCACHE_DISABLE
  137. bic r0, r0, #CR_C
  138. #endif
  139. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  140. bic r0, r0, #CR_Z
  141. #endif
  142. #ifdef CONFIG_CPU_ICACHE_DISABLE
  143. bic r0, r0, #CR_I
  144. #endif
  145. #ifdef CONFIG_CPU_HIGH_VECTOR
  146. orr r0, r0, #CR_V
  147. #else
  148. bic r0, r0, #CR_V
  149. #endif
  150. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  151. #endif /* CONFIG_CPU_CP15 */
  152. mov pc, r13
  153. ENDPROC(__after_proc_init)
  154. .ltorg
  155. #ifdef CONFIG_ARM_MPU
  156. /* Set which MPU region should be programmed */
  157. .macro set_region_nr tmp, rgnr
  158. mov \tmp, \rgnr @ Use static region numbers
  159. mcr p15, 0, \tmp, c6, c2, 0 @ Write RGNR
  160. .endm
  161. /* Setup a single MPU region, either D or I side (D-side for unified) */
  162. .macro setup_region bar, acr, sr, side = MPU_DATA_SIDE
  163. mcr p15, 0, \bar, c6, c1, (0 + \side) @ I/DRBAR
  164. mcr p15, 0, \acr, c6, c1, (4 + \side) @ I/DRACR
  165. mcr p15, 0, \sr, c6, c1, (2 + \side) @ I/DRSR
  166. .endm
  167. /*
  168. * Setup the MPU and initial MPU Regions. We create the following regions:
  169. * Region 0: Use this for probing the MPU details, so leave disabled.
  170. * Region 1: Background region - covers the whole of RAM as strongly ordered
  171. * Region 2: Normal, Shared, cacheable for RAM. From PHYS_OFFSET, size from r6
  172. *
  173. * r6: Value to be written to DRSR (and IRSR if required) for MPU_RAM_REGION
  174. */
  175. ENTRY(__setup_mpu)
  176. /* Probe for v7 PMSA compliance */
  177. mrc p15, 0, r0, c0, c1, 4 @ Read ID_MMFR0
  178. and r0, r0, #(MMFR0_PMSA) @ PMSA field
  179. teq r0, #(MMFR0_PMSAv7) @ PMSA v7
  180. bne __error_p @ Fail: ARM_MPU on NOT v7 PMSA
  181. /* Determine whether the D/I-side memory map is unified. We set the
  182. * flags here and continue to use them for the rest of this function */
  183. mrc p15, 0, r0, c0, c0, 4 @ MPUIR
  184. ands r5, r0, #MPUIR_DREGION_SZMASK @ 0 size d region => No MPU
  185. beq __error_p @ Fail: ARM_MPU and no MPU
  186. tst r0, #MPUIR_nU @ MPUIR_nU = 0 for unified
  187. /* Setup second region first to free up r6 */
  188. set_region_nr r0, #MPU_RAM_REGION
  189. isb
  190. /* Full access from PL0, PL1, shared for CONFIG_SMP, cacheable */
  191. ldr r0, =PHYS_OFFSET @ RAM starts at PHYS_OFFSET
  192. ldr r5,=(MPU_AP_PL1RW_PL0RW | MPU_RGN_NORMAL)
  193. setup_region r0, r5, r6, MPU_DATA_SIDE @ PHYS_OFFSET, shared, enabled
  194. beq 1f @ Memory-map not unified
  195. setup_region r0, r5, r6, MPU_INSTR_SIDE @ PHYS_OFFSET, shared, enabled
  196. 1: isb
  197. /* First/background region */
  198. set_region_nr r0, #MPU_BG_REGION
  199. isb
  200. /* Execute Never, strongly ordered, inaccessible to PL0, rw PL1 */
  201. mov r0, #0 @ BG region starts at 0x0
  202. ldr r5,=(MPU_ACR_XN | MPU_RGN_STRONGLY_ORDERED | MPU_AP_PL1RW_PL0NA)
  203. mov r6, #MPU_RSR_ALL_MEM @ 4GB region, enabled
  204. setup_region r0, r5, r6, MPU_DATA_SIDE @ 0x0, BG region, enabled
  205. beq 2f @ Memory-map not unified
  206. setup_region r0, r5, r6, MPU_INSTR_SIDE @ 0x0, BG region, enabled
  207. 2: isb
  208. /* Enable the MPU */
  209. mrc p15, 0, r0, c1, c0, 0 @ Read SCTLR
  210. bic r0, r0, #CR_BR @ Disable the 'default mem-map'
  211. orr r0, r0, #CR_M @ Set SCTRL.M (MPU on)
  212. mcr p15, 0, r0, c1, c0, 0 @ Enable MPU
  213. isb
  214. mov pc,lr
  215. ENDPROC(__setup_mpu)
  216. #endif
  217. #include "head-common.S"