hw.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. static struct pll_limit cle266_pll_limits[] = {
  21. {19, 19, 4, 0},
  22. {26, 102, 5, 0},
  23. {53, 112, 6, 0},
  24. {41, 100, 7, 0},
  25. {83, 108, 8, 0},
  26. {87, 118, 9, 0},
  27. {95, 115, 12, 0},
  28. {108, 108, 13, 0},
  29. {83, 83, 17, 0},
  30. {67, 98, 20, 0},
  31. {121, 121, 24, 0},
  32. {99, 99, 29, 0},
  33. {33, 33, 3, 1},
  34. {15, 23, 4, 1},
  35. {37, 121, 5, 1},
  36. {82, 82, 6, 1},
  37. {31, 84, 7, 1},
  38. {83, 83, 8, 1},
  39. {76, 127, 9, 1},
  40. {33, 121, 4, 2},
  41. {91, 118, 5, 2},
  42. {83, 109, 6, 2},
  43. {90, 90, 7, 2},
  44. {93, 93, 2, 3},
  45. {53, 53, 3, 3},
  46. {73, 117, 4, 3},
  47. {101, 127, 5, 3},
  48. {99, 99, 7, 3}
  49. };
  50. static struct pll_limit k800_pll_limits[] = {
  51. {22, 22, 2, 0},
  52. {28, 28, 3, 0},
  53. {81, 112, 3, 1},
  54. {86, 166, 4, 1},
  55. {109, 153, 5, 1},
  56. {66, 116, 3, 2},
  57. {93, 137, 4, 2},
  58. {117, 208, 5, 2},
  59. {30, 30, 2, 3},
  60. {69, 125, 3, 3},
  61. {89, 161, 4, 3},
  62. {121, 208, 5, 3},
  63. {66, 66, 2, 4},
  64. {85, 85, 3, 4},
  65. {141, 161, 4, 4},
  66. {177, 177, 5, 4}
  67. };
  68. static struct pll_limit cx700_pll_limits[] = {
  69. {98, 98, 3, 1},
  70. {86, 86, 4, 1},
  71. {109, 208, 5, 1},
  72. {68, 68, 2, 2},
  73. {95, 116, 3, 2},
  74. {93, 166, 4, 2},
  75. {110, 206, 5, 2},
  76. {174, 174, 7, 2},
  77. {82, 109, 3, 3},
  78. {117, 161, 4, 3},
  79. {112, 208, 5, 3},
  80. {141, 202, 5, 4}
  81. };
  82. static struct pll_limit vx855_pll_limits[] = {
  83. {86, 86, 4, 1},
  84. {108, 208, 5, 1},
  85. {110, 208, 5, 2},
  86. {83, 112, 3, 3},
  87. {103, 161, 4, 3},
  88. {112, 209, 5, 3},
  89. {142, 161, 4, 4},
  90. {141, 176, 5, 4}
  91. };
  92. /* according to VIA Technologies these values are based on experiment */
  93. static struct io_reg scaling_parameters[] = {
  94. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  95. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  96. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  97. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  98. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  99. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  100. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  101. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  102. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  103. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  104. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  105. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  106. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  107. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  108. };
  109. static struct fifo_depth_select display_fifo_depth_reg = {
  110. /* IGA1 FIFO Depth_Select */
  111. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  112. /* IGA2 FIFO Depth_Select */
  113. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  114. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  115. };
  116. static struct fifo_threshold_select fifo_threshold_select_reg = {
  117. /* IGA1 FIFO Threshold Select */
  118. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  119. /* IGA2 FIFO Threshold Select */
  120. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  121. };
  122. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  123. /* IGA1 FIFO High Threshold Select */
  124. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  125. /* IGA2 FIFO High Threshold Select */
  126. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  127. };
  128. static struct display_queue_expire_num display_queue_expire_num_reg = {
  129. /* IGA1 Display Queue Expire Num */
  130. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  131. /* IGA2 Display Queue Expire Num */
  132. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  133. };
  134. /* Definition Fetch Count Registers*/
  135. static struct fetch_count fetch_count_reg = {
  136. /* IGA1 Fetch Count Register */
  137. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  138. /* IGA2 Fetch Count Register */
  139. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  140. };
  141. static struct iga1_crtc_timing iga1_crtc_reg = {
  142. /* IGA1 Horizontal Total */
  143. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  144. /* IGA1 Horizontal Addressable Video */
  145. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  146. /* IGA1 Horizontal Blank Start */
  147. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  148. /* IGA1 Horizontal Blank End */
  149. {IGA1_HOR_BLANK_END_REG_NUM,
  150. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  151. /* IGA1 Horizontal Sync Start */
  152. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  153. /* IGA1 Horizontal Sync End */
  154. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  155. /* IGA1 Vertical Total */
  156. {IGA1_VER_TOTAL_REG_NUM,
  157. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  158. /* IGA1 Vertical Addressable Video */
  159. {IGA1_VER_ADDR_REG_NUM,
  160. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  161. /* IGA1 Vertical Blank Start */
  162. {IGA1_VER_BLANK_START_REG_NUM,
  163. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  164. /* IGA1 Vertical Blank End */
  165. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  166. /* IGA1 Vertical Sync Start */
  167. {IGA1_VER_SYNC_START_REG_NUM,
  168. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  169. /* IGA1 Vertical Sync End */
  170. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  171. };
  172. static struct iga2_crtc_timing iga2_crtc_reg = {
  173. /* IGA2 Horizontal Total */
  174. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  175. /* IGA2 Horizontal Addressable Video */
  176. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  177. /* IGA2 Horizontal Blank Start */
  178. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  179. /* IGA2 Horizontal Blank End */
  180. {IGA2_HOR_BLANK_END_REG_NUM,
  181. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  182. /* IGA2 Horizontal Sync Start */
  183. {IGA2_HOR_SYNC_START_REG_NUM,
  184. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  185. /* IGA2 Horizontal Sync End */
  186. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  187. /* IGA2 Vertical Total */
  188. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  189. /* IGA2 Vertical Addressable Video */
  190. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  191. /* IGA2 Vertical Blank Start */
  192. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  193. /* IGA2 Vertical Blank End */
  194. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  195. /* IGA2 Vertical Sync Start */
  196. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  197. /* IGA2 Vertical Sync End */
  198. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  199. };
  200. static struct rgbLUT palLUT_table[] = {
  201. /* {R,G,B} */
  202. /* Index 0x00~0x03 */
  203. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  204. 0x2A,
  205. 0x2A},
  206. /* Index 0x04~0x07 */
  207. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  208. 0x2A,
  209. 0x2A},
  210. /* Index 0x08~0x0B */
  211. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  212. 0x3F,
  213. 0x3F},
  214. /* Index 0x0C~0x0F */
  215. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  216. 0x3F,
  217. 0x3F},
  218. /* Index 0x10~0x13 */
  219. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  220. 0x0B,
  221. 0x0B},
  222. /* Index 0x14~0x17 */
  223. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  224. 0x18,
  225. 0x18},
  226. /* Index 0x18~0x1B */
  227. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  228. 0x28,
  229. 0x28},
  230. /* Index 0x1C~0x1F */
  231. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  232. 0x3F,
  233. 0x3F},
  234. /* Index 0x20~0x23 */
  235. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  236. 0x00,
  237. 0x3F},
  238. /* Index 0x24~0x27 */
  239. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  240. 0x00,
  241. 0x10},
  242. /* Index 0x28~0x2B */
  243. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  244. 0x2F,
  245. 0x00},
  246. /* Index 0x2C~0x2F */
  247. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  248. 0x3F,
  249. 0x00},
  250. /* Index 0x30~0x33 */
  251. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  252. 0x3F,
  253. 0x2F},
  254. /* Index 0x34~0x37 */
  255. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  256. 0x10,
  257. 0x3F},
  258. /* Index 0x38~0x3B */
  259. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  260. 0x1F,
  261. 0x3F},
  262. /* Index 0x3C~0x3F */
  263. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  264. 0x1F,
  265. 0x27},
  266. /* Index 0x40~0x43 */
  267. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  268. 0x3F,
  269. 0x1F},
  270. /* Index 0x44~0x47 */
  271. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  272. 0x3F,
  273. 0x1F},
  274. /* Index 0x48~0x4B */
  275. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  276. 0x3F,
  277. 0x37},
  278. /* Index 0x4C~0x4F */
  279. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  280. 0x27,
  281. 0x3F},
  282. /* Index 0x50~0x53 */
  283. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  284. 0x2D,
  285. 0x3F},
  286. /* Index 0x54~0x57 */
  287. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  288. 0x2D,
  289. 0x31},
  290. /* Index 0x58~0x5B */
  291. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  292. 0x3A,
  293. 0x2D},
  294. /* Index 0x5C~0x5F */
  295. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  296. 0x3F,
  297. 0x2D},
  298. /* Index 0x60~0x63 */
  299. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  300. 0x3F,
  301. 0x3A},
  302. /* Index 0x64~0x67 */
  303. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  304. 0x31,
  305. 0x3F},
  306. /* Index 0x68~0x6B */
  307. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  308. 0x00,
  309. 0x1C},
  310. /* Index 0x6C~0x6F */
  311. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  312. 0x00,
  313. 0x07},
  314. /* Index 0x70~0x73 */
  315. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  316. 0x15,
  317. 0x00},
  318. /* Index 0x74~0x77 */
  319. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  320. 0x1C,
  321. 0x00},
  322. /* Index 0x78~0x7B */
  323. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  324. 0x1C,
  325. 0x15},
  326. /* Index 0x7C~0x7F */
  327. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  328. 0x07,
  329. 0x1C},
  330. /* Index 0x80~0x83 */
  331. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  332. 0x0E,
  333. 0x1C},
  334. /* Index 0x84~0x87 */
  335. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  336. 0x0E,
  337. 0x11},
  338. /* Index 0x88~0x8B */
  339. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  340. 0x18,
  341. 0x0E},
  342. /* Index 0x8C~0x8F */
  343. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  344. 0x1C,
  345. 0x0E},
  346. /* Index 0x90~0x93 */
  347. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  348. 0x1C,
  349. 0x18},
  350. /* Index 0x94~0x97 */
  351. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  352. 0x11,
  353. 0x1C},
  354. /* Index 0x98~0x9B */
  355. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  356. 0x14,
  357. 0x1C},
  358. /* Index 0x9C~0x9F */
  359. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  360. 0x14,
  361. 0x16},
  362. /* Index 0xA0~0xA3 */
  363. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  364. 0x1A,
  365. 0x14},
  366. /* Index 0xA4~0xA7 */
  367. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  368. 0x1C,
  369. 0x14},
  370. /* Index 0xA8~0xAB */
  371. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  372. 0x1C,
  373. 0x1A},
  374. /* Index 0xAC~0xAF */
  375. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  376. 0x16,
  377. 0x1C},
  378. /* Index 0xB0~0xB3 */
  379. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  380. 0x00,
  381. 0x10},
  382. /* Index 0xB4~0xB7 */
  383. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  384. 0x00,
  385. 0x04},
  386. /* Index 0xB8~0xBB */
  387. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  388. 0x0C,
  389. 0x00},
  390. /* Index 0xBC~0xBF */
  391. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  392. 0x10,
  393. 0x00},
  394. /* Index 0xC0~0xC3 */
  395. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  396. 0x10,
  397. 0x0C},
  398. /* Index 0xC4~0xC7 */
  399. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  400. 0x04,
  401. 0x10},
  402. /* Index 0xC8~0xCB */
  403. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  404. 0x08,
  405. 0x10},
  406. /* Index 0xCC~0xCF */
  407. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  408. 0x08,
  409. 0x0A},
  410. /* Index 0xD0~0xD3 */
  411. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  412. 0x0E,
  413. 0x08},
  414. /* Index 0xD4~0xD7 */
  415. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  416. 0x10,
  417. 0x08},
  418. /* Index 0xD8~0xDB */
  419. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  420. 0x10,
  421. 0x0E},
  422. /* Index 0xDC~0xDF */
  423. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  424. 0x0A,
  425. 0x10},
  426. /* Index 0xE0~0xE3 */
  427. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  428. 0x0B,
  429. 0x10},
  430. /* Index 0xE4~0xE7 */
  431. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  432. 0x0B,
  433. 0x0C},
  434. /* Index 0xE8~0xEB */
  435. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  436. 0x0F,
  437. 0x0B},
  438. /* Index 0xEC~0xEF */
  439. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  440. 0x10,
  441. 0x0B},
  442. /* Index 0xF0~0xF3 */
  443. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  444. 0x10,
  445. 0x0F},
  446. /* Index 0xF4~0xF7 */
  447. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  448. 0x0C,
  449. 0x10},
  450. /* Index 0xF8~0xFB */
  451. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  452. 0x00,
  453. 0x00},
  454. /* Index 0xFC~0xFF */
  455. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  456. 0x00,
  457. 0x00}
  458. };
  459. static struct via_device_mapping device_mapping[] = {
  460. {VIA_LDVP0, "LDVP0"},
  461. {VIA_LDVP1, "LDVP1"},
  462. {VIA_DVP0, "DVP0"},
  463. {VIA_CRT, "CRT"},
  464. {VIA_DVP1, "DVP1"},
  465. {VIA_LVDS1, "LVDS1"},
  466. {VIA_LVDS2, "LVDS2"}
  467. };
  468. static void load_fix_bit_crtc_reg(void);
  469. static void __devinit init_gfx_chip_info(int chip_type);
  470. static void __devinit init_tmds_chip_info(void);
  471. static void __devinit init_lvds_chip_info(void);
  472. static void device_screen_off(void);
  473. static void device_screen_on(void);
  474. static void set_display_channel(void);
  475. static void device_off(void);
  476. static void device_on(void);
  477. static void enable_second_display_channel(void);
  478. static void disable_second_display_channel(void);
  479. void viafb_lock_crt(void)
  480. {
  481. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  482. }
  483. void viafb_unlock_crt(void)
  484. {
  485. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  486. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  487. }
  488. static void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  489. {
  490. outb(index, LUT_INDEX_WRITE);
  491. outb(r, LUT_DATA);
  492. outb(g, LUT_DATA);
  493. outb(b, LUT_DATA);
  494. }
  495. static u32 get_dvi_devices(int output_interface)
  496. {
  497. switch (output_interface) {
  498. case INTERFACE_DVP0:
  499. return VIA_DVP0 | VIA_LDVP0;
  500. case INTERFACE_DVP1:
  501. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  502. return VIA_LDVP1;
  503. else
  504. return VIA_DVP1;
  505. case INTERFACE_DFP_HIGH:
  506. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  507. return 0;
  508. else
  509. return VIA_LVDS2 | VIA_DVP0;
  510. case INTERFACE_DFP_LOW:
  511. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  512. return 0;
  513. else
  514. return VIA_DVP1 | VIA_LVDS1;
  515. case INTERFACE_TMDS:
  516. return VIA_LVDS1;
  517. }
  518. return 0;
  519. }
  520. static u32 get_lcd_devices(int output_interface)
  521. {
  522. switch (output_interface) {
  523. case INTERFACE_DVP0:
  524. return VIA_DVP0;
  525. case INTERFACE_DVP1:
  526. return VIA_DVP1;
  527. case INTERFACE_DFP_HIGH:
  528. return VIA_LVDS2 | VIA_DVP0;
  529. case INTERFACE_DFP_LOW:
  530. return VIA_LVDS1 | VIA_DVP1;
  531. case INTERFACE_DFP:
  532. return VIA_LVDS1 | VIA_LVDS2;
  533. case INTERFACE_LVDS0:
  534. case INTERFACE_LVDS0LVDS1:
  535. return VIA_LVDS1;
  536. case INTERFACE_LVDS1:
  537. return VIA_LVDS2;
  538. }
  539. return 0;
  540. }
  541. /*Set IGA path for each device*/
  542. void viafb_set_iga_path(void)
  543. {
  544. if (viafb_SAMM_ON == 1) {
  545. if (viafb_CRT_ON) {
  546. if (viafb_primary_dev == CRT_Device)
  547. viaparinfo->crt_setting_info->iga_path = IGA1;
  548. else
  549. viaparinfo->crt_setting_info->iga_path = IGA2;
  550. }
  551. if (viafb_DVI_ON) {
  552. if (viafb_primary_dev == DVI_Device)
  553. viaparinfo->tmds_setting_info->iga_path = IGA1;
  554. else
  555. viaparinfo->tmds_setting_info->iga_path = IGA2;
  556. }
  557. if (viafb_LCD_ON) {
  558. if (viafb_primary_dev == LCD_Device) {
  559. if (viafb_dual_fb &&
  560. (viaparinfo->chip_info->gfx_chip_name ==
  561. UNICHROME_CLE266)) {
  562. viaparinfo->
  563. lvds_setting_info->iga_path = IGA2;
  564. viaparinfo->
  565. crt_setting_info->iga_path = IGA1;
  566. viaparinfo->
  567. tmds_setting_info->iga_path = IGA1;
  568. } else
  569. viaparinfo->
  570. lvds_setting_info->iga_path = IGA1;
  571. } else {
  572. viaparinfo->lvds_setting_info->iga_path = IGA2;
  573. }
  574. }
  575. if (viafb_LCD2_ON) {
  576. if (LCD2_Device == viafb_primary_dev)
  577. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  578. else
  579. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  580. }
  581. } else {
  582. viafb_SAMM_ON = 0;
  583. if (viafb_CRT_ON && viafb_LCD_ON) {
  584. viaparinfo->crt_setting_info->iga_path = IGA1;
  585. viaparinfo->lvds_setting_info->iga_path = IGA2;
  586. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  587. viaparinfo->crt_setting_info->iga_path = IGA1;
  588. viaparinfo->tmds_setting_info->iga_path = IGA2;
  589. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  590. viaparinfo->tmds_setting_info->iga_path = IGA1;
  591. viaparinfo->lvds_setting_info->iga_path = IGA2;
  592. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  593. viaparinfo->lvds_setting_info->iga_path = IGA2;
  594. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  595. } else if (viafb_CRT_ON) {
  596. viaparinfo->crt_setting_info->iga_path = IGA1;
  597. } else if (viafb_LCD_ON) {
  598. viaparinfo->lvds_setting_info->iga_path = IGA2;
  599. } else if (viafb_DVI_ON) {
  600. viaparinfo->tmds_setting_info->iga_path = IGA1;
  601. }
  602. }
  603. viaparinfo->shared->iga1_devices = 0;
  604. viaparinfo->shared->iga2_devices = 0;
  605. if (viafb_CRT_ON) {
  606. if (viaparinfo->crt_setting_info->iga_path == IGA1)
  607. viaparinfo->shared->iga1_devices |= VIA_CRT;
  608. else
  609. viaparinfo->shared->iga2_devices |= VIA_CRT;
  610. }
  611. if (viafb_DVI_ON) {
  612. if (viaparinfo->tmds_setting_info->iga_path == IGA1)
  613. viaparinfo->shared->iga1_devices |= get_dvi_devices(
  614. viaparinfo->chip_info->
  615. tmds_chip_info.output_interface);
  616. else
  617. viaparinfo->shared->iga2_devices |= get_dvi_devices(
  618. viaparinfo->chip_info->
  619. tmds_chip_info.output_interface);
  620. }
  621. if (viafb_LCD_ON) {
  622. if (viaparinfo->lvds_setting_info->iga_path == IGA1)
  623. viaparinfo->shared->iga1_devices |= get_lcd_devices(
  624. viaparinfo->chip_info->
  625. lvds_chip_info.output_interface);
  626. else
  627. viaparinfo->shared->iga2_devices |= get_lcd_devices(
  628. viaparinfo->chip_info->
  629. lvds_chip_info.output_interface);
  630. }
  631. if (viafb_LCD2_ON) {
  632. if (viaparinfo->lvds_setting_info2->iga_path == IGA1)
  633. viaparinfo->shared->iga1_devices |= get_lcd_devices(
  634. viaparinfo->chip_info->
  635. lvds_chip_info2.output_interface);
  636. else
  637. viaparinfo->shared->iga2_devices |= get_lcd_devices(
  638. viaparinfo->chip_info->
  639. lvds_chip_info2.output_interface);
  640. }
  641. }
  642. static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
  643. {
  644. outb(0xFF, 0x3C6); /* bit mask of palette */
  645. outb(index, 0x3C8);
  646. outb(red, 0x3C9);
  647. outb(green, 0x3C9);
  648. outb(blue, 0x3C9);
  649. }
  650. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
  651. {
  652. viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
  653. set_color_register(index, red, green, blue);
  654. }
  655. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
  656. {
  657. viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
  658. set_color_register(index, red, green, blue);
  659. }
  660. static void set_source_common(u8 index, u8 offset, u8 iga)
  661. {
  662. u8 value, mask = 1 << offset;
  663. switch (iga) {
  664. case IGA1:
  665. value = 0x00;
  666. break;
  667. case IGA2:
  668. value = mask;
  669. break;
  670. default:
  671. printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
  672. return;
  673. }
  674. via_write_reg_mask(VIACR, index, value, mask);
  675. }
  676. static void set_crt_source(u8 iga)
  677. {
  678. u8 value;
  679. switch (iga) {
  680. case IGA1:
  681. value = 0x00;
  682. break;
  683. case IGA2:
  684. value = 0x40;
  685. break;
  686. default:
  687. printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
  688. return;
  689. }
  690. via_write_reg_mask(VIASR, 0x16, value, 0x40);
  691. }
  692. static inline void set_ldvp0_source(u8 iga)
  693. {
  694. set_source_common(0x6C, 7, iga);
  695. }
  696. static inline void set_ldvp1_source(u8 iga)
  697. {
  698. set_source_common(0x93, 7, iga);
  699. }
  700. static inline void set_dvp0_source(u8 iga)
  701. {
  702. set_source_common(0x96, 4, iga);
  703. }
  704. static inline void set_dvp1_source(u8 iga)
  705. {
  706. set_source_common(0x9B, 4, iga);
  707. }
  708. static inline void set_lvds1_source(u8 iga)
  709. {
  710. set_source_common(0x99, 4, iga);
  711. }
  712. static inline void set_lvds2_source(u8 iga)
  713. {
  714. set_source_common(0x97, 4, iga);
  715. }
  716. void via_set_source(u32 devices, u8 iga)
  717. {
  718. if (devices & VIA_LDVP0)
  719. set_ldvp0_source(iga);
  720. if (devices & VIA_LDVP1)
  721. set_ldvp1_source(iga);
  722. if (devices & VIA_DVP0)
  723. set_dvp0_source(iga);
  724. if (devices & VIA_CRT)
  725. set_crt_source(iga);
  726. if (devices & VIA_DVP1)
  727. set_dvp1_source(iga);
  728. if (devices & VIA_LVDS1)
  729. set_lvds1_source(iga);
  730. if (devices & VIA_LVDS2)
  731. set_lvds2_source(iga);
  732. }
  733. static void set_crt_state(u8 state)
  734. {
  735. u8 value;
  736. switch (state) {
  737. case VIA_STATE_ON:
  738. value = 0x00;
  739. break;
  740. case VIA_STATE_STANDBY:
  741. value = 0x10;
  742. break;
  743. case VIA_STATE_SUSPEND:
  744. value = 0x20;
  745. break;
  746. case VIA_STATE_OFF:
  747. value = 0x30;
  748. break;
  749. default:
  750. return;
  751. }
  752. via_write_reg_mask(VIACR, 0x36, value, 0x30);
  753. }
  754. static void set_dvp0_state(u8 state)
  755. {
  756. u8 value;
  757. switch (state) {
  758. case VIA_STATE_ON:
  759. value = 0xC0;
  760. break;
  761. case VIA_STATE_OFF:
  762. value = 0x00;
  763. break;
  764. default:
  765. return;
  766. }
  767. via_write_reg_mask(VIASR, 0x1E, value, 0xC0);
  768. }
  769. static void set_dvp1_state(u8 state)
  770. {
  771. u8 value;
  772. switch (state) {
  773. case VIA_STATE_ON:
  774. value = 0x30;
  775. break;
  776. case VIA_STATE_OFF:
  777. value = 0x00;
  778. break;
  779. default:
  780. return;
  781. }
  782. via_write_reg_mask(VIASR, 0x1E, value, 0x30);
  783. }
  784. static void set_lvds1_state(u8 state)
  785. {
  786. u8 value;
  787. switch (state) {
  788. case VIA_STATE_ON:
  789. value = 0x03;
  790. break;
  791. case VIA_STATE_OFF:
  792. value = 0x00;
  793. break;
  794. default:
  795. return;
  796. }
  797. via_write_reg_mask(VIASR, 0x2A, value, 0x03);
  798. }
  799. static void set_lvds2_state(u8 state)
  800. {
  801. u8 value;
  802. switch (state) {
  803. case VIA_STATE_ON:
  804. value = 0x0C;
  805. break;
  806. case VIA_STATE_OFF:
  807. value = 0x00;
  808. break;
  809. default:
  810. return;
  811. }
  812. via_write_reg_mask(VIASR, 0x2A, value, 0x0C);
  813. }
  814. void via_set_state(u32 devices, u8 state)
  815. {
  816. /*
  817. TODO: Can we enable/disable these devices? How?
  818. if (devices & VIA_LDVP0)
  819. if (devices & VIA_LDVP1)
  820. */
  821. if (devices & VIA_DVP0)
  822. set_dvp0_state(state);
  823. if (devices & VIA_CRT)
  824. set_crt_state(state);
  825. if (devices & VIA_DVP1)
  826. set_dvp1_state(state);
  827. if (devices & VIA_LVDS1)
  828. set_lvds1_state(state);
  829. if (devices & VIA_LVDS2)
  830. set_lvds2_state(state);
  831. }
  832. void via_set_sync_polarity(u32 devices, u8 polarity)
  833. {
  834. if (polarity & ~(VIA_HSYNC_NEGATIVE | VIA_VSYNC_NEGATIVE)) {
  835. printk(KERN_WARNING "viafb: Unsupported polarity: %d\n",
  836. polarity);
  837. return;
  838. }
  839. if (devices & VIA_CRT)
  840. via_write_misc_reg_mask(polarity << 6, 0xC0);
  841. if (devices & VIA_DVP1)
  842. via_write_reg_mask(VIACR, 0x9B, polarity << 5, 0x60);
  843. if (devices & VIA_LVDS1)
  844. via_write_reg_mask(VIACR, 0x99, polarity << 5, 0x60);
  845. if (devices & VIA_LVDS2)
  846. via_write_reg_mask(VIACR, 0x97, polarity << 5, 0x60);
  847. }
  848. u32 via_parse_odev(char *input, char **end)
  849. {
  850. char *ptr = input;
  851. u32 odev = 0;
  852. bool next = true;
  853. int i, len;
  854. while (next) {
  855. next = false;
  856. for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
  857. len = strlen(device_mapping[i].name);
  858. if (!strncmp(ptr, device_mapping[i].name, len)) {
  859. odev |= device_mapping[i].device;
  860. ptr += len;
  861. if (*ptr == ',') {
  862. ptr++;
  863. next = true;
  864. }
  865. }
  866. }
  867. }
  868. *end = ptr;
  869. return odev;
  870. }
  871. void via_odev_to_seq(struct seq_file *m, u32 odev)
  872. {
  873. int i, count = 0;
  874. for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
  875. if (odev & device_mapping[i].device) {
  876. if (count > 0)
  877. seq_putc(m, ',');
  878. seq_puts(m, device_mapping[i].name);
  879. count++;
  880. }
  881. }
  882. seq_putc(m, '\n');
  883. }
  884. static void load_fix_bit_crtc_reg(void)
  885. {
  886. /* always set to 1 */
  887. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  888. /* line compare should set all bits = 1 (extend modes) */
  889. viafb_write_reg(CR18, VIACR, 0xff);
  890. /* line compare should set all bits = 1 (extend modes) */
  891. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  892. /* line compare should set all bits = 1 (extend modes) */
  893. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  894. /* line compare should set all bits = 1 (extend modes) */
  895. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  896. /* line compare should set all bits = 1 (extend modes) */
  897. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  898. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  899. /* extend mode always set to e3h */
  900. viafb_write_reg(CR17, VIACR, 0xe3);
  901. /* extend mode always set to 0h */
  902. viafb_write_reg(CR08, VIACR, 0x00);
  903. /* extend mode always set to 0h */
  904. viafb_write_reg(CR14, VIACR, 0x00);
  905. /* If K8M800, enable Prefetch Mode. */
  906. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  907. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  908. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  909. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  910. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  911. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  912. }
  913. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  914. struct io_register *reg,
  915. int io_type)
  916. {
  917. int reg_mask;
  918. int bit_num = 0;
  919. int data;
  920. int i, j;
  921. int shift_next_reg;
  922. int start_index, end_index, cr_index;
  923. u16 get_bit;
  924. for (i = 0; i < viafb_load_reg_num; i++) {
  925. reg_mask = 0;
  926. data = 0;
  927. start_index = reg[i].start_bit;
  928. end_index = reg[i].end_bit;
  929. cr_index = reg[i].io_addr;
  930. shift_next_reg = bit_num;
  931. for (j = start_index; j <= end_index; j++) {
  932. /*if (bit_num==8) timing_value = timing_value >>8; */
  933. reg_mask = reg_mask | (BIT0 << j);
  934. get_bit = (timing_value & (BIT0 << bit_num));
  935. data =
  936. data | ((get_bit >> shift_next_reg) << start_index);
  937. bit_num++;
  938. }
  939. if (io_type == VIACR)
  940. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  941. else
  942. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  943. }
  944. }
  945. /* Write Registers */
  946. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  947. {
  948. int i;
  949. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  950. for (i = 0; i < ItemNum; i++)
  951. via_write_reg_mask(RegTable[i].port, RegTable[i].index,
  952. RegTable[i].value, RegTable[i].mask);
  953. }
  954. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  955. {
  956. int reg_value;
  957. int viafb_load_reg_num;
  958. struct io_register *reg = NULL;
  959. switch (set_iga) {
  960. case IGA1:
  961. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  962. viafb_load_reg_num = fetch_count_reg.
  963. iga1_fetch_count_reg.reg_num;
  964. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  965. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  966. break;
  967. case IGA2:
  968. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  969. viafb_load_reg_num = fetch_count_reg.
  970. iga2_fetch_count_reg.reg_num;
  971. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  972. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  973. break;
  974. }
  975. }
  976. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  977. {
  978. int reg_value;
  979. int viafb_load_reg_num;
  980. struct io_register *reg = NULL;
  981. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  982. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  983. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  984. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  985. if (set_iga == IGA1) {
  986. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  987. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  988. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  989. iga1_fifo_high_threshold =
  990. K800_IGA1_FIFO_HIGH_THRESHOLD;
  991. /* If resolution > 1280x1024, expire length = 64, else
  992. expire length = 128 */
  993. if ((hor_active > 1280) && (ver_active > 1024))
  994. iga1_display_queue_expire_num = 16;
  995. else
  996. iga1_display_queue_expire_num =
  997. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  998. }
  999. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1000. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1001. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1002. iga1_fifo_high_threshold =
  1003. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1004. iga1_display_queue_expire_num =
  1005. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1006. /* If resolution > 1280x1024, expire length = 64, else
  1007. expire length = 128 */
  1008. if ((hor_active > 1280) && (ver_active > 1024))
  1009. iga1_display_queue_expire_num = 16;
  1010. else
  1011. iga1_display_queue_expire_num =
  1012. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1013. }
  1014. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1015. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1016. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1017. iga1_fifo_high_threshold =
  1018. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1019. /* If resolution > 1280x1024, expire length = 64,
  1020. else expire length = 128 */
  1021. if ((hor_active > 1280) && (ver_active > 1024))
  1022. iga1_display_queue_expire_num = 16;
  1023. else
  1024. iga1_display_queue_expire_num =
  1025. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1026. }
  1027. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1028. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1029. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1030. iga1_fifo_high_threshold =
  1031. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1032. iga1_display_queue_expire_num =
  1033. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1034. }
  1035. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1036. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1037. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1038. iga1_fifo_high_threshold =
  1039. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1040. iga1_display_queue_expire_num =
  1041. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1042. }
  1043. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1044. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1045. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1046. iga1_fifo_high_threshold =
  1047. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1048. iga1_display_queue_expire_num =
  1049. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1050. }
  1051. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1052. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1053. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1054. iga1_fifo_high_threshold =
  1055. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1056. iga1_display_queue_expire_num =
  1057. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1058. }
  1059. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1060. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1061. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1062. iga1_fifo_high_threshold =
  1063. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1064. iga1_display_queue_expire_num =
  1065. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1066. }
  1067. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1068. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1069. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1070. iga1_fifo_high_threshold =
  1071. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1072. iga1_display_queue_expire_num =
  1073. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1074. }
  1075. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
  1076. iga1_fifo_max_depth = VX900_IGA1_FIFO_MAX_DEPTH;
  1077. iga1_fifo_threshold = VX900_IGA1_FIFO_THRESHOLD;
  1078. iga1_fifo_high_threshold =
  1079. VX900_IGA1_FIFO_HIGH_THRESHOLD;
  1080. iga1_display_queue_expire_num =
  1081. VX900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1082. }
  1083. /* Set Display FIFO Depath Select */
  1084. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1085. viafb_load_reg_num =
  1086. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1087. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1088. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1089. /* Set Display FIFO Threshold Select */
  1090. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1091. viafb_load_reg_num =
  1092. fifo_threshold_select_reg.
  1093. iga1_fifo_threshold_select_reg.reg_num;
  1094. reg =
  1095. fifo_threshold_select_reg.
  1096. iga1_fifo_threshold_select_reg.reg;
  1097. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1098. /* Set FIFO High Threshold Select */
  1099. reg_value =
  1100. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1101. viafb_load_reg_num =
  1102. fifo_high_threshold_select_reg.
  1103. iga1_fifo_high_threshold_select_reg.reg_num;
  1104. reg =
  1105. fifo_high_threshold_select_reg.
  1106. iga1_fifo_high_threshold_select_reg.reg;
  1107. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1108. /* Set Display Queue Expire Num */
  1109. reg_value =
  1110. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1111. (iga1_display_queue_expire_num);
  1112. viafb_load_reg_num =
  1113. display_queue_expire_num_reg.
  1114. iga1_display_queue_expire_num_reg.reg_num;
  1115. reg =
  1116. display_queue_expire_num_reg.
  1117. iga1_display_queue_expire_num_reg.reg;
  1118. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1119. } else {
  1120. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1121. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1122. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1123. iga2_fifo_high_threshold =
  1124. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1125. /* If resolution > 1280x1024, expire length = 64,
  1126. else expire length = 128 */
  1127. if ((hor_active > 1280) && (ver_active > 1024))
  1128. iga2_display_queue_expire_num = 16;
  1129. else
  1130. iga2_display_queue_expire_num =
  1131. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1132. }
  1133. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1134. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1135. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1136. iga2_fifo_high_threshold =
  1137. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1138. /* If resolution > 1280x1024, expire length = 64,
  1139. else expire length = 128 */
  1140. if ((hor_active > 1280) && (ver_active > 1024))
  1141. iga2_display_queue_expire_num = 16;
  1142. else
  1143. iga2_display_queue_expire_num =
  1144. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1145. }
  1146. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1147. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1148. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1149. iga2_fifo_high_threshold =
  1150. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1151. /* If resolution > 1280x1024, expire length = 64,
  1152. else expire length = 128 */
  1153. if ((hor_active > 1280) && (ver_active > 1024))
  1154. iga2_display_queue_expire_num = 16;
  1155. else
  1156. iga2_display_queue_expire_num =
  1157. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1158. }
  1159. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1160. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1161. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1162. iga2_fifo_high_threshold =
  1163. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1164. iga2_display_queue_expire_num =
  1165. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1166. }
  1167. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1168. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1169. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1170. iga2_fifo_high_threshold =
  1171. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1172. iga2_display_queue_expire_num =
  1173. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1174. }
  1175. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1176. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1177. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1178. iga2_fifo_high_threshold =
  1179. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1180. iga2_display_queue_expire_num =
  1181. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1182. }
  1183. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1184. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1185. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1186. iga2_fifo_high_threshold =
  1187. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1188. iga2_display_queue_expire_num =
  1189. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1190. }
  1191. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1192. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1193. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1194. iga2_fifo_high_threshold =
  1195. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1196. iga2_display_queue_expire_num =
  1197. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1198. }
  1199. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1200. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1201. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1202. iga2_fifo_high_threshold =
  1203. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1204. iga2_display_queue_expire_num =
  1205. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1206. }
  1207. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
  1208. iga2_fifo_max_depth = VX900_IGA2_FIFO_MAX_DEPTH;
  1209. iga2_fifo_threshold = VX900_IGA2_FIFO_THRESHOLD;
  1210. iga2_fifo_high_threshold =
  1211. VX900_IGA2_FIFO_HIGH_THRESHOLD;
  1212. iga2_display_queue_expire_num =
  1213. VX900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1214. }
  1215. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1216. /* Set Display FIFO Depath Select */
  1217. reg_value =
  1218. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1219. - 1;
  1220. /* Patch LCD in IGA2 case */
  1221. viafb_load_reg_num =
  1222. display_fifo_depth_reg.
  1223. iga2_fifo_depth_select_reg.reg_num;
  1224. reg =
  1225. display_fifo_depth_reg.
  1226. iga2_fifo_depth_select_reg.reg;
  1227. viafb_load_reg(reg_value,
  1228. viafb_load_reg_num, reg, VIACR);
  1229. } else {
  1230. /* Set Display FIFO Depath Select */
  1231. reg_value =
  1232. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1233. viafb_load_reg_num =
  1234. display_fifo_depth_reg.
  1235. iga2_fifo_depth_select_reg.reg_num;
  1236. reg =
  1237. display_fifo_depth_reg.
  1238. iga2_fifo_depth_select_reg.reg;
  1239. viafb_load_reg(reg_value,
  1240. viafb_load_reg_num, reg, VIACR);
  1241. }
  1242. /* Set Display FIFO Threshold Select */
  1243. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1244. viafb_load_reg_num =
  1245. fifo_threshold_select_reg.
  1246. iga2_fifo_threshold_select_reg.reg_num;
  1247. reg =
  1248. fifo_threshold_select_reg.
  1249. iga2_fifo_threshold_select_reg.reg;
  1250. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1251. /* Set FIFO High Threshold Select */
  1252. reg_value =
  1253. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1254. viafb_load_reg_num =
  1255. fifo_high_threshold_select_reg.
  1256. iga2_fifo_high_threshold_select_reg.reg_num;
  1257. reg =
  1258. fifo_high_threshold_select_reg.
  1259. iga2_fifo_high_threshold_select_reg.reg;
  1260. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1261. /* Set Display Queue Expire Num */
  1262. reg_value =
  1263. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1264. (iga2_display_queue_expire_num);
  1265. viafb_load_reg_num =
  1266. display_queue_expire_num_reg.
  1267. iga2_display_queue_expire_num_reg.reg_num;
  1268. reg =
  1269. display_queue_expire_num_reg.
  1270. iga2_display_queue_expire_num_reg.reg;
  1271. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1272. }
  1273. }
  1274. static u32 cle266_encode_pll(struct pll_config pll)
  1275. {
  1276. return (pll.multiplier << 8)
  1277. | (pll.rshift << 6)
  1278. | pll.divisor;
  1279. }
  1280. static u32 k800_encode_pll(struct pll_config pll)
  1281. {
  1282. return ((pll.divisor - 2) << 16)
  1283. | (pll.rshift << 10)
  1284. | (pll.multiplier - 2);
  1285. }
  1286. static u32 vx855_encode_pll(struct pll_config pll)
  1287. {
  1288. return (pll.divisor << 16)
  1289. | (pll.rshift << 10)
  1290. | pll.multiplier;
  1291. }
  1292. static inline u32 get_pll_internal_frequency(u32 ref_freq,
  1293. struct pll_config pll)
  1294. {
  1295. return ref_freq / pll.divisor * pll.multiplier;
  1296. }
  1297. static inline u32 get_pll_output_frequency(u32 ref_freq, struct pll_config pll)
  1298. {
  1299. return get_pll_internal_frequency(ref_freq, pll)>>pll.rshift;
  1300. }
  1301. static struct pll_config get_pll_config(struct pll_limit *limits, int size,
  1302. int clk)
  1303. {
  1304. struct pll_config cur, up, down, best = {0, 1, 0};
  1305. const u32 f0 = 14318180; /* X1 frequency */
  1306. int i, f;
  1307. for (i = 0; i < size; i++) {
  1308. cur.rshift = limits[i].rshift;
  1309. cur.divisor = limits[i].divisor;
  1310. cur.multiplier = clk / ((f0 / cur.divisor)>>cur.rshift);
  1311. f = abs(get_pll_output_frequency(f0, cur) - clk);
  1312. up = down = cur;
  1313. up.multiplier++;
  1314. down.multiplier--;
  1315. if (abs(get_pll_output_frequency(f0, up) - clk) < f)
  1316. cur = up;
  1317. else if (abs(get_pll_output_frequency(f0, down) - clk) < f)
  1318. cur = down;
  1319. if (cur.multiplier < limits[i].multiplier_min)
  1320. cur.multiplier = limits[i].multiplier_min;
  1321. else if (cur.multiplier > limits[i].multiplier_max)
  1322. cur.multiplier = limits[i].multiplier_max;
  1323. f = abs(get_pll_output_frequency(f0, cur) - clk);
  1324. if (f < abs(get_pll_output_frequency(f0, best) - clk))
  1325. best = cur;
  1326. }
  1327. return best;
  1328. }
  1329. u32 viafb_get_clk_value(int clk)
  1330. {
  1331. u32 value = 0;
  1332. switch (viaparinfo->chip_info->gfx_chip_name) {
  1333. case UNICHROME_CLE266:
  1334. case UNICHROME_K400:
  1335. value = cle266_encode_pll(get_pll_config(cle266_pll_limits,
  1336. ARRAY_SIZE(cle266_pll_limits), clk));
  1337. break;
  1338. case UNICHROME_K800:
  1339. case UNICHROME_PM800:
  1340. case UNICHROME_CN700:
  1341. value = k800_encode_pll(get_pll_config(k800_pll_limits,
  1342. ARRAY_SIZE(k800_pll_limits), clk));
  1343. break;
  1344. case UNICHROME_CX700:
  1345. case UNICHROME_CN750:
  1346. case UNICHROME_K8M890:
  1347. case UNICHROME_P4M890:
  1348. case UNICHROME_P4M900:
  1349. case UNICHROME_VX800:
  1350. value = k800_encode_pll(get_pll_config(cx700_pll_limits,
  1351. ARRAY_SIZE(cx700_pll_limits), clk));
  1352. break;
  1353. case UNICHROME_VX855:
  1354. case UNICHROME_VX900:
  1355. value = vx855_encode_pll(get_pll_config(vx855_pll_limits,
  1356. ARRAY_SIZE(vx855_pll_limits), clk));
  1357. break;
  1358. }
  1359. return value;
  1360. }
  1361. /* Set VCLK*/
  1362. void viafb_set_vclock(u32 clk, int set_iga)
  1363. {
  1364. /* H.W. Reset : ON */
  1365. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1366. if (set_iga == IGA1) {
  1367. /* Change D,N FOR VCLK */
  1368. switch (viaparinfo->chip_info->gfx_chip_name) {
  1369. case UNICHROME_CLE266:
  1370. case UNICHROME_K400:
  1371. via_write_reg(VIASR, SR46, (clk & 0x00FF));
  1372. via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
  1373. break;
  1374. case UNICHROME_K800:
  1375. case UNICHROME_PM800:
  1376. case UNICHROME_CN700:
  1377. case UNICHROME_CX700:
  1378. case UNICHROME_CN750:
  1379. case UNICHROME_K8M890:
  1380. case UNICHROME_P4M890:
  1381. case UNICHROME_P4M900:
  1382. case UNICHROME_VX800:
  1383. case UNICHROME_VX855:
  1384. case UNICHROME_VX900:
  1385. via_write_reg(VIASR, SR44, (clk & 0x0000FF));
  1386. via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
  1387. via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
  1388. break;
  1389. }
  1390. }
  1391. if (set_iga == IGA2) {
  1392. /* Change D,N FOR LCK */
  1393. switch (viaparinfo->chip_info->gfx_chip_name) {
  1394. case UNICHROME_CLE266:
  1395. case UNICHROME_K400:
  1396. via_write_reg(VIASR, SR44, (clk & 0x00FF));
  1397. via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
  1398. break;
  1399. case UNICHROME_K800:
  1400. case UNICHROME_PM800:
  1401. case UNICHROME_CN700:
  1402. case UNICHROME_CX700:
  1403. case UNICHROME_CN750:
  1404. case UNICHROME_K8M890:
  1405. case UNICHROME_P4M890:
  1406. case UNICHROME_P4M900:
  1407. case UNICHROME_VX800:
  1408. case UNICHROME_VX855:
  1409. case UNICHROME_VX900:
  1410. via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
  1411. via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
  1412. via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
  1413. break;
  1414. }
  1415. }
  1416. /* H.W. Reset : OFF */
  1417. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1418. /* Reset PLL */
  1419. if (set_iga == IGA1) {
  1420. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1421. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1422. }
  1423. if (set_iga == IGA2) {
  1424. viafb_write_reg_mask(SR40, VIASR, 0x04, BIT2);
  1425. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT2);
  1426. }
  1427. /* Fire! */
  1428. via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
  1429. }
  1430. void viafb_load_crtc_timing(struct display_timing device_timing,
  1431. int set_iga)
  1432. {
  1433. int i;
  1434. int viafb_load_reg_num = 0;
  1435. int reg_value = 0;
  1436. struct io_register *reg = NULL;
  1437. viafb_unlock_crt();
  1438. for (i = 0; i < 12; i++) {
  1439. if (set_iga == IGA1) {
  1440. switch (i) {
  1441. case H_TOTAL_INDEX:
  1442. reg_value =
  1443. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1444. hor_total);
  1445. viafb_load_reg_num =
  1446. iga1_crtc_reg.hor_total.reg_num;
  1447. reg = iga1_crtc_reg.hor_total.reg;
  1448. break;
  1449. case H_ADDR_INDEX:
  1450. reg_value =
  1451. IGA1_HOR_ADDR_FORMULA(device_timing.
  1452. hor_addr);
  1453. viafb_load_reg_num =
  1454. iga1_crtc_reg.hor_addr.reg_num;
  1455. reg = iga1_crtc_reg.hor_addr.reg;
  1456. break;
  1457. case H_BLANK_START_INDEX:
  1458. reg_value =
  1459. IGA1_HOR_BLANK_START_FORMULA
  1460. (device_timing.hor_blank_start);
  1461. viafb_load_reg_num =
  1462. iga1_crtc_reg.hor_blank_start.reg_num;
  1463. reg = iga1_crtc_reg.hor_blank_start.reg;
  1464. break;
  1465. case H_BLANK_END_INDEX:
  1466. reg_value =
  1467. IGA1_HOR_BLANK_END_FORMULA
  1468. (device_timing.hor_blank_start,
  1469. device_timing.hor_blank_end);
  1470. viafb_load_reg_num =
  1471. iga1_crtc_reg.hor_blank_end.reg_num;
  1472. reg = iga1_crtc_reg.hor_blank_end.reg;
  1473. break;
  1474. case H_SYNC_START_INDEX:
  1475. reg_value =
  1476. IGA1_HOR_SYNC_START_FORMULA
  1477. (device_timing.hor_sync_start);
  1478. viafb_load_reg_num =
  1479. iga1_crtc_reg.hor_sync_start.reg_num;
  1480. reg = iga1_crtc_reg.hor_sync_start.reg;
  1481. break;
  1482. case H_SYNC_END_INDEX:
  1483. reg_value =
  1484. IGA1_HOR_SYNC_END_FORMULA
  1485. (device_timing.hor_sync_start,
  1486. device_timing.hor_sync_end);
  1487. viafb_load_reg_num =
  1488. iga1_crtc_reg.hor_sync_end.reg_num;
  1489. reg = iga1_crtc_reg.hor_sync_end.reg;
  1490. break;
  1491. case V_TOTAL_INDEX:
  1492. reg_value =
  1493. IGA1_VER_TOTAL_FORMULA(device_timing.
  1494. ver_total);
  1495. viafb_load_reg_num =
  1496. iga1_crtc_reg.ver_total.reg_num;
  1497. reg = iga1_crtc_reg.ver_total.reg;
  1498. break;
  1499. case V_ADDR_INDEX:
  1500. reg_value =
  1501. IGA1_VER_ADDR_FORMULA(device_timing.
  1502. ver_addr);
  1503. viafb_load_reg_num =
  1504. iga1_crtc_reg.ver_addr.reg_num;
  1505. reg = iga1_crtc_reg.ver_addr.reg;
  1506. break;
  1507. case V_BLANK_START_INDEX:
  1508. reg_value =
  1509. IGA1_VER_BLANK_START_FORMULA
  1510. (device_timing.ver_blank_start);
  1511. viafb_load_reg_num =
  1512. iga1_crtc_reg.ver_blank_start.reg_num;
  1513. reg = iga1_crtc_reg.ver_blank_start.reg;
  1514. break;
  1515. case V_BLANK_END_INDEX:
  1516. reg_value =
  1517. IGA1_VER_BLANK_END_FORMULA
  1518. (device_timing.ver_blank_start,
  1519. device_timing.ver_blank_end);
  1520. viafb_load_reg_num =
  1521. iga1_crtc_reg.ver_blank_end.reg_num;
  1522. reg = iga1_crtc_reg.ver_blank_end.reg;
  1523. break;
  1524. case V_SYNC_START_INDEX:
  1525. reg_value =
  1526. IGA1_VER_SYNC_START_FORMULA
  1527. (device_timing.ver_sync_start);
  1528. viafb_load_reg_num =
  1529. iga1_crtc_reg.ver_sync_start.reg_num;
  1530. reg = iga1_crtc_reg.ver_sync_start.reg;
  1531. break;
  1532. case V_SYNC_END_INDEX:
  1533. reg_value =
  1534. IGA1_VER_SYNC_END_FORMULA
  1535. (device_timing.ver_sync_start,
  1536. device_timing.ver_sync_end);
  1537. viafb_load_reg_num =
  1538. iga1_crtc_reg.ver_sync_end.reg_num;
  1539. reg = iga1_crtc_reg.ver_sync_end.reg;
  1540. break;
  1541. }
  1542. }
  1543. if (set_iga == IGA2) {
  1544. switch (i) {
  1545. case H_TOTAL_INDEX:
  1546. reg_value =
  1547. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1548. hor_total);
  1549. viafb_load_reg_num =
  1550. iga2_crtc_reg.hor_total.reg_num;
  1551. reg = iga2_crtc_reg.hor_total.reg;
  1552. break;
  1553. case H_ADDR_INDEX:
  1554. reg_value =
  1555. IGA2_HOR_ADDR_FORMULA(device_timing.
  1556. hor_addr);
  1557. viafb_load_reg_num =
  1558. iga2_crtc_reg.hor_addr.reg_num;
  1559. reg = iga2_crtc_reg.hor_addr.reg;
  1560. break;
  1561. case H_BLANK_START_INDEX:
  1562. reg_value =
  1563. IGA2_HOR_BLANK_START_FORMULA
  1564. (device_timing.hor_blank_start);
  1565. viafb_load_reg_num =
  1566. iga2_crtc_reg.hor_blank_start.reg_num;
  1567. reg = iga2_crtc_reg.hor_blank_start.reg;
  1568. break;
  1569. case H_BLANK_END_INDEX:
  1570. reg_value =
  1571. IGA2_HOR_BLANK_END_FORMULA
  1572. (device_timing.hor_blank_start,
  1573. device_timing.hor_blank_end);
  1574. viafb_load_reg_num =
  1575. iga2_crtc_reg.hor_blank_end.reg_num;
  1576. reg = iga2_crtc_reg.hor_blank_end.reg;
  1577. break;
  1578. case H_SYNC_START_INDEX:
  1579. reg_value =
  1580. IGA2_HOR_SYNC_START_FORMULA
  1581. (device_timing.hor_sync_start);
  1582. if (UNICHROME_CN700 <=
  1583. viaparinfo->chip_info->gfx_chip_name)
  1584. viafb_load_reg_num =
  1585. iga2_crtc_reg.hor_sync_start.
  1586. reg_num;
  1587. else
  1588. viafb_load_reg_num = 3;
  1589. reg = iga2_crtc_reg.hor_sync_start.reg;
  1590. break;
  1591. case H_SYNC_END_INDEX:
  1592. reg_value =
  1593. IGA2_HOR_SYNC_END_FORMULA
  1594. (device_timing.hor_sync_start,
  1595. device_timing.hor_sync_end);
  1596. viafb_load_reg_num =
  1597. iga2_crtc_reg.hor_sync_end.reg_num;
  1598. reg = iga2_crtc_reg.hor_sync_end.reg;
  1599. break;
  1600. case V_TOTAL_INDEX:
  1601. reg_value =
  1602. IGA2_VER_TOTAL_FORMULA(device_timing.
  1603. ver_total);
  1604. viafb_load_reg_num =
  1605. iga2_crtc_reg.ver_total.reg_num;
  1606. reg = iga2_crtc_reg.ver_total.reg;
  1607. break;
  1608. case V_ADDR_INDEX:
  1609. reg_value =
  1610. IGA2_VER_ADDR_FORMULA(device_timing.
  1611. ver_addr);
  1612. viafb_load_reg_num =
  1613. iga2_crtc_reg.ver_addr.reg_num;
  1614. reg = iga2_crtc_reg.ver_addr.reg;
  1615. break;
  1616. case V_BLANK_START_INDEX:
  1617. reg_value =
  1618. IGA2_VER_BLANK_START_FORMULA
  1619. (device_timing.ver_blank_start);
  1620. viafb_load_reg_num =
  1621. iga2_crtc_reg.ver_blank_start.reg_num;
  1622. reg = iga2_crtc_reg.ver_blank_start.reg;
  1623. break;
  1624. case V_BLANK_END_INDEX:
  1625. reg_value =
  1626. IGA2_VER_BLANK_END_FORMULA
  1627. (device_timing.ver_blank_start,
  1628. device_timing.ver_blank_end);
  1629. viafb_load_reg_num =
  1630. iga2_crtc_reg.ver_blank_end.reg_num;
  1631. reg = iga2_crtc_reg.ver_blank_end.reg;
  1632. break;
  1633. case V_SYNC_START_INDEX:
  1634. reg_value =
  1635. IGA2_VER_SYNC_START_FORMULA
  1636. (device_timing.ver_sync_start);
  1637. viafb_load_reg_num =
  1638. iga2_crtc_reg.ver_sync_start.reg_num;
  1639. reg = iga2_crtc_reg.ver_sync_start.reg;
  1640. break;
  1641. case V_SYNC_END_INDEX:
  1642. reg_value =
  1643. IGA2_VER_SYNC_END_FORMULA
  1644. (device_timing.ver_sync_start,
  1645. device_timing.ver_sync_end);
  1646. viafb_load_reg_num =
  1647. iga2_crtc_reg.ver_sync_end.reg_num;
  1648. reg = iga2_crtc_reg.ver_sync_end.reg;
  1649. break;
  1650. }
  1651. }
  1652. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1653. }
  1654. viafb_lock_crt();
  1655. }
  1656. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1657. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1658. {
  1659. struct display_timing crt_reg;
  1660. int i;
  1661. int index = 0;
  1662. int h_addr, v_addr;
  1663. u32 pll_D_N, clock, refresh = viafb_refresh;
  1664. if (viafb_SAMM_ON && set_iga == IGA2)
  1665. refresh = viafb_refresh1;
  1666. for (i = 0; i < video_mode->mode_array; i++) {
  1667. index = i;
  1668. if (crt_table[i].refresh_rate == refresh)
  1669. break;
  1670. }
  1671. crt_reg = crt_table[index].crtc;
  1672. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1673. /* So we would delete border. */
  1674. if ((viafb_LCD_ON | viafb_DVI_ON)
  1675. && video_mode->crtc[0].crtc.hor_addr == 640
  1676. && video_mode->crtc[0].crtc.ver_addr == 480
  1677. && refresh == 60) {
  1678. /* The border is 8 pixels. */
  1679. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1680. /* Blanking time should add left and right borders. */
  1681. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1682. }
  1683. h_addr = crt_reg.hor_addr;
  1684. v_addr = crt_reg.ver_addr;
  1685. if (set_iga == IGA1) {
  1686. viafb_unlock_crt();
  1687. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1688. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1689. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1690. }
  1691. switch (set_iga) {
  1692. case IGA1:
  1693. viafb_load_crtc_timing(crt_reg, IGA1);
  1694. break;
  1695. case IGA2:
  1696. viafb_load_crtc_timing(crt_reg, IGA2);
  1697. break;
  1698. }
  1699. load_fix_bit_crtc_reg();
  1700. viafb_lock_crt();
  1701. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1702. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1703. /* load FIFO */
  1704. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1705. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1706. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1707. clock = crt_reg.hor_total * crt_reg.ver_total
  1708. * crt_table[index].refresh_rate;
  1709. pll_D_N = viafb_get_clk_value(clock);
  1710. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1711. viafb_set_vclock(pll_D_N, set_iga);
  1712. }
  1713. void __devinit viafb_init_chip_info(int chip_type)
  1714. {
  1715. init_gfx_chip_info(chip_type);
  1716. init_tmds_chip_info();
  1717. init_lvds_chip_info();
  1718. viaparinfo->crt_setting_info->iga_path = IGA1;
  1719. /*Set IGA path for each device */
  1720. viafb_set_iga_path();
  1721. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1722. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1723. viaparinfo->lvds_setting_info2->display_method =
  1724. viaparinfo->lvds_setting_info->display_method;
  1725. viaparinfo->lvds_setting_info2->lcd_mode =
  1726. viaparinfo->lvds_setting_info->lcd_mode;
  1727. }
  1728. void viafb_update_device_setting(int hres, int vres, int bpp, int flag)
  1729. {
  1730. if (flag == 0) {
  1731. viaparinfo->tmds_setting_info->h_active = hres;
  1732. viaparinfo->tmds_setting_info->v_active = vres;
  1733. viaparinfo->lvds_setting_info->h_active = hres;
  1734. viaparinfo->lvds_setting_info->v_active = vres;
  1735. viaparinfo->lvds_setting_info->bpp = bpp;
  1736. viaparinfo->lvds_setting_info2->h_active = hres;
  1737. viaparinfo->lvds_setting_info2->v_active = vres;
  1738. viaparinfo->lvds_setting_info2->bpp = bpp;
  1739. } else {
  1740. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1741. viaparinfo->tmds_setting_info->h_active = hres;
  1742. viaparinfo->tmds_setting_info->v_active = vres;
  1743. }
  1744. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1745. viaparinfo->lvds_setting_info->h_active = hres;
  1746. viaparinfo->lvds_setting_info->v_active = vres;
  1747. viaparinfo->lvds_setting_info->bpp = bpp;
  1748. }
  1749. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1750. viaparinfo->lvds_setting_info2->h_active = hres;
  1751. viaparinfo->lvds_setting_info2->v_active = vres;
  1752. viaparinfo->lvds_setting_info2->bpp = bpp;
  1753. }
  1754. }
  1755. }
  1756. static void __devinit init_gfx_chip_info(int chip_type)
  1757. {
  1758. u8 tmp;
  1759. viaparinfo->chip_info->gfx_chip_name = chip_type;
  1760. /* Check revision of CLE266 Chip */
  1761. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1762. /* CR4F only define in CLE266.CX chip */
  1763. tmp = viafb_read_reg(VIACR, CR4F);
  1764. viafb_write_reg(CR4F, VIACR, 0x55);
  1765. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1766. viaparinfo->chip_info->gfx_chip_revision =
  1767. CLE266_REVISION_AX;
  1768. else
  1769. viaparinfo->chip_info->gfx_chip_revision =
  1770. CLE266_REVISION_CX;
  1771. /* restore orignal CR4F value */
  1772. viafb_write_reg(CR4F, VIACR, tmp);
  1773. }
  1774. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1775. tmp = viafb_read_reg(VIASR, SR43);
  1776. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1777. if (tmp & 0x02) {
  1778. viaparinfo->chip_info->gfx_chip_revision =
  1779. CX700_REVISION_700M2;
  1780. } else if (tmp & 0x40) {
  1781. viaparinfo->chip_info->gfx_chip_revision =
  1782. CX700_REVISION_700M;
  1783. } else {
  1784. viaparinfo->chip_info->gfx_chip_revision =
  1785. CX700_REVISION_700;
  1786. }
  1787. }
  1788. /* Determine which 2D engine we have */
  1789. switch (viaparinfo->chip_info->gfx_chip_name) {
  1790. case UNICHROME_VX800:
  1791. case UNICHROME_VX855:
  1792. case UNICHROME_VX900:
  1793. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
  1794. break;
  1795. case UNICHROME_K8M890:
  1796. case UNICHROME_P4M900:
  1797. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
  1798. break;
  1799. default:
  1800. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
  1801. break;
  1802. }
  1803. }
  1804. static void __devinit init_tmds_chip_info(void)
  1805. {
  1806. viafb_tmds_trasmitter_identify();
  1807. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1808. output_interface) {
  1809. switch (viaparinfo->chip_info->gfx_chip_name) {
  1810. case UNICHROME_CX700:
  1811. {
  1812. /* we should check support by hardware layout.*/
  1813. if ((viafb_display_hardware_layout ==
  1814. HW_LAYOUT_DVI_ONLY)
  1815. || (viafb_display_hardware_layout ==
  1816. HW_LAYOUT_LCD_DVI)) {
  1817. viaparinfo->chip_info->tmds_chip_info.
  1818. output_interface = INTERFACE_TMDS;
  1819. } else {
  1820. viaparinfo->chip_info->tmds_chip_info.
  1821. output_interface =
  1822. INTERFACE_NONE;
  1823. }
  1824. break;
  1825. }
  1826. case UNICHROME_K8M890:
  1827. case UNICHROME_P4M900:
  1828. case UNICHROME_P4M890:
  1829. /* TMDS on PCIE, we set DFPLOW as default. */
  1830. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1831. INTERFACE_DFP_LOW;
  1832. break;
  1833. default:
  1834. {
  1835. /* set DVP1 default for DVI */
  1836. viaparinfo->chip_info->tmds_chip_info
  1837. .output_interface = INTERFACE_DVP1;
  1838. }
  1839. }
  1840. }
  1841. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1842. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1843. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  1844. &viaparinfo->shared->tmds_setting_info);
  1845. }
  1846. static void __devinit init_lvds_chip_info(void)
  1847. {
  1848. viafb_lvds_trasmitter_identify();
  1849. viafb_init_lcd_size();
  1850. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1851. viaparinfo->lvds_setting_info);
  1852. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1853. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1854. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1855. }
  1856. /*If CX700,two singel LCD, we need to reassign
  1857. LCD interface to different LVDS port */
  1858. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1859. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1860. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1861. lvds_chip_name) && (INTEGRATED_LVDS ==
  1862. viaparinfo->chip_info->
  1863. lvds_chip_info2.lvds_chip_name)) {
  1864. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1865. INTERFACE_LVDS0;
  1866. viaparinfo->chip_info->lvds_chip_info2.
  1867. output_interface =
  1868. INTERFACE_LVDS1;
  1869. }
  1870. }
  1871. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1872. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1873. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1874. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1875. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1876. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1877. }
  1878. void __devinit viafb_init_dac(int set_iga)
  1879. {
  1880. int i;
  1881. u8 tmp;
  1882. if (set_iga == IGA1) {
  1883. /* access Primary Display's LUT */
  1884. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1885. /* turn off LCK */
  1886. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1887. for (i = 0; i < 256; i++) {
  1888. write_dac_reg(i, palLUT_table[i].red,
  1889. palLUT_table[i].green,
  1890. palLUT_table[i].blue);
  1891. }
  1892. /* turn on LCK */
  1893. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1894. } else {
  1895. tmp = viafb_read_reg(VIACR, CR6A);
  1896. /* access Secondary Display's LUT */
  1897. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1898. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1899. for (i = 0; i < 256; i++) {
  1900. write_dac_reg(i, palLUT_table[i].red,
  1901. palLUT_table[i].green,
  1902. palLUT_table[i].blue);
  1903. }
  1904. /* set IGA1 DAC for default */
  1905. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1906. viafb_write_reg(CR6A, VIACR, tmp);
  1907. }
  1908. }
  1909. static void device_screen_off(void)
  1910. {
  1911. /* turn off CRT screen (IGA1) */
  1912. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  1913. }
  1914. static void device_screen_on(void)
  1915. {
  1916. /* turn on CRT screen (IGA1) */
  1917. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  1918. }
  1919. static void set_display_channel(void)
  1920. {
  1921. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  1922. is keeped on lvds_setting_info2 */
  1923. if (viafb_LCD2_ON &&
  1924. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  1925. /* For dual channel LCD: */
  1926. /* Set to Dual LVDS channel. */
  1927. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1928. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  1929. /* For LCD+DFP: */
  1930. /* Set to LVDS1 + TMDS channel. */
  1931. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  1932. } else if (viafb_DVI_ON) {
  1933. /* Set to single TMDS channel. */
  1934. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  1935. } else if (viafb_LCD_ON) {
  1936. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  1937. /* For dual channel LCD: */
  1938. /* Set to Dual LVDS channel. */
  1939. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1940. } else {
  1941. /* Set to LVDS0 + LVDS1 channel. */
  1942. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  1943. }
  1944. }
  1945. }
  1946. static u8 get_sync(struct fb_info *info)
  1947. {
  1948. u8 polarity = 0;
  1949. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  1950. polarity |= VIA_HSYNC_NEGATIVE;
  1951. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  1952. polarity |= VIA_VSYNC_NEGATIVE;
  1953. return polarity;
  1954. }
  1955. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  1956. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  1957. {
  1958. int i, j;
  1959. int port;
  1960. u32 devices = viaparinfo->shared->iga1_devices
  1961. | viaparinfo->shared->iga2_devices;
  1962. u8 value, index, mask;
  1963. struct crt_mode_table *crt_timing;
  1964. struct crt_mode_table *crt_timing1 = NULL;
  1965. device_screen_off();
  1966. crt_timing = vmode_tbl->crtc;
  1967. if (viafb_SAMM_ON == 1) {
  1968. crt_timing1 = vmode_tbl1->crtc;
  1969. }
  1970. inb(VIAStatus);
  1971. outb(0x00, VIAAR);
  1972. /* Write Common Setting for Video Mode */
  1973. switch (viaparinfo->chip_info->gfx_chip_name) {
  1974. case UNICHROME_CLE266:
  1975. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  1976. break;
  1977. case UNICHROME_K400:
  1978. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  1979. break;
  1980. case UNICHROME_K800:
  1981. case UNICHROME_PM800:
  1982. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  1983. break;
  1984. case UNICHROME_CN700:
  1985. case UNICHROME_K8M890:
  1986. case UNICHROME_P4M890:
  1987. case UNICHROME_P4M900:
  1988. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  1989. break;
  1990. case UNICHROME_CX700:
  1991. case UNICHROME_VX800:
  1992. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  1993. break;
  1994. case UNICHROME_VX855:
  1995. case UNICHROME_VX900:
  1996. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  1997. break;
  1998. }
  1999. viafb_write_regx(scaling_parameters, ARRAY_SIZE(scaling_parameters));
  2000. device_off();
  2001. via_set_state(devices, VIA_STATE_OFF);
  2002. /* Fill VPIT Parameters */
  2003. /* Write Misc Register */
  2004. outb(VPIT.Misc, VIA_MISC_REG_WRITE);
  2005. /* Write Sequencer */
  2006. for (i = 1; i <= StdSR; i++)
  2007. via_write_reg(VIASR, i, VPIT.SR[i - 1]);
  2008. viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
  2009. /* Write CRTC */
  2010. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  2011. /* Write Graphic Controller */
  2012. for (i = 0; i < StdGR; i++)
  2013. via_write_reg(VIAGR, i, VPIT.GR[i]);
  2014. /* Write Attribute Controller */
  2015. for (i = 0; i < StdAR; i++) {
  2016. inb(VIAStatus);
  2017. outb(i, VIAAR);
  2018. outb(VPIT.AR[i], VIAAR);
  2019. }
  2020. inb(VIAStatus);
  2021. outb(0x20, VIAAR);
  2022. /* Update Patch Register */
  2023. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  2024. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  2025. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  2026. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  2027. for (j = 0; j < res_patch_table[0].table_length; j++) {
  2028. index = res_patch_table[0].io_reg_table[j].index;
  2029. port = res_patch_table[0].io_reg_table[j].port;
  2030. value = res_patch_table[0].io_reg_table[j].value;
  2031. mask = res_patch_table[0].io_reg_table[j].mask;
  2032. viafb_write_reg_mask(index, port, value, mask);
  2033. }
  2034. }
  2035. via_set_primary_pitch(viafbinfo->fix.line_length);
  2036. via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2037. : viafbinfo->fix.line_length);
  2038. via_set_primary_color_depth(viaparinfo->depth);
  2039. via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  2040. : viaparinfo->depth);
  2041. via_set_source(viaparinfo->shared->iga1_devices, IGA1);
  2042. via_set_source(viaparinfo->shared->iga2_devices, IGA2);
  2043. if (viaparinfo->shared->iga2_devices)
  2044. enable_second_display_channel();
  2045. else
  2046. disable_second_display_channel();
  2047. /* Update Refresh Rate Setting */
  2048. /* Clear On Screen */
  2049. /* CRT set mode */
  2050. if (viafb_CRT_ON) {
  2051. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2052. IGA2)) {
  2053. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  2054. video_bpp1 / 8,
  2055. viaparinfo->crt_setting_info->iga_path);
  2056. } else {
  2057. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  2058. video_bpp / 8,
  2059. viaparinfo->crt_setting_info->iga_path);
  2060. }
  2061. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2062. to 8 alignment (1368),there is several pixels (2 pixels)
  2063. on right side of screen. */
  2064. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2065. viafb_unlock_crt();
  2066. viafb_write_reg(CR02, VIACR,
  2067. viafb_read_reg(VIACR, CR02) - 1);
  2068. viafb_lock_crt();
  2069. }
  2070. }
  2071. if (viafb_DVI_ON) {
  2072. if (viafb_SAMM_ON &&
  2073. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2074. viafb_dvi_set_mode(viafb_get_mode
  2075. (viaparinfo->tmds_setting_info->h_active,
  2076. viaparinfo->tmds_setting_info->
  2077. v_active),
  2078. video_bpp1, viaparinfo->
  2079. tmds_setting_info->iga_path);
  2080. } else {
  2081. viafb_dvi_set_mode(viafb_get_mode
  2082. (viaparinfo->tmds_setting_info->h_active,
  2083. viaparinfo->
  2084. tmds_setting_info->v_active),
  2085. video_bpp, viaparinfo->
  2086. tmds_setting_info->iga_path);
  2087. }
  2088. }
  2089. if (viafb_LCD_ON) {
  2090. if (viafb_SAMM_ON &&
  2091. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2092. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2093. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2094. lvds_setting_info,
  2095. &viaparinfo->chip_info->lvds_chip_info);
  2096. } else {
  2097. /* IGA1 doesn't have LCD scaling, so set it center. */
  2098. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2099. viaparinfo->lvds_setting_info->display_method =
  2100. LCD_CENTERING;
  2101. }
  2102. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2103. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2104. lvds_setting_info,
  2105. &viaparinfo->chip_info->lvds_chip_info);
  2106. }
  2107. }
  2108. if (viafb_LCD2_ON) {
  2109. if (viafb_SAMM_ON &&
  2110. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2111. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2112. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2113. lvds_setting_info2,
  2114. &viaparinfo->chip_info->lvds_chip_info2);
  2115. } else {
  2116. /* IGA1 doesn't have LCD scaling, so set it center. */
  2117. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2118. viaparinfo->lvds_setting_info2->display_method =
  2119. LCD_CENTERING;
  2120. }
  2121. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2122. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2123. lvds_setting_info2,
  2124. &viaparinfo->chip_info->lvds_chip_info2);
  2125. }
  2126. }
  2127. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2128. && (viafb_LCD_ON || viafb_DVI_ON))
  2129. set_display_channel();
  2130. /* If set mode normally, save resolution information for hot-plug . */
  2131. if (!viafb_hotplug) {
  2132. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2133. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2134. viafb_hotplug_bpp = video_bpp;
  2135. viafb_hotplug_refresh = viafb_refresh;
  2136. if (viafb_DVI_ON)
  2137. viafb_DeviceStatus = DVI_Device;
  2138. else
  2139. viafb_DeviceStatus = CRT_Device;
  2140. }
  2141. device_on();
  2142. if (!viafb_dual_fb)
  2143. via_set_sync_polarity(devices, get_sync(viafbinfo));
  2144. else {
  2145. via_set_sync_polarity(viaparinfo->shared->iga1_devices,
  2146. get_sync(viafbinfo));
  2147. via_set_sync_polarity(viaparinfo->shared->iga2_devices,
  2148. get_sync(viafbinfo1));
  2149. }
  2150. via_set_state(devices, VIA_STATE_ON);
  2151. device_screen_on();
  2152. return 1;
  2153. }
  2154. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2155. {
  2156. int i;
  2157. struct crt_mode_table *best;
  2158. struct VideoModeTable *vmode = viafb_get_mode(hres, vres);
  2159. if (!vmode)
  2160. return RES_640X480_60HZ_PIXCLOCK;
  2161. best = &vmode->crtc[0];
  2162. for (i = 1; i < vmode->mode_array; i++) {
  2163. if (abs(vmode->crtc[i].refresh_rate - vmode_refresh)
  2164. < abs(best->refresh_rate - vmode_refresh))
  2165. best = &vmode->crtc[i];
  2166. }
  2167. return 1000000000 / (best->crtc.hor_total * best->crtc.ver_total)
  2168. * 1000 / best->refresh_rate;
  2169. }
  2170. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2171. {
  2172. int i;
  2173. struct crt_mode_table *best;
  2174. struct VideoModeTable *vmode = viafb_get_mode(hres, vres);
  2175. if (!vmode)
  2176. return 60;
  2177. best = &vmode->crtc[0];
  2178. for (i = 1; i < vmode->mode_array; i++) {
  2179. if (abs(vmode->crtc[i].refresh_rate - long_refresh)
  2180. < abs(best->refresh_rate - long_refresh))
  2181. best = &vmode->crtc[i];
  2182. }
  2183. if (abs(best->refresh_rate - long_refresh) > 3)
  2184. return 60;
  2185. return best->refresh_rate;
  2186. }
  2187. static void device_off(void)
  2188. {
  2189. viafb_dvi_disable();
  2190. viafb_lcd_disable();
  2191. }
  2192. static void device_on(void)
  2193. {
  2194. if (viafb_DVI_ON == 1)
  2195. viafb_dvi_enable();
  2196. if (viafb_LCD_ON == 1)
  2197. viafb_lcd_enable();
  2198. }
  2199. static void enable_second_display_channel(void)
  2200. {
  2201. /* to enable second display channel. */
  2202. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2203. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2204. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2205. }
  2206. static void disable_second_display_channel(void)
  2207. {
  2208. /* to disable second display channel. */
  2209. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2210. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2211. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2212. }
  2213. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2214. *p_gfx_dpa_setting)
  2215. {
  2216. switch (output_interface) {
  2217. case INTERFACE_DVP0:
  2218. {
  2219. /* DVP0 Clock Polarity and Adjust: */
  2220. viafb_write_reg_mask(CR96, VIACR,
  2221. p_gfx_dpa_setting->DVP0, 0x0F);
  2222. /* DVP0 Clock and Data Pads Driving: */
  2223. viafb_write_reg_mask(SR1E, VIASR,
  2224. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2225. viafb_write_reg_mask(SR2A, VIASR,
  2226. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2227. BIT4);
  2228. viafb_write_reg_mask(SR1B, VIASR,
  2229. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2230. viafb_write_reg_mask(SR2A, VIASR,
  2231. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2232. break;
  2233. }
  2234. case INTERFACE_DVP1:
  2235. {
  2236. /* DVP1 Clock Polarity and Adjust: */
  2237. viafb_write_reg_mask(CR9B, VIACR,
  2238. p_gfx_dpa_setting->DVP1, 0x0F);
  2239. /* DVP1 Clock and Data Pads Driving: */
  2240. viafb_write_reg_mask(SR65, VIASR,
  2241. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2242. break;
  2243. }
  2244. case INTERFACE_DFP_HIGH:
  2245. {
  2246. viafb_write_reg_mask(CR97, VIACR,
  2247. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2248. break;
  2249. }
  2250. case INTERFACE_DFP_LOW:
  2251. {
  2252. viafb_write_reg_mask(CR99, VIACR,
  2253. p_gfx_dpa_setting->DFPLow, 0x0F);
  2254. break;
  2255. }
  2256. case INTERFACE_DFP:
  2257. {
  2258. viafb_write_reg_mask(CR97, VIACR,
  2259. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2260. viafb_write_reg_mask(CR99, VIACR,
  2261. p_gfx_dpa_setting->DFPLow, 0x0F);
  2262. break;
  2263. }
  2264. }
  2265. }
  2266. /*According var's xres, yres fill var's other timing information*/
  2267. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2268. struct VideoModeTable *vmode_tbl)
  2269. {
  2270. struct crt_mode_table *crt_timing = NULL;
  2271. struct display_timing crt_reg;
  2272. int i = 0, index = 0;
  2273. crt_timing = vmode_tbl->crtc;
  2274. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2275. index = i;
  2276. if (crt_timing[i].refresh_rate == refresh)
  2277. break;
  2278. }
  2279. crt_reg = crt_timing[index].crtc;
  2280. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2281. var->left_margin =
  2282. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2283. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2284. var->hsync_len = crt_reg.hor_sync_end;
  2285. var->upper_margin =
  2286. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2287. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2288. var->vsync_len = crt_reg.ver_sync_end;
  2289. var->sync = 0;
  2290. if (crt_timing[index].h_sync_polarity == POSITIVE)
  2291. var->sync |= FB_SYNC_HOR_HIGH_ACT;
  2292. if (crt_timing[index].v_sync_polarity == POSITIVE)
  2293. var->sync |= FB_SYNC_VERT_HIGH_ACT;
  2294. }