mv643xx_eth.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/ip.h>
  41. #include <linux/tcp.h>
  42. #include <linux/udp.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/delay.h>
  45. #include <linux/ethtool.h>
  46. #include <linux/platform_device.h>
  47. #include <linux/module.h>
  48. #include <linux/kernel.h>
  49. #include <linux/spinlock.h>
  50. #include <linux/workqueue.h>
  51. #include <linux/phy.h>
  52. #include <linux/mv643xx_eth.h>
  53. #include <linux/io.h>
  54. #include <linux/types.h>
  55. #include <linux/inet_lro.h>
  56. #include <asm/system.h>
  57. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  58. static char mv643xx_eth_driver_version[] = "1.4";
  59. /*
  60. * Registers shared between all ports.
  61. */
  62. #define PHY_ADDR 0x0000
  63. #define SMI_REG 0x0004
  64. #define SMI_BUSY 0x10000000
  65. #define SMI_READ_VALID 0x08000000
  66. #define SMI_OPCODE_READ 0x04000000
  67. #define SMI_OPCODE_WRITE 0x00000000
  68. #define ERR_INT_CAUSE 0x0080
  69. #define ERR_INT_SMI_DONE 0x00000010
  70. #define ERR_INT_MASK 0x0084
  71. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  72. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  73. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  74. #define WINDOW_BAR_ENABLE 0x0290
  75. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  76. /*
  77. * Main per-port registers. These live at offset 0x0400 for
  78. * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
  79. */
  80. #define PORT_CONFIG 0x0000
  81. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  82. #define PORT_CONFIG_EXT 0x0004
  83. #define MAC_ADDR_LOW 0x0014
  84. #define MAC_ADDR_HIGH 0x0018
  85. #define SDMA_CONFIG 0x001c
  86. #define PORT_SERIAL_CONTROL 0x003c
  87. #define PORT_STATUS 0x0044
  88. #define TX_FIFO_EMPTY 0x00000400
  89. #define TX_IN_PROGRESS 0x00000080
  90. #define PORT_SPEED_MASK 0x00000030
  91. #define PORT_SPEED_1000 0x00000010
  92. #define PORT_SPEED_100 0x00000020
  93. #define PORT_SPEED_10 0x00000000
  94. #define FLOW_CONTROL_ENABLED 0x00000008
  95. #define FULL_DUPLEX 0x00000004
  96. #define LINK_UP 0x00000002
  97. #define TXQ_COMMAND 0x0048
  98. #define TXQ_FIX_PRIO_CONF 0x004c
  99. #define TX_BW_RATE 0x0050
  100. #define TX_BW_MTU 0x0058
  101. #define TX_BW_BURST 0x005c
  102. #define INT_CAUSE 0x0060
  103. #define INT_TX_END 0x07f80000
  104. #define INT_RX 0x000003fc
  105. #define INT_EXT 0x00000002
  106. #define INT_CAUSE_EXT 0x0064
  107. #define INT_EXT_LINK_PHY 0x00110000
  108. #define INT_EXT_TX 0x000000ff
  109. #define INT_MASK 0x0068
  110. #define INT_MASK_EXT 0x006c
  111. #define TX_FIFO_URGENT_THRESHOLD 0x0074
  112. #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
  113. #define TX_BW_RATE_MOVED 0x00e0
  114. #define TX_BW_MTU_MOVED 0x00e8
  115. #define TX_BW_BURST_MOVED 0x00ec
  116. #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
  117. #define RXQ_COMMAND 0x0280
  118. #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
  119. #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
  120. #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
  121. #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
  122. /*
  123. * Misc per-port registers.
  124. */
  125. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  126. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  127. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  128. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  129. /*
  130. * SDMA configuration register.
  131. */
  132. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  133. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  134. #define BLM_RX_NO_SWAP (1 << 4)
  135. #define BLM_TX_NO_SWAP (1 << 5)
  136. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  137. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  138. #if defined(__BIG_ENDIAN)
  139. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  140. (RX_BURST_SIZE_4_64BIT | \
  141. TX_BURST_SIZE_4_64BIT)
  142. #elif defined(__LITTLE_ENDIAN)
  143. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  144. (RX_BURST_SIZE_4_64BIT | \
  145. BLM_RX_NO_SWAP | \
  146. BLM_TX_NO_SWAP | \
  147. TX_BURST_SIZE_4_64BIT)
  148. #else
  149. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  150. #endif
  151. /*
  152. * Port serial control register.
  153. */
  154. #define SET_MII_SPEED_TO_100 (1 << 24)
  155. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  156. #define SET_FULL_DUPLEX_MODE (1 << 21)
  157. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  158. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  159. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  160. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  161. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  162. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  163. #define FORCE_LINK_PASS (1 << 1)
  164. #define SERIAL_PORT_ENABLE (1 << 0)
  165. #define DEFAULT_RX_QUEUE_SIZE 128
  166. #define DEFAULT_TX_QUEUE_SIZE 256
  167. /*
  168. * RX/TX descriptors.
  169. */
  170. #if defined(__BIG_ENDIAN)
  171. struct rx_desc {
  172. u16 byte_cnt; /* Descriptor buffer byte count */
  173. u16 buf_size; /* Buffer size */
  174. u32 cmd_sts; /* Descriptor command status */
  175. u32 next_desc_ptr; /* Next descriptor pointer */
  176. u32 buf_ptr; /* Descriptor buffer pointer */
  177. };
  178. struct tx_desc {
  179. u16 byte_cnt; /* buffer byte count */
  180. u16 l4i_chk; /* CPU provided TCP checksum */
  181. u32 cmd_sts; /* Command/status field */
  182. u32 next_desc_ptr; /* Pointer to next descriptor */
  183. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  184. };
  185. #elif defined(__LITTLE_ENDIAN)
  186. struct rx_desc {
  187. u32 cmd_sts; /* Descriptor command status */
  188. u16 buf_size; /* Buffer size */
  189. u16 byte_cnt; /* Descriptor buffer byte count */
  190. u32 buf_ptr; /* Descriptor buffer pointer */
  191. u32 next_desc_ptr; /* Next descriptor pointer */
  192. };
  193. struct tx_desc {
  194. u32 cmd_sts; /* Command/status field */
  195. u16 l4i_chk; /* CPU provided TCP checksum */
  196. u16 byte_cnt; /* buffer byte count */
  197. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  198. u32 next_desc_ptr; /* Pointer to next descriptor */
  199. };
  200. #else
  201. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  202. #endif
  203. /* RX & TX descriptor command */
  204. #define BUFFER_OWNED_BY_DMA 0x80000000
  205. /* RX & TX descriptor status */
  206. #define ERROR_SUMMARY 0x00000001
  207. /* RX descriptor status */
  208. #define LAYER_4_CHECKSUM_OK 0x40000000
  209. #define RX_ENABLE_INTERRUPT 0x20000000
  210. #define RX_FIRST_DESC 0x08000000
  211. #define RX_LAST_DESC 0x04000000
  212. #define RX_IP_HDR_OK 0x02000000
  213. #define RX_PKT_IS_IPV4 0x01000000
  214. #define RX_PKT_IS_ETHERNETV2 0x00800000
  215. #define RX_PKT_LAYER4_TYPE_MASK 0x00600000
  216. #define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
  217. #define RX_PKT_IS_VLAN_TAGGED 0x00080000
  218. /* TX descriptor command */
  219. #define TX_ENABLE_INTERRUPT 0x00800000
  220. #define GEN_CRC 0x00400000
  221. #define TX_FIRST_DESC 0x00200000
  222. #define TX_LAST_DESC 0x00100000
  223. #define ZERO_PADDING 0x00080000
  224. #define GEN_IP_V4_CHECKSUM 0x00040000
  225. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  226. #define UDP_FRAME 0x00010000
  227. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  228. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  229. #define TX_IHL_SHIFT 11
  230. /* global *******************************************************************/
  231. struct mv643xx_eth_shared_private {
  232. /*
  233. * Ethernet controller base address.
  234. */
  235. void __iomem *base;
  236. /*
  237. * Points at the right SMI instance to use.
  238. */
  239. struct mv643xx_eth_shared_private *smi;
  240. /*
  241. * Provides access to local SMI interface.
  242. */
  243. struct mii_bus *smi_bus;
  244. /*
  245. * If we have access to the error interrupt pin (which is
  246. * somewhat misnamed as it not only reflects internal errors
  247. * but also reflects SMI completion), use that to wait for
  248. * SMI access completion instead of polling the SMI busy bit.
  249. */
  250. int err_interrupt;
  251. wait_queue_head_t smi_busy_wait;
  252. /*
  253. * Per-port MBUS window access register value.
  254. */
  255. u32 win_protect;
  256. /*
  257. * Hardware-specific parameters.
  258. */
  259. unsigned int t_clk;
  260. int extended_rx_coal_limit;
  261. int tx_bw_control;
  262. };
  263. #define TX_BW_CONTROL_ABSENT 0
  264. #define TX_BW_CONTROL_OLD_LAYOUT 1
  265. #define TX_BW_CONTROL_NEW_LAYOUT 2
  266. static int mv643xx_eth_open(struct net_device *dev);
  267. static int mv643xx_eth_stop(struct net_device *dev);
  268. /* per-port *****************************************************************/
  269. struct mib_counters {
  270. u64 good_octets_received;
  271. u32 bad_octets_received;
  272. u32 internal_mac_transmit_err;
  273. u32 good_frames_received;
  274. u32 bad_frames_received;
  275. u32 broadcast_frames_received;
  276. u32 multicast_frames_received;
  277. u32 frames_64_octets;
  278. u32 frames_65_to_127_octets;
  279. u32 frames_128_to_255_octets;
  280. u32 frames_256_to_511_octets;
  281. u32 frames_512_to_1023_octets;
  282. u32 frames_1024_to_max_octets;
  283. u64 good_octets_sent;
  284. u32 good_frames_sent;
  285. u32 excessive_collision;
  286. u32 multicast_frames_sent;
  287. u32 broadcast_frames_sent;
  288. u32 unrec_mac_control_received;
  289. u32 fc_sent;
  290. u32 good_fc_received;
  291. u32 bad_fc_received;
  292. u32 undersize_received;
  293. u32 fragments_received;
  294. u32 oversize_received;
  295. u32 jabber_received;
  296. u32 mac_receive_error;
  297. u32 bad_crc_event;
  298. u32 collision;
  299. u32 late_collision;
  300. };
  301. struct lro_counters {
  302. u32 lro_aggregated;
  303. u32 lro_flushed;
  304. u32 lro_no_desc;
  305. };
  306. struct rx_queue {
  307. int index;
  308. int rx_ring_size;
  309. int rx_desc_count;
  310. int rx_curr_desc;
  311. int rx_used_desc;
  312. struct rx_desc *rx_desc_area;
  313. dma_addr_t rx_desc_dma;
  314. int rx_desc_area_size;
  315. struct sk_buff **rx_skb;
  316. #ifdef CONFIG_MV643XX_ETH_LRO
  317. struct net_lro_mgr lro_mgr;
  318. struct net_lro_desc lro_arr[8];
  319. #endif
  320. };
  321. struct tx_queue {
  322. int index;
  323. int tx_ring_size;
  324. int tx_desc_count;
  325. int tx_curr_desc;
  326. int tx_used_desc;
  327. struct tx_desc *tx_desc_area;
  328. dma_addr_t tx_desc_dma;
  329. int tx_desc_area_size;
  330. struct sk_buff_head tx_skb;
  331. unsigned long tx_packets;
  332. unsigned long tx_bytes;
  333. unsigned long tx_dropped;
  334. };
  335. struct mv643xx_eth_private {
  336. struct mv643xx_eth_shared_private *shared;
  337. void __iomem *base;
  338. int port_num;
  339. struct net_device *dev;
  340. struct phy_device *phy;
  341. struct timer_list mib_counters_timer;
  342. spinlock_t mib_counters_lock;
  343. struct mib_counters mib_counters;
  344. struct lro_counters lro_counters;
  345. struct work_struct tx_timeout_task;
  346. struct napi_struct napi;
  347. u8 work_link;
  348. u8 work_tx;
  349. u8 work_tx_end;
  350. u8 work_rx;
  351. u8 work_rx_refill;
  352. u8 work_rx_oom;
  353. int skb_size;
  354. struct sk_buff_head rx_recycle;
  355. /*
  356. * RX state.
  357. */
  358. int rx_ring_size;
  359. unsigned long rx_desc_sram_addr;
  360. int rx_desc_sram_size;
  361. int rxq_count;
  362. struct timer_list rx_oom;
  363. struct rx_queue rxq[8];
  364. /*
  365. * TX state.
  366. */
  367. int tx_ring_size;
  368. unsigned long tx_desc_sram_addr;
  369. int tx_desc_sram_size;
  370. int txq_count;
  371. struct tx_queue txq[8];
  372. };
  373. /* port register accessors **************************************************/
  374. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  375. {
  376. return readl(mp->shared->base + offset);
  377. }
  378. static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
  379. {
  380. return readl(mp->base + offset);
  381. }
  382. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  383. {
  384. writel(data, mp->shared->base + offset);
  385. }
  386. static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
  387. {
  388. writel(data, mp->base + offset);
  389. }
  390. /* rxq/txq helper functions *************************************************/
  391. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  392. {
  393. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  394. }
  395. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  396. {
  397. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  398. }
  399. static void rxq_enable(struct rx_queue *rxq)
  400. {
  401. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  402. wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
  403. }
  404. static void rxq_disable(struct rx_queue *rxq)
  405. {
  406. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  407. u8 mask = 1 << rxq->index;
  408. wrlp(mp, RXQ_COMMAND, mask << 8);
  409. while (rdlp(mp, RXQ_COMMAND) & mask)
  410. udelay(10);
  411. }
  412. static void txq_reset_hw_ptr(struct tx_queue *txq)
  413. {
  414. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  415. u32 addr;
  416. addr = (u32)txq->tx_desc_dma;
  417. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  418. wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
  419. }
  420. static void txq_enable(struct tx_queue *txq)
  421. {
  422. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  423. wrlp(mp, TXQ_COMMAND, 1 << txq->index);
  424. }
  425. static void txq_disable(struct tx_queue *txq)
  426. {
  427. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  428. u8 mask = 1 << txq->index;
  429. wrlp(mp, TXQ_COMMAND, mask << 8);
  430. while (rdlp(mp, TXQ_COMMAND) & mask)
  431. udelay(10);
  432. }
  433. static void txq_maybe_wake(struct tx_queue *txq)
  434. {
  435. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  436. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  437. if (netif_tx_queue_stopped(nq)) {
  438. __netif_tx_lock(nq, smp_processor_id());
  439. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
  440. netif_tx_wake_queue(nq);
  441. __netif_tx_unlock(nq);
  442. }
  443. }
  444. /* rx napi ******************************************************************/
  445. #ifdef CONFIG_MV643XX_ETH_LRO
  446. static int
  447. mv643xx_get_skb_header(struct sk_buff *skb, void **iphdr, void **tcph,
  448. u64 *hdr_flags, void *priv)
  449. {
  450. unsigned long cmd_sts = (unsigned long)priv;
  451. /*
  452. * Make sure that this packet is Ethernet II, is not VLAN
  453. * tagged, is IPv4, has a valid IP header, and is TCP.
  454. */
  455. if ((cmd_sts & (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
  456. RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_MASK |
  457. RX_PKT_IS_VLAN_TAGGED)) !=
  458. (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
  459. RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_TCP_IPV4))
  460. return -1;
  461. skb_reset_network_header(skb);
  462. skb_set_transport_header(skb, ip_hdrlen(skb));
  463. *iphdr = ip_hdr(skb);
  464. *tcph = tcp_hdr(skb);
  465. *hdr_flags = LRO_IPV4 | LRO_TCP;
  466. return 0;
  467. }
  468. #endif
  469. static int rxq_process(struct rx_queue *rxq, int budget)
  470. {
  471. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  472. struct net_device_stats *stats = &mp->dev->stats;
  473. int lro_flush_needed;
  474. int rx;
  475. lro_flush_needed = 0;
  476. rx = 0;
  477. while (rx < budget && rxq->rx_desc_count) {
  478. struct rx_desc *rx_desc;
  479. unsigned int cmd_sts;
  480. struct sk_buff *skb;
  481. u16 byte_cnt;
  482. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  483. cmd_sts = rx_desc->cmd_sts;
  484. if (cmd_sts & BUFFER_OWNED_BY_DMA)
  485. break;
  486. rmb();
  487. skb = rxq->rx_skb[rxq->rx_curr_desc];
  488. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  489. rxq->rx_curr_desc++;
  490. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  491. rxq->rx_curr_desc = 0;
  492. dma_unmap_single(NULL, rx_desc->buf_ptr,
  493. rx_desc->buf_size, DMA_FROM_DEVICE);
  494. rxq->rx_desc_count--;
  495. rx++;
  496. mp->work_rx_refill |= 1 << rxq->index;
  497. byte_cnt = rx_desc->byte_cnt;
  498. /*
  499. * Update statistics.
  500. *
  501. * Note that the descriptor byte count includes 2 dummy
  502. * bytes automatically inserted by the hardware at the
  503. * start of the packet (which we don't count), and a 4
  504. * byte CRC at the end of the packet (which we do count).
  505. */
  506. stats->rx_packets++;
  507. stats->rx_bytes += byte_cnt - 2;
  508. /*
  509. * In case we received a packet without first / last bits
  510. * on, or the error summary bit is set, the packet needs
  511. * to be dropped.
  512. */
  513. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
  514. != (RX_FIRST_DESC | RX_LAST_DESC))
  515. goto err;
  516. /*
  517. * The -4 is for the CRC in the trailer of the
  518. * received packet
  519. */
  520. skb_put(skb, byte_cnt - 2 - 4);
  521. if (cmd_sts & LAYER_4_CHECKSUM_OK)
  522. skb->ip_summed = CHECKSUM_UNNECESSARY;
  523. skb->protocol = eth_type_trans(skb, mp->dev);
  524. #ifdef CONFIG_MV643XX_ETH_LRO
  525. if (skb->dev->features & NETIF_F_LRO &&
  526. skb->ip_summed == CHECKSUM_UNNECESSARY) {
  527. lro_receive_skb(&rxq->lro_mgr, skb, (void *)cmd_sts);
  528. lro_flush_needed = 1;
  529. } else
  530. #endif
  531. netif_receive_skb(skb);
  532. continue;
  533. err:
  534. stats->rx_dropped++;
  535. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  536. (RX_FIRST_DESC | RX_LAST_DESC)) {
  537. if (net_ratelimit())
  538. dev_printk(KERN_ERR, &mp->dev->dev,
  539. "received packet spanning "
  540. "multiple descriptors\n");
  541. }
  542. if (cmd_sts & ERROR_SUMMARY)
  543. stats->rx_errors++;
  544. dev_kfree_skb(skb);
  545. }
  546. #ifdef CONFIG_MV643XX_ETH_LRO
  547. if (lro_flush_needed)
  548. lro_flush_all(&rxq->lro_mgr);
  549. #endif
  550. if (rx < budget)
  551. mp->work_rx &= ~(1 << rxq->index);
  552. return rx;
  553. }
  554. static int rxq_refill(struct rx_queue *rxq, int budget)
  555. {
  556. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  557. int refilled;
  558. refilled = 0;
  559. while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
  560. struct sk_buff *skb;
  561. int unaligned;
  562. int rx;
  563. struct rx_desc *rx_desc;
  564. skb = __skb_dequeue(&mp->rx_recycle);
  565. if (skb == NULL)
  566. skb = dev_alloc_skb(mp->skb_size +
  567. dma_get_cache_alignment() - 1);
  568. if (skb == NULL) {
  569. mp->work_rx_oom |= 1 << rxq->index;
  570. goto oom;
  571. }
  572. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  573. if (unaligned)
  574. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  575. refilled++;
  576. rxq->rx_desc_count++;
  577. rx = rxq->rx_used_desc++;
  578. if (rxq->rx_used_desc == rxq->rx_ring_size)
  579. rxq->rx_used_desc = 0;
  580. rx_desc = rxq->rx_desc_area + rx;
  581. rx_desc->buf_ptr = dma_map_single(NULL, skb->data,
  582. mp->skb_size, DMA_FROM_DEVICE);
  583. rx_desc->buf_size = mp->skb_size;
  584. rxq->rx_skb[rx] = skb;
  585. wmb();
  586. rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
  587. wmb();
  588. /*
  589. * The hardware automatically prepends 2 bytes of
  590. * dummy data to each received packet, so that the
  591. * IP header ends up 16-byte aligned.
  592. */
  593. skb_reserve(skb, 2);
  594. }
  595. if (refilled < budget)
  596. mp->work_rx_refill &= ~(1 << rxq->index);
  597. oom:
  598. return refilled;
  599. }
  600. /* tx ***********************************************************************/
  601. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  602. {
  603. int frag;
  604. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  605. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  606. if (fragp->size <= 8 && fragp->page_offset & 7)
  607. return 1;
  608. }
  609. return 0;
  610. }
  611. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  612. {
  613. int nr_frags = skb_shinfo(skb)->nr_frags;
  614. int frag;
  615. for (frag = 0; frag < nr_frags; frag++) {
  616. skb_frag_t *this_frag;
  617. int tx_index;
  618. struct tx_desc *desc;
  619. this_frag = &skb_shinfo(skb)->frags[frag];
  620. tx_index = txq->tx_curr_desc++;
  621. if (txq->tx_curr_desc == txq->tx_ring_size)
  622. txq->tx_curr_desc = 0;
  623. desc = &txq->tx_desc_area[tx_index];
  624. /*
  625. * The last fragment will generate an interrupt
  626. * which will free the skb on TX completion.
  627. */
  628. if (frag == nr_frags - 1) {
  629. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  630. ZERO_PADDING | TX_LAST_DESC |
  631. TX_ENABLE_INTERRUPT;
  632. } else {
  633. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  634. }
  635. desc->l4i_chk = 0;
  636. desc->byte_cnt = this_frag->size;
  637. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  638. this_frag->page_offset,
  639. this_frag->size,
  640. DMA_TO_DEVICE);
  641. }
  642. }
  643. static inline __be16 sum16_as_be(__sum16 sum)
  644. {
  645. return (__force __be16)sum;
  646. }
  647. static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  648. {
  649. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  650. int nr_frags = skb_shinfo(skb)->nr_frags;
  651. int tx_index;
  652. struct tx_desc *desc;
  653. u32 cmd_sts;
  654. u16 l4i_chk;
  655. int length;
  656. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  657. l4i_chk = 0;
  658. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  659. int tag_bytes;
  660. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  661. skb->protocol != htons(ETH_P_8021Q));
  662. tag_bytes = (void *)ip_hdr(skb) - (void *)skb->data - ETH_HLEN;
  663. if (unlikely(tag_bytes & ~12)) {
  664. if (skb_checksum_help(skb) == 0)
  665. goto no_csum;
  666. kfree_skb(skb);
  667. return 1;
  668. }
  669. if (tag_bytes & 4)
  670. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  671. if (tag_bytes & 8)
  672. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  673. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  674. GEN_IP_V4_CHECKSUM |
  675. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  676. switch (ip_hdr(skb)->protocol) {
  677. case IPPROTO_UDP:
  678. cmd_sts |= UDP_FRAME;
  679. l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  680. break;
  681. case IPPROTO_TCP:
  682. l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  683. break;
  684. default:
  685. BUG();
  686. }
  687. } else {
  688. no_csum:
  689. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  690. cmd_sts |= 5 << TX_IHL_SHIFT;
  691. }
  692. tx_index = txq->tx_curr_desc++;
  693. if (txq->tx_curr_desc == txq->tx_ring_size)
  694. txq->tx_curr_desc = 0;
  695. desc = &txq->tx_desc_area[tx_index];
  696. if (nr_frags) {
  697. txq_submit_frag_skb(txq, skb);
  698. length = skb_headlen(skb);
  699. } else {
  700. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  701. length = skb->len;
  702. }
  703. desc->l4i_chk = l4i_chk;
  704. desc->byte_cnt = length;
  705. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  706. __skb_queue_tail(&txq->tx_skb, skb);
  707. /* ensure all other descriptors are written before first cmd_sts */
  708. wmb();
  709. desc->cmd_sts = cmd_sts;
  710. /* clear TX_END status */
  711. mp->work_tx_end &= ~(1 << txq->index);
  712. /* ensure all descriptors are written before poking hardware */
  713. wmb();
  714. txq_enable(txq);
  715. txq->tx_desc_count += nr_frags + 1;
  716. return 0;
  717. }
  718. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  719. {
  720. struct mv643xx_eth_private *mp = netdev_priv(dev);
  721. int queue;
  722. struct tx_queue *txq;
  723. struct netdev_queue *nq;
  724. queue = skb_get_queue_mapping(skb);
  725. txq = mp->txq + queue;
  726. nq = netdev_get_tx_queue(dev, queue);
  727. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  728. txq->tx_dropped++;
  729. dev_printk(KERN_DEBUG, &dev->dev,
  730. "failed to linearize skb with tiny "
  731. "unaligned fragment\n");
  732. return NETDEV_TX_BUSY;
  733. }
  734. if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
  735. if (net_ratelimit())
  736. dev_printk(KERN_ERR, &dev->dev, "tx queue full?!\n");
  737. kfree_skb(skb);
  738. return NETDEV_TX_OK;
  739. }
  740. if (!txq_submit_skb(txq, skb)) {
  741. int entries_left;
  742. txq->tx_bytes += skb->len;
  743. txq->tx_packets++;
  744. dev->trans_start = jiffies;
  745. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  746. if (entries_left < MAX_SKB_FRAGS + 1)
  747. netif_tx_stop_queue(nq);
  748. }
  749. return NETDEV_TX_OK;
  750. }
  751. /* tx napi ******************************************************************/
  752. static void txq_kick(struct tx_queue *txq)
  753. {
  754. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  755. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  756. u32 hw_desc_ptr;
  757. u32 expected_ptr;
  758. __netif_tx_lock(nq, smp_processor_id());
  759. if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
  760. goto out;
  761. hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
  762. expected_ptr = (u32)txq->tx_desc_dma +
  763. txq->tx_curr_desc * sizeof(struct tx_desc);
  764. if (hw_desc_ptr != expected_ptr)
  765. txq_enable(txq);
  766. out:
  767. __netif_tx_unlock(nq);
  768. mp->work_tx_end &= ~(1 << txq->index);
  769. }
  770. static int txq_reclaim(struct tx_queue *txq, int budget, int force)
  771. {
  772. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  773. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  774. int reclaimed;
  775. __netif_tx_lock(nq, smp_processor_id());
  776. reclaimed = 0;
  777. while (reclaimed < budget && txq->tx_desc_count > 0) {
  778. int tx_index;
  779. struct tx_desc *desc;
  780. u32 cmd_sts;
  781. struct sk_buff *skb;
  782. tx_index = txq->tx_used_desc;
  783. desc = &txq->tx_desc_area[tx_index];
  784. cmd_sts = desc->cmd_sts;
  785. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  786. if (!force)
  787. break;
  788. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  789. }
  790. txq->tx_used_desc = tx_index + 1;
  791. if (txq->tx_used_desc == txq->tx_ring_size)
  792. txq->tx_used_desc = 0;
  793. reclaimed++;
  794. txq->tx_desc_count--;
  795. skb = NULL;
  796. if (cmd_sts & TX_LAST_DESC)
  797. skb = __skb_dequeue(&txq->tx_skb);
  798. if (cmd_sts & ERROR_SUMMARY) {
  799. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  800. mp->dev->stats.tx_errors++;
  801. }
  802. if (cmd_sts & TX_FIRST_DESC) {
  803. dma_unmap_single(NULL, desc->buf_ptr,
  804. desc->byte_cnt, DMA_TO_DEVICE);
  805. } else {
  806. dma_unmap_page(NULL, desc->buf_ptr,
  807. desc->byte_cnt, DMA_TO_DEVICE);
  808. }
  809. if (skb != NULL) {
  810. if (skb_queue_len(&mp->rx_recycle) <
  811. mp->rx_ring_size &&
  812. skb_recycle_check(skb, mp->skb_size +
  813. dma_get_cache_alignment() - 1))
  814. __skb_queue_head(&mp->rx_recycle, skb);
  815. else
  816. dev_kfree_skb(skb);
  817. }
  818. }
  819. __netif_tx_unlock(nq);
  820. if (reclaimed < budget)
  821. mp->work_tx &= ~(1 << txq->index);
  822. return reclaimed;
  823. }
  824. /* tx rate control **********************************************************/
  825. /*
  826. * Set total maximum TX rate (shared by all TX queues for this port)
  827. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  828. */
  829. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  830. {
  831. int token_rate;
  832. int mtu;
  833. int bucket_size;
  834. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  835. if (token_rate > 1023)
  836. token_rate = 1023;
  837. mtu = (mp->dev->mtu + 255) >> 8;
  838. if (mtu > 63)
  839. mtu = 63;
  840. bucket_size = (burst + 255) >> 8;
  841. if (bucket_size > 65535)
  842. bucket_size = 65535;
  843. switch (mp->shared->tx_bw_control) {
  844. case TX_BW_CONTROL_OLD_LAYOUT:
  845. wrlp(mp, TX_BW_RATE, token_rate);
  846. wrlp(mp, TX_BW_MTU, mtu);
  847. wrlp(mp, TX_BW_BURST, bucket_size);
  848. break;
  849. case TX_BW_CONTROL_NEW_LAYOUT:
  850. wrlp(mp, TX_BW_RATE_MOVED, token_rate);
  851. wrlp(mp, TX_BW_MTU_MOVED, mtu);
  852. wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
  853. break;
  854. }
  855. }
  856. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  857. {
  858. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  859. int token_rate;
  860. int bucket_size;
  861. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  862. if (token_rate > 1023)
  863. token_rate = 1023;
  864. bucket_size = (burst + 255) >> 8;
  865. if (bucket_size > 65535)
  866. bucket_size = 65535;
  867. wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
  868. wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
  869. }
  870. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  871. {
  872. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  873. int off;
  874. u32 val;
  875. /*
  876. * Turn on fixed priority mode.
  877. */
  878. off = 0;
  879. switch (mp->shared->tx_bw_control) {
  880. case TX_BW_CONTROL_OLD_LAYOUT:
  881. off = TXQ_FIX_PRIO_CONF;
  882. break;
  883. case TX_BW_CONTROL_NEW_LAYOUT:
  884. off = TXQ_FIX_PRIO_CONF_MOVED;
  885. break;
  886. }
  887. if (off) {
  888. val = rdlp(mp, off);
  889. val |= 1 << txq->index;
  890. wrlp(mp, off, val);
  891. }
  892. }
  893. static void txq_set_wrr(struct tx_queue *txq, int weight)
  894. {
  895. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  896. int off;
  897. u32 val;
  898. /*
  899. * Turn off fixed priority mode.
  900. */
  901. off = 0;
  902. switch (mp->shared->tx_bw_control) {
  903. case TX_BW_CONTROL_OLD_LAYOUT:
  904. off = TXQ_FIX_PRIO_CONF;
  905. break;
  906. case TX_BW_CONTROL_NEW_LAYOUT:
  907. off = TXQ_FIX_PRIO_CONF_MOVED;
  908. break;
  909. }
  910. if (off) {
  911. val = rdlp(mp, off);
  912. val &= ~(1 << txq->index);
  913. wrlp(mp, off, val);
  914. /*
  915. * Configure WRR weight for this queue.
  916. */
  917. val = rdlp(mp, off);
  918. val = (val & ~0xff) | (weight & 0xff);
  919. wrlp(mp, TXQ_BW_WRR_CONF(txq->index), val);
  920. }
  921. }
  922. /* mii management interface *************************************************/
  923. static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
  924. {
  925. struct mv643xx_eth_shared_private *msp = dev_id;
  926. if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
  927. writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
  928. wake_up(&msp->smi_busy_wait);
  929. return IRQ_HANDLED;
  930. }
  931. return IRQ_NONE;
  932. }
  933. static int smi_is_done(struct mv643xx_eth_shared_private *msp)
  934. {
  935. return !(readl(msp->base + SMI_REG) & SMI_BUSY);
  936. }
  937. static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
  938. {
  939. if (msp->err_interrupt == NO_IRQ) {
  940. int i;
  941. for (i = 0; !smi_is_done(msp); i++) {
  942. if (i == 10)
  943. return -ETIMEDOUT;
  944. msleep(10);
  945. }
  946. return 0;
  947. }
  948. if (!smi_is_done(msp)) {
  949. wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
  950. msecs_to_jiffies(100));
  951. if (!smi_is_done(msp))
  952. return -ETIMEDOUT;
  953. }
  954. return 0;
  955. }
  956. static int smi_bus_read(struct mii_bus *bus, int addr, int reg)
  957. {
  958. struct mv643xx_eth_shared_private *msp = bus->priv;
  959. void __iomem *smi_reg = msp->base + SMI_REG;
  960. int ret;
  961. if (smi_wait_ready(msp)) {
  962. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  963. return -ETIMEDOUT;
  964. }
  965. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  966. if (smi_wait_ready(msp)) {
  967. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  968. return -ETIMEDOUT;
  969. }
  970. ret = readl(smi_reg);
  971. if (!(ret & SMI_READ_VALID)) {
  972. printk(KERN_WARNING "mv643xx_eth: SMI bus read not valid\n");
  973. return -ENODEV;
  974. }
  975. return ret & 0xffff;
  976. }
  977. static int smi_bus_write(struct mii_bus *bus, int addr, int reg, u16 val)
  978. {
  979. struct mv643xx_eth_shared_private *msp = bus->priv;
  980. void __iomem *smi_reg = msp->base + SMI_REG;
  981. if (smi_wait_ready(msp)) {
  982. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  983. return -ETIMEDOUT;
  984. }
  985. writel(SMI_OPCODE_WRITE | (reg << 21) |
  986. (addr << 16) | (val & 0xffff), smi_reg);
  987. if (smi_wait_ready(msp)) {
  988. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  989. return -ETIMEDOUT;
  990. }
  991. return 0;
  992. }
  993. /* statistics ***************************************************************/
  994. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  995. {
  996. struct mv643xx_eth_private *mp = netdev_priv(dev);
  997. struct net_device_stats *stats = &dev->stats;
  998. unsigned long tx_packets = 0;
  999. unsigned long tx_bytes = 0;
  1000. unsigned long tx_dropped = 0;
  1001. int i;
  1002. for (i = 0; i < mp->txq_count; i++) {
  1003. struct tx_queue *txq = mp->txq + i;
  1004. tx_packets += txq->tx_packets;
  1005. tx_bytes += txq->tx_bytes;
  1006. tx_dropped += txq->tx_dropped;
  1007. }
  1008. stats->tx_packets = tx_packets;
  1009. stats->tx_bytes = tx_bytes;
  1010. stats->tx_dropped = tx_dropped;
  1011. return stats;
  1012. }
  1013. static void mv643xx_eth_grab_lro_stats(struct mv643xx_eth_private *mp)
  1014. {
  1015. u32 lro_aggregated = 0;
  1016. u32 lro_flushed = 0;
  1017. u32 lro_no_desc = 0;
  1018. int i;
  1019. #ifdef CONFIG_MV643XX_ETH_LRO
  1020. for (i = 0; i < mp->rxq_count; i++) {
  1021. struct rx_queue *rxq = mp->rxq + i;
  1022. lro_aggregated += rxq->lro_mgr.stats.aggregated;
  1023. lro_flushed += rxq->lro_mgr.stats.flushed;
  1024. lro_no_desc += rxq->lro_mgr.stats.no_desc;
  1025. }
  1026. #endif
  1027. mp->lro_counters.lro_aggregated = lro_aggregated;
  1028. mp->lro_counters.lro_flushed = lro_flushed;
  1029. mp->lro_counters.lro_no_desc = lro_no_desc;
  1030. }
  1031. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  1032. {
  1033. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  1034. }
  1035. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  1036. {
  1037. int i;
  1038. for (i = 0; i < 0x80; i += 4)
  1039. mib_read(mp, i);
  1040. }
  1041. static void mib_counters_update(struct mv643xx_eth_private *mp)
  1042. {
  1043. struct mib_counters *p = &mp->mib_counters;
  1044. spin_lock(&mp->mib_counters_lock);
  1045. p->good_octets_received += mib_read(mp, 0x00);
  1046. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  1047. p->bad_octets_received += mib_read(mp, 0x08);
  1048. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  1049. p->good_frames_received += mib_read(mp, 0x10);
  1050. p->bad_frames_received += mib_read(mp, 0x14);
  1051. p->broadcast_frames_received += mib_read(mp, 0x18);
  1052. p->multicast_frames_received += mib_read(mp, 0x1c);
  1053. p->frames_64_octets += mib_read(mp, 0x20);
  1054. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  1055. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  1056. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  1057. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  1058. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  1059. p->good_octets_sent += mib_read(mp, 0x38);
  1060. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  1061. p->good_frames_sent += mib_read(mp, 0x40);
  1062. p->excessive_collision += mib_read(mp, 0x44);
  1063. p->multicast_frames_sent += mib_read(mp, 0x48);
  1064. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  1065. p->unrec_mac_control_received += mib_read(mp, 0x50);
  1066. p->fc_sent += mib_read(mp, 0x54);
  1067. p->good_fc_received += mib_read(mp, 0x58);
  1068. p->bad_fc_received += mib_read(mp, 0x5c);
  1069. p->undersize_received += mib_read(mp, 0x60);
  1070. p->fragments_received += mib_read(mp, 0x64);
  1071. p->oversize_received += mib_read(mp, 0x68);
  1072. p->jabber_received += mib_read(mp, 0x6c);
  1073. p->mac_receive_error += mib_read(mp, 0x70);
  1074. p->bad_crc_event += mib_read(mp, 0x74);
  1075. p->collision += mib_read(mp, 0x78);
  1076. p->late_collision += mib_read(mp, 0x7c);
  1077. spin_unlock(&mp->mib_counters_lock);
  1078. mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
  1079. }
  1080. static void mib_counters_timer_wrapper(unsigned long _mp)
  1081. {
  1082. struct mv643xx_eth_private *mp = (void *)_mp;
  1083. mib_counters_update(mp);
  1084. }
  1085. /* interrupt coalescing *****************************************************/
  1086. /*
  1087. * Hardware coalescing parameters are set in units of 64 t_clk
  1088. * cycles. I.e.:
  1089. *
  1090. * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
  1091. *
  1092. * register_value = coal_delay_in_usec * t_clk_rate / 64000000
  1093. *
  1094. * In the ->set*() methods, we round the computed register value
  1095. * to the nearest integer.
  1096. */
  1097. static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
  1098. {
  1099. u32 val = rdlp(mp, SDMA_CONFIG);
  1100. u64 temp;
  1101. if (mp->shared->extended_rx_coal_limit)
  1102. temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
  1103. else
  1104. temp = (val & 0x003fff00) >> 8;
  1105. temp *= 64000000;
  1106. do_div(temp, mp->shared->t_clk);
  1107. return (unsigned int)temp;
  1108. }
  1109. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1110. {
  1111. u64 temp;
  1112. u32 val;
  1113. temp = (u64)usec * mp->shared->t_clk;
  1114. temp += 31999999;
  1115. do_div(temp, 64000000);
  1116. val = rdlp(mp, SDMA_CONFIG);
  1117. if (mp->shared->extended_rx_coal_limit) {
  1118. if (temp > 0xffff)
  1119. temp = 0xffff;
  1120. val &= ~0x023fff80;
  1121. val |= (temp & 0x8000) << 10;
  1122. val |= (temp & 0x7fff) << 7;
  1123. } else {
  1124. if (temp > 0x3fff)
  1125. temp = 0x3fff;
  1126. val &= ~0x003fff00;
  1127. val |= (temp & 0x3fff) << 8;
  1128. }
  1129. wrlp(mp, SDMA_CONFIG, val);
  1130. }
  1131. static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
  1132. {
  1133. u64 temp;
  1134. temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
  1135. temp *= 64000000;
  1136. do_div(temp, mp->shared->t_clk);
  1137. return (unsigned int)temp;
  1138. }
  1139. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1140. {
  1141. u64 temp;
  1142. temp = (u64)usec * mp->shared->t_clk;
  1143. temp += 31999999;
  1144. do_div(temp, 64000000);
  1145. if (temp > 0x3fff)
  1146. temp = 0x3fff;
  1147. wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
  1148. }
  1149. /* ethtool ******************************************************************/
  1150. struct mv643xx_eth_stats {
  1151. char stat_string[ETH_GSTRING_LEN];
  1152. int sizeof_stat;
  1153. int netdev_off;
  1154. int mp_off;
  1155. };
  1156. #define SSTAT(m) \
  1157. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  1158. offsetof(struct net_device, stats.m), -1 }
  1159. #define MIBSTAT(m) \
  1160. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  1161. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  1162. #define LROSTAT(m) \
  1163. { #m, FIELD_SIZEOF(struct lro_counters, m), \
  1164. -1, offsetof(struct mv643xx_eth_private, lro_counters.m) }
  1165. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  1166. SSTAT(rx_packets),
  1167. SSTAT(tx_packets),
  1168. SSTAT(rx_bytes),
  1169. SSTAT(tx_bytes),
  1170. SSTAT(rx_errors),
  1171. SSTAT(tx_errors),
  1172. SSTAT(rx_dropped),
  1173. SSTAT(tx_dropped),
  1174. MIBSTAT(good_octets_received),
  1175. MIBSTAT(bad_octets_received),
  1176. MIBSTAT(internal_mac_transmit_err),
  1177. MIBSTAT(good_frames_received),
  1178. MIBSTAT(bad_frames_received),
  1179. MIBSTAT(broadcast_frames_received),
  1180. MIBSTAT(multicast_frames_received),
  1181. MIBSTAT(frames_64_octets),
  1182. MIBSTAT(frames_65_to_127_octets),
  1183. MIBSTAT(frames_128_to_255_octets),
  1184. MIBSTAT(frames_256_to_511_octets),
  1185. MIBSTAT(frames_512_to_1023_octets),
  1186. MIBSTAT(frames_1024_to_max_octets),
  1187. MIBSTAT(good_octets_sent),
  1188. MIBSTAT(good_frames_sent),
  1189. MIBSTAT(excessive_collision),
  1190. MIBSTAT(multicast_frames_sent),
  1191. MIBSTAT(broadcast_frames_sent),
  1192. MIBSTAT(unrec_mac_control_received),
  1193. MIBSTAT(fc_sent),
  1194. MIBSTAT(good_fc_received),
  1195. MIBSTAT(bad_fc_received),
  1196. MIBSTAT(undersize_received),
  1197. MIBSTAT(fragments_received),
  1198. MIBSTAT(oversize_received),
  1199. MIBSTAT(jabber_received),
  1200. MIBSTAT(mac_receive_error),
  1201. MIBSTAT(bad_crc_event),
  1202. MIBSTAT(collision),
  1203. MIBSTAT(late_collision),
  1204. LROSTAT(lro_aggregated),
  1205. LROSTAT(lro_flushed),
  1206. LROSTAT(lro_no_desc),
  1207. };
  1208. static int
  1209. mv643xx_eth_get_settings_phy(struct mv643xx_eth_private *mp,
  1210. struct ethtool_cmd *cmd)
  1211. {
  1212. int err;
  1213. err = phy_read_status(mp->phy);
  1214. if (err == 0)
  1215. err = phy_ethtool_gset(mp->phy, cmd);
  1216. /*
  1217. * The MAC does not support 1000baseT_Half.
  1218. */
  1219. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1220. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1221. return err;
  1222. }
  1223. static int
  1224. mv643xx_eth_get_settings_phyless(struct mv643xx_eth_private *mp,
  1225. struct ethtool_cmd *cmd)
  1226. {
  1227. u32 port_status;
  1228. port_status = rdlp(mp, PORT_STATUS);
  1229. cmd->supported = SUPPORTED_MII;
  1230. cmd->advertising = ADVERTISED_MII;
  1231. switch (port_status & PORT_SPEED_MASK) {
  1232. case PORT_SPEED_10:
  1233. cmd->speed = SPEED_10;
  1234. break;
  1235. case PORT_SPEED_100:
  1236. cmd->speed = SPEED_100;
  1237. break;
  1238. case PORT_SPEED_1000:
  1239. cmd->speed = SPEED_1000;
  1240. break;
  1241. default:
  1242. cmd->speed = -1;
  1243. break;
  1244. }
  1245. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1246. cmd->port = PORT_MII;
  1247. cmd->phy_address = 0;
  1248. cmd->transceiver = XCVR_INTERNAL;
  1249. cmd->autoneg = AUTONEG_DISABLE;
  1250. cmd->maxtxpkt = 1;
  1251. cmd->maxrxpkt = 1;
  1252. return 0;
  1253. }
  1254. static int
  1255. mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1256. {
  1257. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1258. if (mp->phy != NULL)
  1259. return mv643xx_eth_get_settings_phy(mp, cmd);
  1260. else
  1261. return mv643xx_eth_get_settings_phyless(mp, cmd);
  1262. }
  1263. static int
  1264. mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1265. {
  1266. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1267. if (mp->phy == NULL)
  1268. return -EINVAL;
  1269. /*
  1270. * The MAC does not support 1000baseT_Half.
  1271. */
  1272. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1273. return phy_ethtool_sset(mp->phy, cmd);
  1274. }
  1275. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1276. struct ethtool_drvinfo *drvinfo)
  1277. {
  1278. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1279. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1280. strncpy(drvinfo->fw_version, "N/A", 32);
  1281. strncpy(drvinfo->bus_info, "platform", 32);
  1282. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1283. }
  1284. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1285. {
  1286. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1287. if (mp->phy == NULL)
  1288. return -EINVAL;
  1289. return genphy_restart_aneg(mp->phy);
  1290. }
  1291. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1292. {
  1293. return !!netif_carrier_ok(dev);
  1294. }
  1295. static int
  1296. mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1297. {
  1298. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1299. ec->rx_coalesce_usecs = get_rx_coal(mp);
  1300. ec->tx_coalesce_usecs = get_tx_coal(mp);
  1301. return 0;
  1302. }
  1303. static int
  1304. mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1305. {
  1306. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1307. set_rx_coal(mp, ec->rx_coalesce_usecs);
  1308. set_tx_coal(mp, ec->tx_coalesce_usecs);
  1309. return 0;
  1310. }
  1311. static void
  1312. mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1313. {
  1314. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1315. er->rx_max_pending = 4096;
  1316. er->tx_max_pending = 4096;
  1317. er->rx_mini_max_pending = 0;
  1318. er->rx_jumbo_max_pending = 0;
  1319. er->rx_pending = mp->rx_ring_size;
  1320. er->tx_pending = mp->tx_ring_size;
  1321. er->rx_mini_pending = 0;
  1322. er->rx_jumbo_pending = 0;
  1323. }
  1324. static int
  1325. mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1326. {
  1327. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1328. if (er->rx_mini_pending || er->rx_jumbo_pending)
  1329. return -EINVAL;
  1330. mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
  1331. mp->tx_ring_size = er->tx_pending < 4096 ? er->tx_pending : 4096;
  1332. if (netif_running(dev)) {
  1333. mv643xx_eth_stop(dev);
  1334. if (mv643xx_eth_open(dev)) {
  1335. dev_printk(KERN_ERR, &dev->dev,
  1336. "fatal error on re-opening device after "
  1337. "ring param change\n");
  1338. return -ENOMEM;
  1339. }
  1340. }
  1341. return 0;
  1342. }
  1343. static u32
  1344. mv643xx_eth_get_rx_csum(struct net_device *dev)
  1345. {
  1346. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1347. return !!(rdlp(mp, PORT_CONFIG) & 0x02000000);
  1348. }
  1349. static int
  1350. mv643xx_eth_set_rx_csum(struct net_device *dev, u32 rx_csum)
  1351. {
  1352. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1353. wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
  1354. return 0;
  1355. }
  1356. static void mv643xx_eth_get_strings(struct net_device *dev,
  1357. uint32_t stringset, uint8_t *data)
  1358. {
  1359. int i;
  1360. if (stringset == ETH_SS_STATS) {
  1361. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1362. memcpy(data + i * ETH_GSTRING_LEN,
  1363. mv643xx_eth_stats[i].stat_string,
  1364. ETH_GSTRING_LEN);
  1365. }
  1366. }
  1367. }
  1368. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1369. struct ethtool_stats *stats,
  1370. uint64_t *data)
  1371. {
  1372. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1373. int i;
  1374. mv643xx_eth_get_stats(dev);
  1375. mib_counters_update(mp);
  1376. mv643xx_eth_grab_lro_stats(mp);
  1377. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1378. const struct mv643xx_eth_stats *stat;
  1379. void *p;
  1380. stat = mv643xx_eth_stats + i;
  1381. if (stat->netdev_off >= 0)
  1382. p = ((void *)mp->dev) + stat->netdev_off;
  1383. else
  1384. p = ((void *)mp) + stat->mp_off;
  1385. data[i] = (stat->sizeof_stat == 8) ?
  1386. *(uint64_t *)p : *(uint32_t *)p;
  1387. }
  1388. }
  1389. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1390. {
  1391. if (sset == ETH_SS_STATS)
  1392. return ARRAY_SIZE(mv643xx_eth_stats);
  1393. return -EOPNOTSUPP;
  1394. }
  1395. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1396. .get_settings = mv643xx_eth_get_settings,
  1397. .set_settings = mv643xx_eth_set_settings,
  1398. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1399. .nway_reset = mv643xx_eth_nway_reset,
  1400. .get_link = mv643xx_eth_get_link,
  1401. .get_coalesce = mv643xx_eth_get_coalesce,
  1402. .set_coalesce = mv643xx_eth_set_coalesce,
  1403. .get_ringparam = mv643xx_eth_get_ringparam,
  1404. .set_ringparam = mv643xx_eth_set_ringparam,
  1405. .get_rx_csum = mv643xx_eth_get_rx_csum,
  1406. .set_rx_csum = mv643xx_eth_set_rx_csum,
  1407. .set_tx_csum = ethtool_op_set_tx_csum,
  1408. .set_sg = ethtool_op_set_sg,
  1409. .get_strings = mv643xx_eth_get_strings,
  1410. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1411. .get_flags = ethtool_op_get_flags,
  1412. .set_flags = ethtool_op_set_flags,
  1413. .get_sset_count = mv643xx_eth_get_sset_count,
  1414. };
  1415. /* address handling *********************************************************/
  1416. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1417. {
  1418. unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
  1419. unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
  1420. addr[0] = (mac_h >> 24) & 0xff;
  1421. addr[1] = (mac_h >> 16) & 0xff;
  1422. addr[2] = (mac_h >> 8) & 0xff;
  1423. addr[3] = mac_h & 0xff;
  1424. addr[4] = (mac_l >> 8) & 0xff;
  1425. addr[5] = mac_l & 0xff;
  1426. }
  1427. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1428. {
  1429. wrlp(mp, MAC_ADDR_HIGH,
  1430. (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
  1431. wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
  1432. }
  1433. static u32 uc_addr_filter_mask(struct net_device *dev)
  1434. {
  1435. struct dev_addr_list *uc_ptr;
  1436. u32 nibbles;
  1437. if (dev->flags & IFF_PROMISC)
  1438. return 0;
  1439. nibbles = 1 << (dev->dev_addr[5] & 0x0f);
  1440. for (uc_ptr = dev->uc_list; uc_ptr != NULL; uc_ptr = uc_ptr->next) {
  1441. if (memcmp(dev->dev_addr, uc_ptr->da_addr, 5))
  1442. return 0;
  1443. if ((dev->dev_addr[5] ^ uc_ptr->da_addr[5]) & 0xf0)
  1444. return 0;
  1445. nibbles |= 1 << (uc_ptr->da_addr[5] & 0x0f);
  1446. }
  1447. return nibbles;
  1448. }
  1449. static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
  1450. {
  1451. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1452. u32 port_config;
  1453. u32 nibbles;
  1454. int i;
  1455. uc_addr_set(mp, dev->dev_addr);
  1456. port_config = rdlp(mp, PORT_CONFIG);
  1457. nibbles = uc_addr_filter_mask(dev);
  1458. if (!nibbles) {
  1459. port_config |= UNICAST_PROMISCUOUS_MODE;
  1460. wrlp(mp, PORT_CONFIG, port_config);
  1461. return;
  1462. }
  1463. for (i = 0; i < 16; i += 4) {
  1464. int off = UNICAST_TABLE(mp->port_num) + i;
  1465. u32 v;
  1466. v = 0;
  1467. if (nibbles & 1)
  1468. v |= 0x00000001;
  1469. if (nibbles & 2)
  1470. v |= 0x00000100;
  1471. if (nibbles & 4)
  1472. v |= 0x00010000;
  1473. if (nibbles & 8)
  1474. v |= 0x01000000;
  1475. nibbles >>= 4;
  1476. wrl(mp, off, v);
  1477. }
  1478. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1479. wrlp(mp, PORT_CONFIG, port_config);
  1480. }
  1481. static int addr_crc(unsigned char *addr)
  1482. {
  1483. int crc = 0;
  1484. int i;
  1485. for (i = 0; i < 6; i++) {
  1486. int j;
  1487. crc = (crc ^ addr[i]) << 8;
  1488. for (j = 7; j >= 0; j--) {
  1489. if (crc & (0x100 << j))
  1490. crc ^= 0x107 << j;
  1491. }
  1492. }
  1493. return crc;
  1494. }
  1495. static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
  1496. {
  1497. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1498. u32 *mc_spec;
  1499. u32 *mc_other;
  1500. struct dev_addr_list *addr;
  1501. int i;
  1502. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1503. int port_num;
  1504. u32 accept;
  1505. int i;
  1506. oom:
  1507. port_num = mp->port_num;
  1508. accept = 0x01010101;
  1509. for (i = 0; i < 0x100; i += 4) {
  1510. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1511. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1512. }
  1513. return;
  1514. }
  1515. mc_spec = kmalloc(0x200, GFP_KERNEL);
  1516. if (mc_spec == NULL)
  1517. goto oom;
  1518. mc_other = mc_spec + (0x100 >> 2);
  1519. memset(mc_spec, 0, 0x100);
  1520. memset(mc_other, 0, 0x100);
  1521. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1522. u8 *a = addr->da_addr;
  1523. u32 *table;
  1524. int entry;
  1525. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1526. table = mc_spec;
  1527. entry = a[5];
  1528. } else {
  1529. table = mc_other;
  1530. entry = addr_crc(a);
  1531. }
  1532. table[entry >> 2] |= 1 << (8 * (entry & 3));
  1533. }
  1534. for (i = 0; i < 0x100; i += 4) {
  1535. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, mc_spec[i >> 2]);
  1536. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, mc_other[i >> 2]);
  1537. }
  1538. kfree(mc_spec);
  1539. }
  1540. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1541. {
  1542. mv643xx_eth_program_unicast_filter(dev);
  1543. mv643xx_eth_program_multicast_filter(dev);
  1544. }
  1545. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1546. {
  1547. struct sockaddr *sa = addr;
  1548. memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
  1549. netif_addr_lock_bh(dev);
  1550. mv643xx_eth_program_unicast_filter(dev);
  1551. netif_addr_unlock_bh(dev);
  1552. return 0;
  1553. }
  1554. /* rx/tx queue initialisation ***********************************************/
  1555. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1556. {
  1557. struct rx_queue *rxq = mp->rxq + index;
  1558. struct rx_desc *rx_desc;
  1559. int size;
  1560. int i;
  1561. rxq->index = index;
  1562. rxq->rx_ring_size = mp->rx_ring_size;
  1563. rxq->rx_desc_count = 0;
  1564. rxq->rx_curr_desc = 0;
  1565. rxq->rx_used_desc = 0;
  1566. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1567. if (index == 0 && size <= mp->rx_desc_sram_size) {
  1568. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1569. mp->rx_desc_sram_size);
  1570. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1571. } else {
  1572. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1573. &rxq->rx_desc_dma,
  1574. GFP_KERNEL);
  1575. }
  1576. if (rxq->rx_desc_area == NULL) {
  1577. dev_printk(KERN_ERR, &mp->dev->dev,
  1578. "can't allocate rx ring (%d bytes)\n", size);
  1579. goto out;
  1580. }
  1581. memset(rxq->rx_desc_area, 0, size);
  1582. rxq->rx_desc_area_size = size;
  1583. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1584. GFP_KERNEL);
  1585. if (rxq->rx_skb == NULL) {
  1586. dev_printk(KERN_ERR, &mp->dev->dev,
  1587. "can't allocate rx skb ring\n");
  1588. goto out_free;
  1589. }
  1590. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1591. for (i = 0; i < rxq->rx_ring_size; i++) {
  1592. int nexti;
  1593. nexti = i + 1;
  1594. if (nexti == rxq->rx_ring_size)
  1595. nexti = 0;
  1596. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1597. nexti * sizeof(struct rx_desc);
  1598. }
  1599. #ifdef CONFIG_MV643XX_ETH_LRO
  1600. rxq->lro_mgr.dev = mp->dev;
  1601. memset(&rxq->lro_mgr.stats, 0, sizeof(rxq->lro_mgr.stats));
  1602. rxq->lro_mgr.features = LRO_F_NAPI;
  1603. rxq->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
  1604. rxq->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
  1605. rxq->lro_mgr.max_desc = ARRAY_SIZE(rxq->lro_arr);
  1606. rxq->lro_mgr.max_aggr = 32;
  1607. rxq->lro_mgr.frag_align_pad = 0;
  1608. rxq->lro_mgr.lro_arr = rxq->lro_arr;
  1609. rxq->lro_mgr.get_skb_header = mv643xx_get_skb_header;
  1610. memset(&rxq->lro_arr, 0, sizeof(rxq->lro_arr));
  1611. #endif
  1612. return 0;
  1613. out_free:
  1614. if (index == 0 && size <= mp->rx_desc_sram_size)
  1615. iounmap(rxq->rx_desc_area);
  1616. else
  1617. dma_free_coherent(NULL, size,
  1618. rxq->rx_desc_area,
  1619. rxq->rx_desc_dma);
  1620. out:
  1621. return -ENOMEM;
  1622. }
  1623. static void rxq_deinit(struct rx_queue *rxq)
  1624. {
  1625. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1626. int i;
  1627. rxq_disable(rxq);
  1628. for (i = 0; i < rxq->rx_ring_size; i++) {
  1629. if (rxq->rx_skb[i]) {
  1630. dev_kfree_skb(rxq->rx_skb[i]);
  1631. rxq->rx_desc_count--;
  1632. }
  1633. }
  1634. if (rxq->rx_desc_count) {
  1635. dev_printk(KERN_ERR, &mp->dev->dev,
  1636. "error freeing rx ring -- %d skbs stuck\n",
  1637. rxq->rx_desc_count);
  1638. }
  1639. if (rxq->index == 0 &&
  1640. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1641. iounmap(rxq->rx_desc_area);
  1642. else
  1643. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1644. rxq->rx_desc_area, rxq->rx_desc_dma);
  1645. kfree(rxq->rx_skb);
  1646. }
  1647. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1648. {
  1649. struct tx_queue *txq = mp->txq + index;
  1650. struct tx_desc *tx_desc;
  1651. int size;
  1652. int i;
  1653. txq->index = index;
  1654. txq->tx_ring_size = mp->tx_ring_size;
  1655. txq->tx_desc_count = 0;
  1656. txq->tx_curr_desc = 0;
  1657. txq->tx_used_desc = 0;
  1658. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1659. if (index == 0 && size <= mp->tx_desc_sram_size) {
  1660. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1661. mp->tx_desc_sram_size);
  1662. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1663. } else {
  1664. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1665. &txq->tx_desc_dma,
  1666. GFP_KERNEL);
  1667. }
  1668. if (txq->tx_desc_area == NULL) {
  1669. dev_printk(KERN_ERR, &mp->dev->dev,
  1670. "can't allocate tx ring (%d bytes)\n", size);
  1671. return -ENOMEM;
  1672. }
  1673. memset(txq->tx_desc_area, 0, size);
  1674. txq->tx_desc_area_size = size;
  1675. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1676. for (i = 0; i < txq->tx_ring_size; i++) {
  1677. struct tx_desc *txd = tx_desc + i;
  1678. int nexti;
  1679. nexti = i + 1;
  1680. if (nexti == txq->tx_ring_size)
  1681. nexti = 0;
  1682. txd->cmd_sts = 0;
  1683. txd->next_desc_ptr = txq->tx_desc_dma +
  1684. nexti * sizeof(struct tx_desc);
  1685. }
  1686. skb_queue_head_init(&txq->tx_skb);
  1687. return 0;
  1688. }
  1689. static void txq_deinit(struct tx_queue *txq)
  1690. {
  1691. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1692. txq_disable(txq);
  1693. txq_reclaim(txq, txq->tx_ring_size, 1);
  1694. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1695. if (txq->index == 0 &&
  1696. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1697. iounmap(txq->tx_desc_area);
  1698. else
  1699. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1700. txq->tx_desc_area, txq->tx_desc_dma);
  1701. }
  1702. /* netdev ops and related ***************************************************/
  1703. static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
  1704. {
  1705. u32 int_cause;
  1706. u32 int_cause_ext;
  1707. int_cause = rdlp(mp, INT_CAUSE) & (INT_TX_END | INT_RX | INT_EXT);
  1708. if (int_cause == 0)
  1709. return 0;
  1710. int_cause_ext = 0;
  1711. if (int_cause & INT_EXT)
  1712. int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
  1713. int_cause &= INT_TX_END | INT_RX;
  1714. if (int_cause) {
  1715. wrlp(mp, INT_CAUSE, ~int_cause);
  1716. mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
  1717. ~(rdlp(mp, TXQ_COMMAND) & 0xff);
  1718. mp->work_rx |= (int_cause & INT_RX) >> 2;
  1719. }
  1720. int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
  1721. if (int_cause_ext) {
  1722. wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
  1723. if (int_cause_ext & INT_EXT_LINK_PHY)
  1724. mp->work_link = 1;
  1725. mp->work_tx |= int_cause_ext & INT_EXT_TX;
  1726. }
  1727. return 1;
  1728. }
  1729. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1730. {
  1731. struct net_device *dev = (struct net_device *)dev_id;
  1732. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1733. if (unlikely(!mv643xx_eth_collect_events(mp)))
  1734. return IRQ_NONE;
  1735. wrlp(mp, INT_MASK, 0);
  1736. napi_schedule(&mp->napi);
  1737. return IRQ_HANDLED;
  1738. }
  1739. static void handle_link_event(struct mv643xx_eth_private *mp)
  1740. {
  1741. struct net_device *dev = mp->dev;
  1742. u32 port_status;
  1743. int speed;
  1744. int duplex;
  1745. int fc;
  1746. port_status = rdlp(mp, PORT_STATUS);
  1747. if (!(port_status & LINK_UP)) {
  1748. if (netif_carrier_ok(dev)) {
  1749. int i;
  1750. printk(KERN_INFO "%s: link down\n", dev->name);
  1751. netif_carrier_off(dev);
  1752. for (i = 0; i < mp->txq_count; i++) {
  1753. struct tx_queue *txq = mp->txq + i;
  1754. txq_reclaim(txq, txq->tx_ring_size, 1);
  1755. txq_reset_hw_ptr(txq);
  1756. }
  1757. }
  1758. return;
  1759. }
  1760. switch (port_status & PORT_SPEED_MASK) {
  1761. case PORT_SPEED_10:
  1762. speed = 10;
  1763. break;
  1764. case PORT_SPEED_100:
  1765. speed = 100;
  1766. break;
  1767. case PORT_SPEED_1000:
  1768. speed = 1000;
  1769. break;
  1770. default:
  1771. speed = -1;
  1772. break;
  1773. }
  1774. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1775. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1776. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1777. "flow control %sabled\n", dev->name,
  1778. speed, duplex ? "full" : "half",
  1779. fc ? "en" : "dis");
  1780. if (!netif_carrier_ok(dev))
  1781. netif_carrier_on(dev);
  1782. }
  1783. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  1784. {
  1785. struct mv643xx_eth_private *mp;
  1786. int work_done;
  1787. mp = container_of(napi, struct mv643xx_eth_private, napi);
  1788. mp->work_rx_refill |= mp->work_rx_oom;
  1789. mp->work_rx_oom = 0;
  1790. work_done = 0;
  1791. while (work_done < budget) {
  1792. u8 queue_mask;
  1793. int queue;
  1794. int work_tbd;
  1795. if (mp->work_link) {
  1796. mp->work_link = 0;
  1797. handle_link_event(mp);
  1798. continue;
  1799. }
  1800. queue_mask = mp->work_tx | mp->work_tx_end |
  1801. mp->work_rx | mp->work_rx_refill;
  1802. if (!queue_mask) {
  1803. if (mv643xx_eth_collect_events(mp))
  1804. continue;
  1805. break;
  1806. }
  1807. queue = fls(queue_mask) - 1;
  1808. queue_mask = 1 << queue;
  1809. work_tbd = budget - work_done;
  1810. if (work_tbd > 16)
  1811. work_tbd = 16;
  1812. if (mp->work_tx_end & queue_mask) {
  1813. txq_kick(mp->txq + queue);
  1814. } else if (mp->work_tx & queue_mask) {
  1815. work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
  1816. txq_maybe_wake(mp->txq + queue);
  1817. } else if (mp->work_rx & queue_mask) {
  1818. work_done += rxq_process(mp->rxq + queue, work_tbd);
  1819. } else if (mp->work_rx_refill & queue_mask) {
  1820. work_done += rxq_refill(mp->rxq + queue, work_tbd);
  1821. } else {
  1822. BUG();
  1823. }
  1824. }
  1825. if (work_done < budget) {
  1826. if (mp->work_rx_oom)
  1827. mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
  1828. napi_complete(napi);
  1829. wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
  1830. }
  1831. return work_done;
  1832. }
  1833. static inline void oom_timer_wrapper(unsigned long data)
  1834. {
  1835. struct mv643xx_eth_private *mp = (void *)data;
  1836. napi_schedule(&mp->napi);
  1837. }
  1838. static void phy_reset(struct mv643xx_eth_private *mp)
  1839. {
  1840. int data;
  1841. data = phy_read(mp->phy, MII_BMCR);
  1842. if (data < 0)
  1843. return;
  1844. data |= BMCR_RESET;
  1845. if (phy_write(mp->phy, MII_BMCR, data) < 0)
  1846. return;
  1847. do {
  1848. data = phy_read(mp->phy, MII_BMCR);
  1849. } while (data >= 0 && data & BMCR_RESET);
  1850. }
  1851. static void port_start(struct mv643xx_eth_private *mp)
  1852. {
  1853. u32 pscr;
  1854. int i;
  1855. /*
  1856. * Perform PHY reset, if there is a PHY.
  1857. */
  1858. if (mp->phy != NULL) {
  1859. struct ethtool_cmd cmd;
  1860. mv643xx_eth_get_settings(mp->dev, &cmd);
  1861. phy_reset(mp);
  1862. mv643xx_eth_set_settings(mp->dev, &cmd);
  1863. }
  1864. /*
  1865. * Configure basic link parameters.
  1866. */
  1867. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  1868. pscr |= SERIAL_PORT_ENABLE;
  1869. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1870. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1871. if (mp->phy == NULL)
  1872. pscr |= FORCE_LINK_PASS;
  1873. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1874. wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1875. /*
  1876. * Configure TX path and queues.
  1877. */
  1878. tx_set_rate(mp, 1000000000, 16777216);
  1879. for (i = 0; i < mp->txq_count; i++) {
  1880. struct tx_queue *txq = mp->txq + i;
  1881. txq_reset_hw_ptr(txq);
  1882. txq_set_rate(txq, 1000000000, 16777216);
  1883. txq_set_fixed_prio_mode(txq);
  1884. }
  1885. /*
  1886. * Add configured unicast address to address filter table.
  1887. */
  1888. mv643xx_eth_program_unicast_filter(mp->dev);
  1889. /*
  1890. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1891. * frames to RX queue #0, and include the pseudo-header when
  1892. * calculating receive checksums.
  1893. */
  1894. wrlp(mp, PORT_CONFIG, 0x02000000);
  1895. /*
  1896. * Treat BPDUs as normal multicasts, and disable partition mode.
  1897. */
  1898. wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
  1899. /*
  1900. * Enable the receive queues.
  1901. */
  1902. for (i = 0; i < mp->rxq_count; i++) {
  1903. struct rx_queue *rxq = mp->rxq + i;
  1904. u32 addr;
  1905. addr = (u32)rxq->rx_desc_dma;
  1906. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1907. wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
  1908. rxq_enable(rxq);
  1909. }
  1910. }
  1911. static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
  1912. {
  1913. int skb_size;
  1914. /*
  1915. * Reserve 2+14 bytes for an ethernet header (the hardware
  1916. * automatically prepends 2 bytes of dummy data to each
  1917. * received packet), 16 bytes for up to four VLAN tags, and
  1918. * 4 bytes for the trailing FCS -- 36 bytes total.
  1919. */
  1920. skb_size = mp->dev->mtu + 36;
  1921. /*
  1922. * Make sure that the skb size is a multiple of 8 bytes, as
  1923. * the lower three bits of the receive descriptor's buffer
  1924. * size field are ignored by the hardware.
  1925. */
  1926. mp->skb_size = (skb_size + 7) & ~7;
  1927. }
  1928. static int mv643xx_eth_open(struct net_device *dev)
  1929. {
  1930. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1931. int err;
  1932. int i;
  1933. wrlp(mp, INT_CAUSE, 0);
  1934. wrlp(mp, INT_CAUSE_EXT, 0);
  1935. rdlp(mp, INT_CAUSE_EXT);
  1936. err = request_irq(dev->irq, mv643xx_eth_irq,
  1937. IRQF_SHARED, dev->name, dev);
  1938. if (err) {
  1939. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1940. return -EAGAIN;
  1941. }
  1942. mv643xx_eth_recalc_skb_size(mp);
  1943. napi_enable(&mp->napi);
  1944. skb_queue_head_init(&mp->rx_recycle);
  1945. for (i = 0; i < mp->rxq_count; i++) {
  1946. err = rxq_init(mp, i);
  1947. if (err) {
  1948. while (--i >= 0)
  1949. rxq_deinit(mp->rxq + i);
  1950. goto out;
  1951. }
  1952. rxq_refill(mp->rxq + i, INT_MAX);
  1953. }
  1954. if (mp->work_rx_oom) {
  1955. mp->rx_oom.expires = jiffies + (HZ / 10);
  1956. add_timer(&mp->rx_oom);
  1957. }
  1958. for (i = 0; i < mp->txq_count; i++) {
  1959. err = txq_init(mp, i);
  1960. if (err) {
  1961. while (--i >= 0)
  1962. txq_deinit(mp->txq + i);
  1963. goto out_free;
  1964. }
  1965. }
  1966. netif_carrier_off(dev);
  1967. port_start(mp);
  1968. set_rx_coal(mp, 0);
  1969. set_tx_coal(mp, 0);
  1970. wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
  1971. wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
  1972. return 0;
  1973. out_free:
  1974. for (i = 0; i < mp->rxq_count; i++)
  1975. rxq_deinit(mp->rxq + i);
  1976. out:
  1977. free_irq(dev->irq, dev);
  1978. return err;
  1979. }
  1980. static void port_reset(struct mv643xx_eth_private *mp)
  1981. {
  1982. unsigned int data;
  1983. int i;
  1984. for (i = 0; i < mp->rxq_count; i++)
  1985. rxq_disable(mp->rxq + i);
  1986. for (i = 0; i < mp->txq_count; i++)
  1987. txq_disable(mp->txq + i);
  1988. while (1) {
  1989. u32 ps = rdlp(mp, PORT_STATUS);
  1990. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1991. break;
  1992. udelay(10);
  1993. }
  1994. /* Reset the Enable bit in the Configuration Register */
  1995. data = rdlp(mp, PORT_SERIAL_CONTROL);
  1996. data &= ~(SERIAL_PORT_ENABLE |
  1997. DO_NOT_FORCE_LINK_FAIL |
  1998. FORCE_LINK_PASS);
  1999. wrlp(mp, PORT_SERIAL_CONTROL, data);
  2000. }
  2001. static int mv643xx_eth_stop(struct net_device *dev)
  2002. {
  2003. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2004. int i;
  2005. wrlp(mp, INT_MASK_EXT, 0x00000000);
  2006. wrlp(mp, INT_MASK, 0x00000000);
  2007. rdlp(mp, INT_MASK);
  2008. del_timer_sync(&mp->mib_counters_timer);
  2009. napi_disable(&mp->napi);
  2010. del_timer_sync(&mp->rx_oom);
  2011. netif_carrier_off(dev);
  2012. free_irq(dev->irq, dev);
  2013. port_reset(mp);
  2014. mv643xx_eth_get_stats(dev);
  2015. mib_counters_update(mp);
  2016. skb_queue_purge(&mp->rx_recycle);
  2017. for (i = 0; i < mp->rxq_count; i++)
  2018. rxq_deinit(mp->rxq + i);
  2019. for (i = 0; i < mp->txq_count; i++)
  2020. txq_deinit(mp->txq + i);
  2021. return 0;
  2022. }
  2023. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2024. {
  2025. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2026. if (mp->phy != NULL)
  2027. return phy_mii_ioctl(mp->phy, if_mii(ifr), cmd);
  2028. return -EOPNOTSUPP;
  2029. }
  2030. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  2031. {
  2032. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2033. if (new_mtu < 64 || new_mtu > 9500)
  2034. return -EINVAL;
  2035. dev->mtu = new_mtu;
  2036. mv643xx_eth_recalc_skb_size(mp);
  2037. tx_set_rate(mp, 1000000000, 16777216);
  2038. if (!netif_running(dev))
  2039. return 0;
  2040. /*
  2041. * Stop and then re-open the interface. This will allocate RX
  2042. * skbs of the new MTU.
  2043. * There is a possible danger that the open will not succeed,
  2044. * due to memory being full.
  2045. */
  2046. mv643xx_eth_stop(dev);
  2047. if (mv643xx_eth_open(dev)) {
  2048. dev_printk(KERN_ERR, &dev->dev,
  2049. "fatal error on re-opening device after "
  2050. "MTU change\n");
  2051. }
  2052. return 0;
  2053. }
  2054. static void tx_timeout_task(struct work_struct *ugly)
  2055. {
  2056. struct mv643xx_eth_private *mp;
  2057. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  2058. if (netif_running(mp->dev)) {
  2059. netif_tx_stop_all_queues(mp->dev);
  2060. port_reset(mp);
  2061. port_start(mp);
  2062. netif_tx_wake_all_queues(mp->dev);
  2063. }
  2064. }
  2065. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  2066. {
  2067. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2068. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  2069. schedule_work(&mp->tx_timeout_task);
  2070. }
  2071. #ifdef CONFIG_NET_POLL_CONTROLLER
  2072. static void mv643xx_eth_netpoll(struct net_device *dev)
  2073. {
  2074. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2075. wrlp(mp, INT_MASK, 0x00000000);
  2076. rdlp(mp, INT_MASK);
  2077. mv643xx_eth_irq(dev->irq, dev);
  2078. wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
  2079. }
  2080. #endif
  2081. /* platform glue ************************************************************/
  2082. static void
  2083. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  2084. struct mbus_dram_target_info *dram)
  2085. {
  2086. void __iomem *base = msp->base;
  2087. u32 win_enable;
  2088. u32 win_protect;
  2089. int i;
  2090. for (i = 0; i < 6; i++) {
  2091. writel(0, base + WINDOW_BASE(i));
  2092. writel(0, base + WINDOW_SIZE(i));
  2093. if (i < 4)
  2094. writel(0, base + WINDOW_REMAP_HIGH(i));
  2095. }
  2096. win_enable = 0x3f;
  2097. win_protect = 0;
  2098. for (i = 0; i < dram->num_cs; i++) {
  2099. struct mbus_dram_window *cs = dram->cs + i;
  2100. writel((cs->base & 0xffff0000) |
  2101. (cs->mbus_attr << 8) |
  2102. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  2103. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  2104. win_enable &= ~(1 << i);
  2105. win_protect |= 3 << (2 * i);
  2106. }
  2107. writel(win_enable, base + WINDOW_BAR_ENABLE);
  2108. msp->win_protect = win_protect;
  2109. }
  2110. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  2111. {
  2112. /*
  2113. * Check whether we have a 14-bit coal limit field in bits
  2114. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  2115. * SDMA config register.
  2116. */
  2117. writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
  2118. if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
  2119. msp->extended_rx_coal_limit = 1;
  2120. else
  2121. msp->extended_rx_coal_limit = 0;
  2122. /*
  2123. * Check whether the MAC supports TX rate control, and if
  2124. * yes, whether its associated registers are in the old or
  2125. * the new place.
  2126. */
  2127. writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
  2128. if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
  2129. msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
  2130. } else {
  2131. writel(7, msp->base + 0x0400 + TX_BW_RATE);
  2132. if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
  2133. msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
  2134. else
  2135. msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
  2136. }
  2137. }
  2138. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  2139. {
  2140. static int mv643xx_eth_version_printed;
  2141. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2142. struct mv643xx_eth_shared_private *msp;
  2143. struct resource *res;
  2144. int ret;
  2145. if (!mv643xx_eth_version_printed++)
  2146. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  2147. "driver version %s\n", mv643xx_eth_driver_version);
  2148. ret = -EINVAL;
  2149. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2150. if (res == NULL)
  2151. goto out;
  2152. ret = -ENOMEM;
  2153. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  2154. if (msp == NULL)
  2155. goto out;
  2156. memset(msp, 0, sizeof(*msp));
  2157. msp->base = ioremap(res->start, res->end - res->start + 1);
  2158. if (msp->base == NULL)
  2159. goto out_free;
  2160. /*
  2161. * Set up and register SMI bus.
  2162. */
  2163. if (pd == NULL || pd->shared_smi == NULL) {
  2164. msp->smi_bus = mdiobus_alloc();
  2165. if (msp->smi_bus == NULL)
  2166. goto out_unmap;
  2167. msp->smi_bus->priv = msp;
  2168. msp->smi_bus->name = "mv643xx_eth smi";
  2169. msp->smi_bus->read = smi_bus_read;
  2170. msp->smi_bus->write = smi_bus_write,
  2171. snprintf(msp->smi_bus->id, MII_BUS_ID_SIZE, "%d", pdev->id);
  2172. msp->smi_bus->parent = &pdev->dev;
  2173. msp->smi_bus->phy_mask = 0xffffffff;
  2174. if (mdiobus_register(msp->smi_bus) < 0)
  2175. goto out_free_mii_bus;
  2176. msp->smi = msp;
  2177. } else {
  2178. msp->smi = platform_get_drvdata(pd->shared_smi);
  2179. }
  2180. msp->err_interrupt = NO_IRQ;
  2181. init_waitqueue_head(&msp->smi_busy_wait);
  2182. /*
  2183. * Check whether the error interrupt is hooked up.
  2184. */
  2185. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2186. if (res != NULL) {
  2187. int err;
  2188. err = request_irq(res->start, mv643xx_eth_err_irq,
  2189. IRQF_SHARED, "mv643xx_eth", msp);
  2190. if (!err) {
  2191. writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
  2192. msp->err_interrupt = res->start;
  2193. }
  2194. }
  2195. /*
  2196. * (Re-)program MBUS remapping windows if we are asked to.
  2197. */
  2198. if (pd != NULL && pd->dram != NULL)
  2199. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  2200. /*
  2201. * Detect hardware parameters.
  2202. */
  2203. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  2204. infer_hw_params(msp);
  2205. platform_set_drvdata(pdev, msp);
  2206. return 0;
  2207. out_free_mii_bus:
  2208. mdiobus_free(msp->smi_bus);
  2209. out_unmap:
  2210. iounmap(msp->base);
  2211. out_free:
  2212. kfree(msp);
  2213. out:
  2214. return ret;
  2215. }
  2216. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  2217. {
  2218. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  2219. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2220. if (pd == NULL || pd->shared_smi == NULL) {
  2221. mdiobus_unregister(msp->smi_bus);
  2222. mdiobus_free(msp->smi_bus);
  2223. }
  2224. if (msp->err_interrupt != NO_IRQ)
  2225. free_irq(msp->err_interrupt, msp);
  2226. iounmap(msp->base);
  2227. kfree(msp);
  2228. return 0;
  2229. }
  2230. static struct platform_driver mv643xx_eth_shared_driver = {
  2231. .probe = mv643xx_eth_shared_probe,
  2232. .remove = mv643xx_eth_shared_remove,
  2233. .driver = {
  2234. .name = MV643XX_ETH_SHARED_NAME,
  2235. .owner = THIS_MODULE,
  2236. },
  2237. };
  2238. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  2239. {
  2240. int addr_shift = 5 * mp->port_num;
  2241. u32 data;
  2242. data = rdl(mp, PHY_ADDR);
  2243. data &= ~(0x1f << addr_shift);
  2244. data |= (phy_addr & 0x1f) << addr_shift;
  2245. wrl(mp, PHY_ADDR, data);
  2246. }
  2247. static int phy_addr_get(struct mv643xx_eth_private *mp)
  2248. {
  2249. unsigned int data;
  2250. data = rdl(mp, PHY_ADDR);
  2251. return (data >> (5 * mp->port_num)) & 0x1f;
  2252. }
  2253. static void set_params(struct mv643xx_eth_private *mp,
  2254. struct mv643xx_eth_platform_data *pd)
  2255. {
  2256. struct net_device *dev = mp->dev;
  2257. if (is_valid_ether_addr(pd->mac_addr))
  2258. memcpy(dev->dev_addr, pd->mac_addr, 6);
  2259. else
  2260. uc_addr_get(mp, dev->dev_addr);
  2261. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  2262. if (pd->rx_queue_size)
  2263. mp->rx_ring_size = pd->rx_queue_size;
  2264. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  2265. mp->rx_desc_sram_size = pd->rx_sram_size;
  2266. mp->rxq_count = pd->rx_queue_count ? : 1;
  2267. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  2268. if (pd->tx_queue_size)
  2269. mp->tx_ring_size = pd->tx_queue_size;
  2270. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  2271. mp->tx_desc_sram_size = pd->tx_sram_size;
  2272. mp->txq_count = pd->tx_queue_count ? : 1;
  2273. }
  2274. static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
  2275. int phy_addr)
  2276. {
  2277. struct mii_bus *bus = mp->shared->smi->smi_bus;
  2278. struct phy_device *phydev;
  2279. int start;
  2280. int num;
  2281. int i;
  2282. if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
  2283. start = phy_addr_get(mp) & 0x1f;
  2284. num = 32;
  2285. } else {
  2286. start = phy_addr & 0x1f;
  2287. num = 1;
  2288. }
  2289. phydev = NULL;
  2290. for (i = 0; i < num; i++) {
  2291. int addr = (start + i) & 0x1f;
  2292. if (bus->phy_map[addr] == NULL)
  2293. mdiobus_scan(bus, addr);
  2294. if (phydev == NULL) {
  2295. phydev = bus->phy_map[addr];
  2296. if (phydev != NULL)
  2297. phy_addr_set(mp, addr);
  2298. }
  2299. }
  2300. return phydev;
  2301. }
  2302. static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
  2303. {
  2304. struct phy_device *phy = mp->phy;
  2305. phy_reset(mp);
  2306. phy_attach(mp->dev, dev_name(&phy->dev), 0, PHY_INTERFACE_MODE_GMII);
  2307. if (speed == 0) {
  2308. phy->autoneg = AUTONEG_ENABLE;
  2309. phy->speed = 0;
  2310. phy->duplex = 0;
  2311. phy->advertising = phy->supported | ADVERTISED_Autoneg;
  2312. } else {
  2313. phy->autoneg = AUTONEG_DISABLE;
  2314. phy->advertising = 0;
  2315. phy->speed = speed;
  2316. phy->duplex = duplex;
  2317. }
  2318. phy_start_aneg(phy);
  2319. }
  2320. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2321. {
  2322. u32 pscr;
  2323. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  2324. if (pscr & SERIAL_PORT_ENABLE) {
  2325. pscr &= ~SERIAL_PORT_ENABLE;
  2326. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2327. }
  2328. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2329. if (mp->phy == NULL) {
  2330. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2331. if (speed == SPEED_1000)
  2332. pscr |= SET_GMII_SPEED_TO_1000;
  2333. else if (speed == SPEED_100)
  2334. pscr |= SET_MII_SPEED_TO_100;
  2335. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2336. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2337. if (duplex == DUPLEX_FULL)
  2338. pscr |= SET_FULL_DUPLEX_MODE;
  2339. }
  2340. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2341. }
  2342. static int mv643xx_eth_probe(struct platform_device *pdev)
  2343. {
  2344. struct mv643xx_eth_platform_data *pd;
  2345. struct mv643xx_eth_private *mp;
  2346. struct net_device *dev;
  2347. struct resource *res;
  2348. int err;
  2349. pd = pdev->dev.platform_data;
  2350. if (pd == NULL) {
  2351. dev_printk(KERN_ERR, &pdev->dev,
  2352. "no mv643xx_eth_platform_data\n");
  2353. return -ENODEV;
  2354. }
  2355. if (pd->shared == NULL) {
  2356. dev_printk(KERN_ERR, &pdev->dev,
  2357. "no mv643xx_eth_platform_data->shared\n");
  2358. return -ENODEV;
  2359. }
  2360. dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
  2361. if (!dev)
  2362. return -ENOMEM;
  2363. mp = netdev_priv(dev);
  2364. platform_set_drvdata(pdev, mp);
  2365. mp->shared = platform_get_drvdata(pd->shared);
  2366. mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
  2367. mp->port_num = pd->port_number;
  2368. mp->dev = dev;
  2369. set_params(mp, pd);
  2370. dev->real_num_tx_queues = mp->txq_count;
  2371. if (pd->phy_addr != MV643XX_ETH_PHY_NONE)
  2372. mp->phy = phy_scan(mp, pd->phy_addr);
  2373. if (mp->phy != NULL)
  2374. phy_init(mp, pd->speed, pd->duplex);
  2375. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2376. init_pscr(mp, pd->speed, pd->duplex);
  2377. mib_counters_clear(mp);
  2378. init_timer(&mp->mib_counters_timer);
  2379. mp->mib_counters_timer.data = (unsigned long)mp;
  2380. mp->mib_counters_timer.function = mib_counters_timer_wrapper;
  2381. mp->mib_counters_timer.expires = jiffies + 30 * HZ;
  2382. add_timer(&mp->mib_counters_timer);
  2383. spin_lock_init(&mp->mib_counters_lock);
  2384. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2385. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
  2386. init_timer(&mp->rx_oom);
  2387. mp->rx_oom.data = (unsigned long)mp;
  2388. mp->rx_oom.function = oom_timer_wrapper;
  2389. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2390. BUG_ON(!res);
  2391. dev->irq = res->start;
  2392. dev->get_stats = mv643xx_eth_get_stats;
  2393. dev->hard_start_xmit = mv643xx_eth_xmit;
  2394. dev->open = mv643xx_eth_open;
  2395. dev->stop = mv643xx_eth_stop;
  2396. dev->set_rx_mode = mv643xx_eth_set_rx_mode;
  2397. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2398. dev->do_ioctl = mv643xx_eth_ioctl;
  2399. dev->change_mtu = mv643xx_eth_change_mtu;
  2400. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2401. #ifdef CONFIG_NET_POLL_CONTROLLER
  2402. dev->poll_controller = mv643xx_eth_netpoll;
  2403. #endif
  2404. dev->watchdog_timeo = 2 * HZ;
  2405. dev->base_addr = 0;
  2406. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2407. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2408. SET_NETDEV_DEV(dev, &pdev->dev);
  2409. if (mp->shared->win_protect)
  2410. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2411. err = register_netdev(dev);
  2412. if (err)
  2413. goto out;
  2414. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %pM\n",
  2415. mp->port_num, dev->dev_addr);
  2416. if (mp->tx_desc_sram_size > 0)
  2417. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2418. return 0;
  2419. out:
  2420. free_netdev(dev);
  2421. return err;
  2422. }
  2423. static int mv643xx_eth_remove(struct platform_device *pdev)
  2424. {
  2425. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2426. unregister_netdev(mp->dev);
  2427. if (mp->phy != NULL)
  2428. phy_detach(mp->phy);
  2429. flush_scheduled_work();
  2430. free_netdev(mp->dev);
  2431. platform_set_drvdata(pdev, NULL);
  2432. return 0;
  2433. }
  2434. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2435. {
  2436. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2437. /* Mask all interrupts on ethernet port */
  2438. wrlp(mp, INT_MASK, 0);
  2439. rdlp(mp, INT_MASK);
  2440. if (netif_running(mp->dev))
  2441. port_reset(mp);
  2442. }
  2443. static struct platform_driver mv643xx_eth_driver = {
  2444. .probe = mv643xx_eth_probe,
  2445. .remove = mv643xx_eth_remove,
  2446. .shutdown = mv643xx_eth_shutdown,
  2447. .driver = {
  2448. .name = MV643XX_ETH_NAME,
  2449. .owner = THIS_MODULE,
  2450. },
  2451. };
  2452. static int __init mv643xx_eth_init_module(void)
  2453. {
  2454. int rc;
  2455. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2456. if (!rc) {
  2457. rc = platform_driver_register(&mv643xx_eth_driver);
  2458. if (rc)
  2459. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2460. }
  2461. return rc;
  2462. }
  2463. module_init(mv643xx_eth_init_module);
  2464. static void __exit mv643xx_eth_cleanup_module(void)
  2465. {
  2466. platform_driver_unregister(&mv643xx_eth_driver);
  2467. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2468. }
  2469. module_exit(mv643xx_eth_cleanup_module);
  2470. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2471. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2472. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2473. MODULE_LICENSE("GPL");
  2474. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2475. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);