smsc75xx.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc75xx.h"
  34. #define SMSC_CHIPNAME "smsc75xx"
  35. #define SMSC_DRIVER_VERSION "1.0.0"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (9000)
  42. #define LAN75XX_EEPROM_MAGIC (0x7500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define DEFAULT_TSO_ENABLE (true)
  47. #define SMSC75XX_INTERNAL_PHY_ID (1)
  48. #define SMSC75XX_TX_OVERHEAD (8)
  49. #define MAX_RX_FIFO_SIZE (20 * 1024)
  50. #define MAX_TX_FIFO_SIZE (12 * 1024)
  51. #define USB_VENDOR_ID_SMSC (0x0424)
  52. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  53. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  54. #define RXW_PADDING 2
  55. #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
  56. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  57. #define check_warn(ret, fmt, args...) \
  58. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  59. #define check_warn_return(ret, fmt, args...) \
  60. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  61. #define check_warn_goto_done(ret, fmt, args...) \
  62. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  63. struct smsc75xx_priv {
  64. struct usbnet *dev;
  65. u32 rfe_ctl;
  66. u32 wolopts;
  67. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  68. struct mutex dataport_mutex;
  69. spinlock_t rfe_ctl_lock;
  70. struct work_struct set_multicast;
  71. };
  72. struct usb_context {
  73. struct usb_ctrlrequest req;
  74. struct usbnet *dev;
  75. };
  76. static bool turbo_mode = true;
  77. module_param(turbo_mode, bool, 0644);
  78. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  79. static int __must_check __smsc75xx_read_reg(struct usbnet *dev, u32 index,
  80. u32 *data, int in_pm)
  81. {
  82. u32 buf;
  83. int ret;
  84. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  85. BUG_ON(!dev);
  86. if (!in_pm)
  87. fn = usbnet_read_cmd;
  88. else
  89. fn = usbnet_read_cmd_nopm;
  90. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  91. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  92. 0, index, &buf, 4);
  93. if (unlikely(ret < 0))
  94. netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
  95. index, ret);
  96. le32_to_cpus(&buf);
  97. *data = buf;
  98. return ret;
  99. }
  100. static int __must_check __smsc75xx_write_reg(struct usbnet *dev, u32 index,
  101. u32 data, int in_pm)
  102. {
  103. u32 buf;
  104. int ret;
  105. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  106. BUG_ON(!dev);
  107. if (!in_pm)
  108. fn = usbnet_write_cmd;
  109. else
  110. fn = usbnet_write_cmd_nopm;
  111. buf = data;
  112. cpu_to_le32s(&buf);
  113. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  114. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  115. 0, index, &buf, 4);
  116. if (unlikely(ret < 0))
  117. netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
  118. index, ret);
  119. return ret;
  120. }
  121. static int __must_check smsc75xx_read_reg_nopm(struct usbnet *dev, u32 index,
  122. u32 *data)
  123. {
  124. return __smsc75xx_read_reg(dev, index, data, 1);
  125. }
  126. static int __must_check smsc75xx_write_reg_nopm(struct usbnet *dev, u32 index,
  127. u32 data)
  128. {
  129. return __smsc75xx_write_reg(dev, index, data, 1);
  130. }
  131. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  132. u32 *data)
  133. {
  134. return __smsc75xx_read_reg(dev, index, data, 0);
  135. }
  136. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  137. u32 data)
  138. {
  139. return __smsc75xx_write_reg(dev, index, data, 0);
  140. }
  141. static int smsc75xx_set_feature(struct usbnet *dev, u32 feature)
  142. {
  143. if (WARN_ON_ONCE(!dev))
  144. return -EINVAL;
  145. return usbnet_write_cmd_nopm(dev, USB_REQ_SET_FEATURE,
  146. USB_DIR_OUT | USB_RECIP_DEVICE,
  147. feature, 0, NULL, 0);
  148. }
  149. static int smsc75xx_clear_feature(struct usbnet *dev, u32 feature)
  150. {
  151. if (WARN_ON_ONCE(!dev))
  152. return -EINVAL;
  153. return usbnet_write_cmd_nopm(dev, USB_REQ_CLEAR_FEATURE,
  154. USB_DIR_OUT | USB_RECIP_DEVICE,
  155. feature, 0, NULL, 0);
  156. }
  157. /* Loop until the read is completed with timeout
  158. * called with phy_mutex held */
  159. static __must_check int __smsc75xx_phy_wait_not_busy(struct usbnet *dev,
  160. int in_pm)
  161. {
  162. unsigned long start_time = jiffies;
  163. u32 val;
  164. int ret;
  165. do {
  166. ret = __smsc75xx_read_reg(dev, MII_ACCESS, &val, in_pm);
  167. check_warn_return(ret, "Error reading MII_ACCESS\n");
  168. if (!(val & MII_ACCESS_BUSY))
  169. return 0;
  170. } while (!time_after(jiffies, start_time + HZ));
  171. return -EIO;
  172. }
  173. static int __smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
  174. int in_pm)
  175. {
  176. struct usbnet *dev = netdev_priv(netdev);
  177. u32 val, addr;
  178. int ret;
  179. mutex_lock(&dev->phy_mutex);
  180. /* confirm MII not busy */
  181. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  182. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read\n");
  183. /* set the address, index & direction (read from PHY) */
  184. phy_id &= dev->mii.phy_id_mask;
  185. idx &= dev->mii.reg_num_mask;
  186. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  187. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  188. | MII_ACCESS_READ | MII_ACCESS_BUSY;
  189. ret = __smsc75xx_write_reg(dev, MII_ACCESS, addr, in_pm);
  190. check_warn_goto_done(ret, "Error writing MII_ACCESS\n");
  191. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  192. check_warn_goto_done(ret, "Timed out reading MII reg %02X\n", idx);
  193. ret = __smsc75xx_read_reg(dev, MII_DATA, &val, in_pm);
  194. check_warn_goto_done(ret, "Error reading MII_DATA\n");
  195. ret = (u16)(val & 0xFFFF);
  196. done:
  197. mutex_unlock(&dev->phy_mutex);
  198. return ret;
  199. }
  200. static void __smsc75xx_mdio_write(struct net_device *netdev, int phy_id,
  201. int idx, int regval, int in_pm)
  202. {
  203. struct usbnet *dev = netdev_priv(netdev);
  204. u32 val, addr;
  205. int ret;
  206. mutex_lock(&dev->phy_mutex);
  207. /* confirm MII not busy */
  208. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  209. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write\n");
  210. val = regval;
  211. ret = __smsc75xx_write_reg(dev, MII_DATA, val, in_pm);
  212. check_warn_goto_done(ret, "Error writing MII_DATA\n");
  213. /* set the address, index & direction (write to PHY) */
  214. phy_id &= dev->mii.phy_id_mask;
  215. idx &= dev->mii.reg_num_mask;
  216. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  217. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  218. | MII_ACCESS_WRITE | MII_ACCESS_BUSY;
  219. ret = __smsc75xx_write_reg(dev, MII_ACCESS, addr, in_pm);
  220. check_warn_goto_done(ret, "Error writing MII_ACCESS\n");
  221. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  222. check_warn_goto_done(ret, "Timed out writing MII reg %02X\n", idx);
  223. done:
  224. mutex_unlock(&dev->phy_mutex);
  225. }
  226. static int smsc75xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
  227. int idx)
  228. {
  229. return __smsc75xx_mdio_read(netdev, phy_id, idx, 1);
  230. }
  231. static void smsc75xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
  232. int idx, int regval)
  233. {
  234. __smsc75xx_mdio_write(netdev, phy_id, idx, regval, 1);
  235. }
  236. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  237. {
  238. return __smsc75xx_mdio_read(netdev, phy_id, idx, 0);
  239. }
  240. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  241. int regval)
  242. {
  243. __smsc75xx_mdio_write(netdev, phy_id, idx, regval, 0);
  244. }
  245. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  246. {
  247. unsigned long start_time = jiffies;
  248. u32 val;
  249. int ret;
  250. do {
  251. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  252. check_warn_return(ret, "Error reading E2P_CMD\n");
  253. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  254. break;
  255. udelay(40);
  256. } while (!time_after(jiffies, start_time + HZ));
  257. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  258. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  259. return -EIO;
  260. }
  261. return 0;
  262. }
  263. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  264. {
  265. unsigned long start_time = jiffies;
  266. u32 val;
  267. int ret;
  268. do {
  269. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  270. check_warn_return(ret, "Error reading E2P_CMD\n");
  271. if (!(val & E2P_CMD_BUSY))
  272. return 0;
  273. udelay(40);
  274. } while (!time_after(jiffies, start_time + HZ));
  275. netdev_warn(dev->net, "EEPROM is busy\n");
  276. return -EIO;
  277. }
  278. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  279. u8 *data)
  280. {
  281. u32 val;
  282. int i, ret;
  283. BUG_ON(!dev);
  284. BUG_ON(!data);
  285. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  286. if (ret)
  287. return ret;
  288. for (i = 0; i < length; i++) {
  289. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  290. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  291. check_warn_return(ret, "Error writing E2P_CMD\n");
  292. ret = smsc75xx_wait_eeprom(dev);
  293. if (ret < 0)
  294. return ret;
  295. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  296. check_warn_return(ret, "Error reading E2P_DATA\n");
  297. data[i] = val & 0xFF;
  298. offset++;
  299. }
  300. return 0;
  301. }
  302. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  303. u8 *data)
  304. {
  305. u32 val;
  306. int i, ret;
  307. BUG_ON(!dev);
  308. BUG_ON(!data);
  309. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  310. if (ret)
  311. return ret;
  312. /* Issue write/erase enable command */
  313. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  314. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  315. check_warn_return(ret, "Error writing E2P_CMD\n");
  316. ret = smsc75xx_wait_eeprom(dev);
  317. if (ret < 0)
  318. return ret;
  319. for (i = 0; i < length; i++) {
  320. /* Fill data register */
  321. val = data[i];
  322. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  323. check_warn_return(ret, "Error writing E2P_DATA\n");
  324. /* Send "write" command */
  325. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  326. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  327. check_warn_return(ret, "Error writing E2P_CMD\n");
  328. ret = smsc75xx_wait_eeprom(dev);
  329. if (ret < 0)
  330. return ret;
  331. offset++;
  332. }
  333. return 0;
  334. }
  335. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  336. {
  337. int i, ret;
  338. for (i = 0; i < 100; i++) {
  339. u32 dp_sel;
  340. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  341. check_warn_return(ret, "Error reading DP_SEL\n");
  342. if (dp_sel & DP_SEL_DPRDY)
  343. return 0;
  344. udelay(40);
  345. }
  346. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out\n");
  347. return -EIO;
  348. }
  349. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  350. u32 length, u32 *buf)
  351. {
  352. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  353. u32 dp_sel;
  354. int i, ret;
  355. mutex_lock(&pdata->dataport_mutex);
  356. ret = smsc75xx_dataport_wait_not_busy(dev);
  357. check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry\n");
  358. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  359. check_warn_goto_done(ret, "Error reading DP_SEL\n");
  360. dp_sel &= ~DP_SEL_RSEL;
  361. dp_sel |= ram_select;
  362. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  363. check_warn_goto_done(ret, "Error writing DP_SEL\n");
  364. for (i = 0; i < length; i++) {
  365. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  366. check_warn_goto_done(ret, "Error writing DP_ADDR\n");
  367. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  368. check_warn_goto_done(ret, "Error writing DP_DATA\n");
  369. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  370. check_warn_goto_done(ret, "Error writing DP_CMD\n");
  371. ret = smsc75xx_dataport_wait_not_busy(dev);
  372. check_warn_goto_done(ret, "smsc75xx_dataport_write timeout\n");
  373. }
  374. done:
  375. mutex_unlock(&pdata->dataport_mutex);
  376. return ret;
  377. }
  378. /* returns hash bit number for given MAC address */
  379. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  380. {
  381. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  382. }
  383. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  384. {
  385. struct smsc75xx_priv *pdata =
  386. container_of(param, struct smsc75xx_priv, set_multicast);
  387. struct usbnet *dev = pdata->dev;
  388. int ret;
  389. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x\n",
  390. pdata->rfe_ctl);
  391. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  392. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  393. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  394. check_warn(ret, "Error writing RFE_CRL\n");
  395. }
  396. static void smsc75xx_set_multicast(struct net_device *netdev)
  397. {
  398. struct usbnet *dev = netdev_priv(netdev);
  399. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  400. unsigned long flags;
  401. int i;
  402. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  403. pdata->rfe_ctl &=
  404. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  405. pdata->rfe_ctl |= RFE_CTL_AB;
  406. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  407. pdata->multicast_hash_table[i] = 0;
  408. if (dev->net->flags & IFF_PROMISC) {
  409. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  410. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  411. } else if (dev->net->flags & IFF_ALLMULTI) {
  412. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  413. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  414. } else if (!netdev_mc_empty(dev->net)) {
  415. struct netdev_hw_addr *ha;
  416. netif_dbg(dev, drv, dev->net, "receive multicast hash filter\n");
  417. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  418. netdev_for_each_mc_addr(ha, netdev) {
  419. u32 bitnum = smsc75xx_hash(ha->addr);
  420. pdata->multicast_hash_table[bitnum / 32] |=
  421. (1 << (bitnum % 32));
  422. }
  423. } else {
  424. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  425. pdata->rfe_ctl |= RFE_CTL_DPF;
  426. }
  427. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  428. /* defer register writes to a sleepable context */
  429. schedule_work(&pdata->set_multicast);
  430. }
  431. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  432. u16 lcladv, u16 rmtadv)
  433. {
  434. u32 flow = 0, fct_flow = 0;
  435. int ret;
  436. if (duplex == DUPLEX_FULL) {
  437. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  438. if (cap & FLOW_CTRL_TX) {
  439. flow = (FLOW_TX_FCEN | 0xFFFF);
  440. /* set fct_flow thresholds to 20% and 80% */
  441. fct_flow = (8 << 8) | 32;
  442. }
  443. if (cap & FLOW_CTRL_RX)
  444. flow |= FLOW_RX_FCEN;
  445. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  446. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  447. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  448. } else {
  449. netif_dbg(dev, link, dev->net, "half duplex\n");
  450. }
  451. ret = smsc75xx_write_reg(dev, FLOW, flow);
  452. check_warn_return(ret, "Error writing FLOW\n");
  453. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  454. check_warn_return(ret, "Error writing FCT_FLOW\n");
  455. return 0;
  456. }
  457. static int smsc75xx_link_reset(struct usbnet *dev)
  458. {
  459. struct mii_if_info *mii = &dev->mii;
  460. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  461. u16 lcladv, rmtadv;
  462. int ret;
  463. /* write to clear phy interrupt status */
  464. smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
  465. PHY_INT_SRC_CLEAR_ALL);
  466. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  467. check_warn_return(ret, "Error writing INT_STS\n");
  468. mii_check_media(mii, 1, 1);
  469. mii_ethtool_gset(&dev->mii, &ecmd);
  470. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  471. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  472. netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  473. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  474. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  475. }
  476. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  477. {
  478. u32 intdata;
  479. if (urb->actual_length != 4) {
  480. netdev_warn(dev->net, "unexpected urb length %d\n",
  481. urb->actual_length);
  482. return;
  483. }
  484. memcpy(&intdata, urb->transfer_buffer, 4);
  485. le32_to_cpus(&intdata);
  486. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  487. if (intdata & INT_ENP_PHY_INT)
  488. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  489. else
  490. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  491. intdata);
  492. }
  493. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  494. {
  495. return MAX_EEPROM_SIZE;
  496. }
  497. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  498. struct ethtool_eeprom *ee, u8 *data)
  499. {
  500. struct usbnet *dev = netdev_priv(netdev);
  501. ee->magic = LAN75XX_EEPROM_MAGIC;
  502. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  503. }
  504. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  505. struct ethtool_eeprom *ee, u8 *data)
  506. {
  507. struct usbnet *dev = netdev_priv(netdev);
  508. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  509. netdev_warn(dev->net, "EEPROM: magic value mismatch: 0x%x\n",
  510. ee->magic);
  511. return -EINVAL;
  512. }
  513. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  514. }
  515. static void smsc75xx_ethtool_get_wol(struct net_device *net,
  516. struct ethtool_wolinfo *wolinfo)
  517. {
  518. struct usbnet *dev = netdev_priv(net);
  519. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  520. wolinfo->supported = SUPPORTED_WAKE;
  521. wolinfo->wolopts = pdata->wolopts;
  522. }
  523. static int smsc75xx_ethtool_set_wol(struct net_device *net,
  524. struct ethtool_wolinfo *wolinfo)
  525. {
  526. struct usbnet *dev = netdev_priv(net);
  527. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  528. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  529. return 0;
  530. }
  531. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  532. .get_link = usbnet_get_link,
  533. .nway_reset = usbnet_nway_reset,
  534. .get_drvinfo = usbnet_get_drvinfo,
  535. .get_msglevel = usbnet_get_msglevel,
  536. .set_msglevel = usbnet_set_msglevel,
  537. .get_settings = usbnet_get_settings,
  538. .set_settings = usbnet_set_settings,
  539. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  540. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  541. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  542. .get_wol = smsc75xx_ethtool_get_wol,
  543. .set_wol = smsc75xx_ethtool_set_wol,
  544. };
  545. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  546. {
  547. struct usbnet *dev = netdev_priv(netdev);
  548. if (!netif_running(netdev))
  549. return -EINVAL;
  550. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  551. }
  552. static void smsc75xx_init_mac_address(struct usbnet *dev)
  553. {
  554. /* try reading mac address from EEPROM */
  555. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  556. dev->net->dev_addr) == 0) {
  557. if (is_valid_ether_addr(dev->net->dev_addr)) {
  558. /* eeprom values are valid so use them */
  559. netif_dbg(dev, ifup, dev->net,
  560. "MAC address read from EEPROM\n");
  561. return;
  562. }
  563. }
  564. /* no eeprom, or eeprom values are invalid. generate random MAC */
  565. eth_hw_addr_random(dev->net);
  566. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  567. }
  568. static int smsc75xx_set_mac_address(struct usbnet *dev)
  569. {
  570. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  571. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  572. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  573. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  574. check_warn_return(ret, "Failed to write RX_ADDRH: %d\n", ret);
  575. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  576. check_warn_return(ret, "Failed to write RX_ADDRL: %d\n", ret);
  577. addr_hi |= ADDR_FILTX_FB_VALID;
  578. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  579. check_warn_return(ret, "Failed to write ADDR_FILTX: %d\n", ret);
  580. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  581. check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d\n", ret);
  582. return 0;
  583. }
  584. static int smsc75xx_phy_initialize(struct usbnet *dev)
  585. {
  586. int bmcr, ret, timeout = 0;
  587. /* Initialize MII structure */
  588. dev->mii.dev = dev->net;
  589. dev->mii.mdio_read = smsc75xx_mdio_read;
  590. dev->mii.mdio_write = smsc75xx_mdio_write;
  591. dev->mii.phy_id_mask = 0x1f;
  592. dev->mii.reg_num_mask = 0x1f;
  593. dev->mii.supports_gmii = 1;
  594. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  595. /* reset phy and wait for reset to complete */
  596. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  597. do {
  598. msleep(10);
  599. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  600. check_warn_return(bmcr, "Error reading MII_BMCR\n");
  601. timeout++;
  602. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  603. if (timeout >= 100) {
  604. netdev_warn(dev->net, "timeout on PHY Reset\n");
  605. return -EIO;
  606. }
  607. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  608. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  609. ADVERTISE_PAUSE_ASYM);
  610. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
  611. ADVERTISE_1000FULL);
  612. /* read and write to clear phy interrupt status */
  613. ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  614. check_warn_return(ret, "Error reading PHY_INT_SRC\n");
  615. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
  616. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  617. PHY_INT_MASK_DEFAULT);
  618. mii_nway_restart(&dev->mii);
  619. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  620. return 0;
  621. }
  622. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  623. {
  624. int ret = 0;
  625. u32 buf;
  626. bool rxenabled;
  627. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  628. check_warn_return(ret, "Failed to read MAC_RX: %d\n", ret);
  629. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  630. if (rxenabled) {
  631. buf &= ~MAC_RX_RXEN;
  632. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  633. check_warn_return(ret, "Failed to write MAC_RX: %d\n", ret);
  634. }
  635. /* add 4 to size for FCS */
  636. buf &= ~MAC_RX_MAX_SIZE;
  637. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  638. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  639. check_warn_return(ret, "Failed to write MAC_RX: %d\n", ret);
  640. if (rxenabled) {
  641. buf |= MAC_RX_RXEN;
  642. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  643. check_warn_return(ret, "Failed to write MAC_RX: %d\n", ret);
  644. }
  645. return 0;
  646. }
  647. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  648. {
  649. struct usbnet *dev = netdev_priv(netdev);
  650. int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
  651. check_warn_return(ret, "Failed to set mac rx frame length\n");
  652. return usbnet_change_mtu(netdev, new_mtu);
  653. }
  654. /* Enable or disable Rx checksum offload engine */
  655. static int smsc75xx_set_features(struct net_device *netdev,
  656. netdev_features_t features)
  657. {
  658. struct usbnet *dev = netdev_priv(netdev);
  659. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  660. unsigned long flags;
  661. int ret;
  662. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  663. if (features & NETIF_F_RXCSUM)
  664. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  665. else
  666. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  667. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  668. /* it's racing here! */
  669. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  670. check_warn_return(ret, "Error writing RFE_CTL\n");
  671. return 0;
  672. }
  673. static int smsc75xx_wait_ready(struct usbnet *dev, int in_pm)
  674. {
  675. int timeout = 0;
  676. do {
  677. u32 buf;
  678. int ret;
  679. ret = __smsc75xx_read_reg(dev, PMT_CTL, &buf, in_pm);
  680. check_warn_return(ret, "Failed to read PMT_CTL: %d\n", ret);
  681. if (buf & PMT_CTL_DEV_RDY)
  682. return 0;
  683. msleep(10);
  684. timeout++;
  685. } while (timeout < 100);
  686. netdev_warn(dev->net, "timeout waiting for device ready\n");
  687. return -EIO;
  688. }
  689. static int smsc75xx_reset(struct usbnet *dev)
  690. {
  691. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  692. u32 buf;
  693. int ret = 0, timeout;
  694. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset\n");
  695. ret = smsc75xx_wait_ready(dev, 0);
  696. check_warn_return(ret, "device not ready in smsc75xx_reset\n");
  697. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  698. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  699. buf |= HW_CFG_LRST;
  700. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  701. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  702. timeout = 0;
  703. do {
  704. msleep(10);
  705. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  706. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  707. timeout++;
  708. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  709. if (timeout >= 100) {
  710. netdev_warn(dev->net, "timeout on completion of Lite Reset\n");
  711. return -EIO;
  712. }
  713. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY\n");
  714. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  715. check_warn_return(ret, "Failed to read PMT_CTL: %d\n", ret);
  716. buf |= PMT_CTL_PHY_RST;
  717. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  718. check_warn_return(ret, "Failed to write PMT_CTL: %d\n", ret);
  719. timeout = 0;
  720. do {
  721. msleep(10);
  722. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  723. check_warn_return(ret, "Failed to read PMT_CTL: %d\n", ret);
  724. timeout++;
  725. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  726. if (timeout >= 100) {
  727. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  728. return -EIO;
  729. }
  730. netif_dbg(dev, ifup, dev->net, "PHY reset complete\n");
  731. smsc75xx_init_mac_address(dev);
  732. ret = smsc75xx_set_mac_address(dev);
  733. check_warn_return(ret, "Failed to set mac address\n");
  734. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
  735. dev->net->dev_addr);
  736. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  737. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  738. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
  739. buf);
  740. buf |= HW_CFG_BIR;
  741. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  742. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  743. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  744. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  745. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after writing HW_CFG_BIR: 0x%08x\n",
  746. buf);
  747. if (!turbo_mode) {
  748. buf = 0;
  749. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  750. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  751. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  752. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  753. } else {
  754. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  755. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  756. }
  757. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
  758. (ulong)dev->rx_urb_size);
  759. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  760. check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
  761. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  762. check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
  763. netif_dbg(dev, ifup, dev->net,
  764. "Read Value from BURST_CAP after writing: 0x%08x\n", buf);
  765. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  766. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
  767. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  768. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
  769. netif_dbg(dev, ifup, dev->net,
  770. "Read Value from BULK_IN_DLY after writing: 0x%08x\n", buf);
  771. if (turbo_mode) {
  772. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  773. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  774. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x\n", buf);
  775. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  776. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  777. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  778. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  779. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  780. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x\n", buf);
  781. }
  782. /* set FIFO sizes */
  783. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  784. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  785. check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d\n", ret);
  786. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x\n", buf);
  787. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  788. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  789. check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d\n", ret);
  790. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x\n", buf);
  791. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  792. check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
  793. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  794. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  795. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", buf);
  796. ret = smsc75xx_read_reg(dev, E2P_CMD, &buf);
  797. check_warn_return(ret, "Failed to read E2P_CMD: %d\n", ret);
  798. /* only set default GPIO/LED settings if no EEPROM is detected */
  799. if (!(buf & E2P_CMD_LOADED)) {
  800. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  801. check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d\n",
  802. ret);
  803. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  804. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  805. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  806. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n",
  807. ret);
  808. }
  809. ret = smsc75xx_write_reg(dev, FLOW, 0);
  810. check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
  811. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  812. check_warn_return(ret, "Failed to write FCT_FLOW: %d\n", ret);
  813. /* Don't need rfe_ctl_lock during initialisation */
  814. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  815. check_warn_return(ret, "Failed to read RFE_CTL: %d\n", ret);
  816. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  817. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  818. check_warn_return(ret, "Failed to write RFE_CTL: %d\n", ret);
  819. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  820. check_warn_return(ret, "Failed to read RFE_CTL: %d\n", ret);
  821. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x\n",
  822. pdata->rfe_ctl);
  823. /* Enable or disable checksum offload engines */
  824. smsc75xx_set_features(dev->net, dev->net->features);
  825. smsc75xx_set_multicast(dev->net);
  826. ret = smsc75xx_phy_initialize(dev);
  827. check_warn_return(ret, "Failed to initialize PHY: %d\n", ret);
  828. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  829. check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
  830. /* enable PHY interrupts */
  831. buf |= INT_ENP_PHY_INT;
  832. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  833. check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
  834. /* allow mac to detect speed and duplex from phy */
  835. ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
  836. check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
  837. buf |= (MAC_CR_ADD | MAC_CR_ASD);
  838. ret = smsc75xx_write_reg(dev, MAC_CR, buf);
  839. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  840. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  841. check_warn_return(ret, "Failed to read MAC_TX: %d\n", ret);
  842. buf |= MAC_TX_TXEN;
  843. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  844. check_warn_return(ret, "Failed to write MAC_TX: %d\n", ret);
  845. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x\n", buf);
  846. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  847. check_warn_return(ret, "Failed to read FCT_TX_CTL: %d\n", ret);
  848. buf |= FCT_TX_CTL_EN;
  849. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  850. check_warn_return(ret, "Failed to write FCT_TX_CTL: %d\n", ret);
  851. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x\n", buf);
  852. ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
  853. check_warn_return(ret, "Failed to set max rx frame length\n");
  854. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  855. check_warn_return(ret, "Failed to read MAC_RX: %d\n", ret);
  856. buf |= MAC_RX_RXEN;
  857. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  858. check_warn_return(ret, "Failed to write MAC_RX: %d\n", ret);
  859. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x\n", buf);
  860. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  861. check_warn_return(ret, "Failed to read FCT_RX_CTL: %d\n", ret);
  862. buf |= FCT_RX_CTL_EN;
  863. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  864. check_warn_return(ret, "Failed to write FCT_RX_CTL: %d\n", ret);
  865. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x\n", buf);
  866. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0\n");
  867. return 0;
  868. }
  869. static const struct net_device_ops smsc75xx_netdev_ops = {
  870. .ndo_open = usbnet_open,
  871. .ndo_stop = usbnet_stop,
  872. .ndo_start_xmit = usbnet_start_xmit,
  873. .ndo_tx_timeout = usbnet_tx_timeout,
  874. .ndo_change_mtu = smsc75xx_change_mtu,
  875. .ndo_set_mac_address = eth_mac_addr,
  876. .ndo_validate_addr = eth_validate_addr,
  877. .ndo_do_ioctl = smsc75xx_ioctl,
  878. .ndo_set_rx_mode = smsc75xx_set_multicast,
  879. .ndo_set_features = smsc75xx_set_features,
  880. };
  881. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  882. {
  883. struct smsc75xx_priv *pdata = NULL;
  884. int ret;
  885. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  886. ret = usbnet_get_endpoints(dev, intf);
  887. check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
  888. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  889. GFP_KERNEL);
  890. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  891. if (!pdata) {
  892. netdev_warn(dev->net, "Unable to allocate smsc75xx_priv\n");
  893. return -ENOMEM;
  894. }
  895. pdata->dev = dev;
  896. spin_lock_init(&pdata->rfe_ctl_lock);
  897. mutex_init(&pdata->dataport_mutex);
  898. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  899. if (DEFAULT_TX_CSUM_ENABLE) {
  900. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  901. if (DEFAULT_TSO_ENABLE)
  902. dev->net->features |= NETIF_F_SG |
  903. NETIF_F_TSO | NETIF_F_TSO6;
  904. }
  905. if (DEFAULT_RX_CSUM_ENABLE)
  906. dev->net->features |= NETIF_F_RXCSUM;
  907. dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  908. NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_RXCSUM;
  909. /* Init all registers */
  910. ret = smsc75xx_reset(dev);
  911. check_warn_return(ret, "smsc75xx_reset error %d\n", ret);
  912. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  913. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  914. dev->net->flags |= IFF_MULTICAST;
  915. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  916. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  917. return 0;
  918. }
  919. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  920. {
  921. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  922. if (pdata) {
  923. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  924. kfree(pdata);
  925. pdata = NULL;
  926. dev->data[0] = 0;
  927. }
  928. }
  929. static u16 smsc_crc(const u8 *buffer, size_t len)
  930. {
  931. return bitrev16(crc16(0xFFFF, buffer, len));
  932. }
  933. static int smsc75xx_write_wuff(struct usbnet *dev, int filter, u32 wuf_cfg,
  934. u32 wuf_mask1)
  935. {
  936. int cfg_base = WUF_CFGX + filter * 4;
  937. int mask_base = WUF_MASKX + filter * 16;
  938. int ret;
  939. ret = smsc75xx_write_reg(dev, cfg_base, wuf_cfg);
  940. check_warn_return(ret, "Error writing WUF_CFGX\n");
  941. ret = smsc75xx_write_reg(dev, mask_base, wuf_mask1);
  942. check_warn_return(ret, "Error writing WUF_MASKX\n");
  943. ret = smsc75xx_write_reg(dev, mask_base + 4, 0);
  944. check_warn_return(ret, "Error writing WUF_MASKX\n");
  945. ret = smsc75xx_write_reg(dev, mask_base + 8, 0);
  946. check_warn_return(ret, "Error writing WUF_MASKX\n");
  947. ret = smsc75xx_write_reg(dev, mask_base + 12, 0);
  948. check_warn_return(ret, "Error writing WUF_MASKX\n");
  949. return 0;
  950. }
  951. static int smsc75xx_enter_suspend0(struct usbnet *dev)
  952. {
  953. u32 val;
  954. int ret;
  955. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  956. check_warn_return(ret, "Error reading PMT_CTL\n");
  957. val &= (~(PMT_CTL_SUS_MODE | PMT_CTL_PHY_RST));
  958. val |= PMT_CTL_SUS_MODE_0 | PMT_CTL_WOL_EN | PMT_CTL_WUPS;
  959. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  960. check_warn_return(ret, "Error writing PMT_CTL\n");
  961. smsc75xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  962. return 0;
  963. }
  964. static int smsc75xx_enter_suspend1(struct usbnet *dev)
  965. {
  966. u32 val;
  967. int ret;
  968. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  969. check_warn_return(ret, "Error reading PMT_CTL\n");
  970. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  971. val |= PMT_CTL_SUS_MODE_1;
  972. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  973. check_warn_return(ret, "Error writing PMT_CTL\n");
  974. /* clear wol status, enable energy detection */
  975. val &= ~PMT_CTL_WUPS;
  976. val |= (PMT_CTL_WUPS_ED | PMT_CTL_ED_EN);
  977. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  978. check_warn_return(ret, "Error writing PMT_CTL\n");
  979. smsc75xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  980. return 0;
  981. }
  982. static int smsc75xx_enter_suspend2(struct usbnet *dev)
  983. {
  984. u32 val;
  985. int ret;
  986. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  987. check_warn_return(ret, "Error reading PMT_CTL\n");
  988. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  989. val |= PMT_CTL_SUS_MODE_2;
  990. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  991. check_warn_return(ret, "Error writing PMT_CTL\n");
  992. return 0;
  993. }
  994. static int smsc75xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
  995. {
  996. struct mii_if_info *mii = &dev->mii;
  997. int ret;
  998. netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
  999. /* read to clear */
  1000. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
  1001. check_warn_return(ret, "Error reading PHY_INT_SRC\n");
  1002. /* enable interrupt source */
  1003. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
  1004. check_warn_return(ret, "Error reading PHY_INT_MASK\n");
  1005. ret |= mask;
  1006. smsc75xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
  1007. return 0;
  1008. }
  1009. static int smsc75xx_link_ok_nopm(struct usbnet *dev)
  1010. {
  1011. struct mii_if_info *mii = &dev->mii;
  1012. int ret;
  1013. /* first, a dummy read, needed to latch some MII phys */
  1014. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1015. check_warn_return(ret, "Error reading MII_BMSR\n");
  1016. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1017. check_warn_return(ret, "Error reading MII_BMSR\n");
  1018. return !!(ret & BMSR_LSTATUS);
  1019. }
  1020. static int smsc75xx_suspend(struct usb_interface *intf, pm_message_t message)
  1021. {
  1022. struct usbnet *dev = usb_get_intfdata(intf);
  1023. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1024. u32 val, link_up;
  1025. int ret;
  1026. ret = usbnet_suspend(intf, message);
  1027. check_warn_goto_done(ret, "usbnet_suspend error\n");
  1028. /* determine if link is up using only _nopm functions */
  1029. link_up = smsc75xx_link_ok_nopm(dev);
  1030. /* if no wol options set, or if link is down and we're not waking on
  1031. * PHY activity, enter lowest power SUSPEND2 mode
  1032. */
  1033. if (!(pdata->wolopts & SUPPORTED_WAKE) ||
  1034. !(link_up || (pdata->wolopts & WAKE_PHY))) {
  1035. netdev_info(dev->net, "entering SUSPEND2 mode\n");
  1036. /* disable energy detect (link up) & wake up events */
  1037. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1038. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1039. val &= ~(WUCSR_MPEN | WUCSR_WUEN);
  1040. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1041. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1042. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1043. check_warn_goto_done(ret, "Error reading PMT_CTL\n");
  1044. val &= ~(PMT_CTL_ED_EN | PMT_CTL_WOL_EN);
  1045. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1046. check_warn_goto_done(ret, "Error writing PMT_CTL\n");
  1047. ret = smsc75xx_enter_suspend2(dev);
  1048. goto done;
  1049. }
  1050. if (pdata->wolopts & WAKE_PHY) {
  1051. ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
  1052. (PHY_INT_MASK_ANEG_COMP | PHY_INT_MASK_LINK_DOWN));
  1053. check_warn_goto_done(ret, "error enabling PHY wakeup ints\n");
  1054. /* if link is down then configure EDPD and enter SUSPEND1,
  1055. * otherwise enter SUSPEND0 below
  1056. */
  1057. if (!link_up) {
  1058. struct mii_if_info *mii = &dev->mii;
  1059. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  1060. /* enable energy detect power-down mode */
  1061. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id,
  1062. PHY_MODE_CTRL_STS);
  1063. check_warn_goto_done(ret, "Error reading PHY_MODE_CTRL_STS\n");
  1064. ret |= MODE_CTRL_STS_EDPWRDOWN;
  1065. smsc75xx_mdio_write_nopm(dev->net, mii->phy_id,
  1066. PHY_MODE_CTRL_STS, ret);
  1067. /* enter SUSPEND1 mode */
  1068. ret = smsc75xx_enter_suspend1(dev);
  1069. goto done;
  1070. }
  1071. }
  1072. if (pdata->wolopts & (WAKE_MCAST | WAKE_ARP)) {
  1073. int i, filter = 0;
  1074. /* disable all filters */
  1075. for (i = 0; i < WUF_NUM; i++) {
  1076. ret = smsc75xx_write_reg_nopm(dev, WUF_CFGX + i * 4, 0);
  1077. check_warn_goto_done(ret, "Error writing WUF_CFGX\n");
  1078. }
  1079. if (pdata->wolopts & WAKE_MCAST) {
  1080. const u8 mcast[] = {0x01, 0x00, 0x5E};
  1081. netdev_info(dev->net, "enabling multicast detection\n");
  1082. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_MULTICAST
  1083. | smsc_crc(mcast, 3);
  1084. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0007);
  1085. check_warn_goto_done(ret, "Error writing wakeup filter\n");
  1086. }
  1087. if (pdata->wolopts & WAKE_ARP) {
  1088. const u8 arp[] = {0x08, 0x06};
  1089. netdev_info(dev->net, "enabling ARP detection\n");
  1090. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_ALL | (0x0C << 16)
  1091. | smsc_crc(arp, 2);
  1092. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0003);
  1093. check_warn_goto_done(ret, "Error writing wakeup filter\n");
  1094. }
  1095. /* clear any pending pattern match packet status */
  1096. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1097. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1098. val |= WUCSR_WUFR;
  1099. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1100. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1101. netdev_info(dev->net, "enabling packet match detection\n");
  1102. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1103. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1104. val |= WUCSR_WUEN;
  1105. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1106. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1107. } else {
  1108. netdev_info(dev->net, "disabling packet match detection\n");
  1109. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1110. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1111. val &= ~WUCSR_WUEN;
  1112. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1113. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1114. }
  1115. /* disable magic, bcast & unicast wakeup sources */
  1116. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1117. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1118. val &= ~(WUCSR_MPEN | WUCSR_BCST_EN | WUCSR_PFDA_EN);
  1119. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1120. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1121. if (pdata->wolopts & WAKE_PHY) {
  1122. netdev_info(dev->net, "enabling PHY wakeup\n");
  1123. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1124. check_warn_goto_done(ret, "Error reading PMT_CTL\n");
  1125. /* clear wol status, enable energy detection */
  1126. val &= ~PMT_CTL_WUPS;
  1127. val |= (PMT_CTL_WUPS_ED | PMT_CTL_ED_EN);
  1128. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1129. check_warn_goto_done(ret, "Error writing PMT_CTL\n");
  1130. }
  1131. if (pdata->wolopts & WAKE_MAGIC) {
  1132. netdev_info(dev->net, "enabling magic packet wakeup\n");
  1133. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1134. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1135. /* clear any pending magic packet status */
  1136. val |= WUCSR_MPR | WUCSR_MPEN;
  1137. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1138. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1139. }
  1140. if (pdata->wolopts & WAKE_BCAST) {
  1141. netdev_info(dev->net, "enabling broadcast detection\n");
  1142. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1143. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1144. val |= WUCSR_BCAST_FR | WUCSR_BCST_EN;
  1145. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1146. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1147. }
  1148. if (pdata->wolopts & WAKE_UCAST) {
  1149. netdev_info(dev->net, "enabling unicast detection\n");
  1150. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1151. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1152. val |= WUCSR_WUFR | WUCSR_PFDA_EN;
  1153. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1154. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1155. }
  1156. /* enable receiver to enable frame reception */
  1157. ret = smsc75xx_read_reg_nopm(dev, MAC_RX, &val);
  1158. check_warn_goto_done(ret, "Failed to read MAC_RX: %d\n", ret);
  1159. val |= MAC_RX_RXEN;
  1160. ret = smsc75xx_write_reg_nopm(dev, MAC_RX, val);
  1161. check_warn_goto_done(ret, "Failed to write MAC_RX: %d\n", ret);
  1162. /* some wol options are enabled, so enter SUSPEND0 */
  1163. netdev_info(dev->net, "entering SUSPEND0 mode\n");
  1164. ret = smsc75xx_enter_suspend0(dev);
  1165. done:
  1166. if (ret)
  1167. usbnet_resume(intf);
  1168. return ret;
  1169. }
  1170. static int smsc75xx_resume(struct usb_interface *intf)
  1171. {
  1172. struct usbnet *dev = usb_get_intfdata(intf);
  1173. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1174. int ret;
  1175. u32 val;
  1176. if (pdata->wolopts) {
  1177. netdev_info(dev->net, "resuming from SUSPEND0\n");
  1178. smsc75xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  1179. /* Disable wakeup sources */
  1180. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1181. check_warn_return(ret, "Error reading WUCSR\n");
  1182. val &= ~(WUCSR_WUEN | WUCSR_MPEN | WUCSR_PFDA_EN
  1183. | WUCSR_BCST_EN);
  1184. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1185. check_warn_return(ret, "Error writing WUCSR\n");
  1186. /* clear wake-up status */
  1187. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1188. check_warn_return(ret, "Error reading PMT_CTL\n");
  1189. val &= ~PMT_CTL_WOL_EN;
  1190. val |= PMT_CTL_WUPS;
  1191. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1192. check_warn_return(ret, "Error writing PMT_CTL\n");
  1193. } else {
  1194. netdev_info(dev->net, "resuming from SUSPEND2\n");
  1195. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1196. check_warn_return(ret, "Error reading PMT_CTL\n");
  1197. val |= PMT_CTL_PHY_PWRUP;
  1198. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1199. check_warn_return(ret, "Error writing PMT_CTL\n");
  1200. }
  1201. ret = smsc75xx_wait_ready(dev, 1);
  1202. check_warn_return(ret, "device not ready in smsc75xx_resume\n");
  1203. return usbnet_resume(intf);
  1204. }
  1205. static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
  1206. u32 rx_cmd_a, u32 rx_cmd_b)
  1207. {
  1208. if (!(dev->net->features & NETIF_F_RXCSUM) ||
  1209. unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  1210. skb->ip_summed = CHECKSUM_NONE;
  1211. } else {
  1212. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  1213. skb->ip_summed = CHECKSUM_COMPLETE;
  1214. }
  1215. }
  1216. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1217. {
  1218. while (skb->len > 0) {
  1219. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  1220. struct sk_buff *ax_skb;
  1221. unsigned char *packet;
  1222. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  1223. le32_to_cpus(&rx_cmd_a);
  1224. skb_pull(skb, 4);
  1225. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  1226. le32_to_cpus(&rx_cmd_b);
  1227. skb_pull(skb, 4 + RXW_PADDING);
  1228. packet = skb->data;
  1229. /* get the packet length */
  1230. size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
  1231. align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
  1232. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  1233. netif_dbg(dev, rx_err, dev->net,
  1234. "Error rx_cmd_a=0x%08x\n", rx_cmd_a);
  1235. dev->net->stats.rx_errors++;
  1236. dev->net->stats.rx_dropped++;
  1237. if (rx_cmd_a & RX_CMD_A_FCS)
  1238. dev->net->stats.rx_crc_errors++;
  1239. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  1240. dev->net->stats.rx_frame_errors++;
  1241. } else {
  1242. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1243. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1244. netif_dbg(dev, rx_err, dev->net,
  1245. "size err rx_cmd_a=0x%08x\n",
  1246. rx_cmd_a);
  1247. return 0;
  1248. }
  1249. /* last frame in this batch */
  1250. if (skb->len == size) {
  1251. smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
  1252. rx_cmd_b);
  1253. skb_trim(skb, skb->len - 4); /* remove fcs */
  1254. skb->truesize = size + sizeof(struct sk_buff);
  1255. return 1;
  1256. }
  1257. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1258. if (unlikely(!ax_skb)) {
  1259. netdev_warn(dev->net, "Error allocating skb\n");
  1260. return 0;
  1261. }
  1262. ax_skb->len = size;
  1263. ax_skb->data = packet;
  1264. skb_set_tail_pointer(ax_skb, size);
  1265. smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
  1266. rx_cmd_b);
  1267. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1268. ax_skb->truesize = size + sizeof(struct sk_buff);
  1269. usbnet_skb_return(dev, ax_skb);
  1270. }
  1271. skb_pull(skb, size);
  1272. /* padding bytes before the next frame starts */
  1273. if (skb->len)
  1274. skb_pull(skb, align_count);
  1275. }
  1276. if (unlikely(skb->len < 0)) {
  1277. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1278. return 0;
  1279. }
  1280. return 1;
  1281. }
  1282. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  1283. struct sk_buff *skb, gfp_t flags)
  1284. {
  1285. u32 tx_cmd_a, tx_cmd_b;
  1286. skb_linearize(skb);
  1287. if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
  1288. struct sk_buff *skb2 =
  1289. skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
  1290. dev_kfree_skb_any(skb);
  1291. skb = skb2;
  1292. if (!skb)
  1293. return NULL;
  1294. }
  1295. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  1296. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1297. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  1298. if (skb_is_gso(skb)) {
  1299. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  1300. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  1301. tx_cmd_a |= TX_CMD_A_LSO;
  1302. } else {
  1303. tx_cmd_b = 0;
  1304. }
  1305. skb_push(skb, 4);
  1306. cpu_to_le32s(&tx_cmd_b);
  1307. memcpy(skb->data, &tx_cmd_b, 4);
  1308. skb_push(skb, 4);
  1309. cpu_to_le32s(&tx_cmd_a);
  1310. memcpy(skb->data, &tx_cmd_a, 4);
  1311. return skb;
  1312. }
  1313. static const struct driver_info smsc75xx_info = {
  1314. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  1315. .bind = smsc75xx_bind,
  1316. .unbind = smsc75xx_unbind,
  1317. .link_reset = smsc75xx_link_reset,
  1318. .reset = smsc75xx_reset,
  1319. .rx_fixup = smsc75xx_rx_fixup,
  1320. .tx_fixup = smsc75xx_tx_fixup,
  1321. .status = smsc75xx_status,
  1322. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1323. };
  1324. static const struct usb_device_id products[] = {
  1325. {
  1326. /* SMSC7500 USB Gigabit Ethernet Device */
  1327. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  1328. .driver_info = (unsigned long) &smsc75xx_info,
  1329. },
  1330. {
  1331. /* SMSC7500 USB Gigabit Ethernet Device */
  1332. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  1333. .driver_info = (unsigned long) &smsc75xx_info,
  1334. },
  1335. { }, /* END */
  1336. };
  1337. MODULE_DEVICE_TABLE(usb, products);
  1338. static struct usb_driver smsc75xx_driver = {
  1339. .name = SMSC_CHIPNAME,
  1340. .id_table = products,
  1341. .probe = usbnet_probe,
  1342. .suspend = smsc75xx_suspend,
  1343. .resume = smsc75xx_resume,
  1344. .reset_resume = smsc75xx_resume,
  1345. .disconnect = usbnet_disconnect,
  1346. .disable_hub_initiated_lpm = 1,
  1347. };
  1348. module_usb_driver(smsc75xx_driver);
  1349. MODULE_AUTHOR("Nancy Lin");
  1350. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1351. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  1352. MODULE_LICENSE("GPL");