sumo_dpm.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "sumod.h"
  26. #include "r600_dpm.h"
  27. #include "cypress_dpm.h"
  28. #include "sumo_dpm.h"
  29. #define SUMO_MAX_DEEPSLEEP_DIVIDER_ID 5
  30. #define SUMO_MINIMUM_ENGINE_CLOCK 800
  31. #define BOOST_DPM_LEVEL 7
  32. static const u32 sumo_utc[SUMO_PM_NUMBER_OF_TC] =
  33. {
  34. SUMO_UTC_DFLT_00,
  35. SUMO_UTC_DFLT_01,
  36. SUMO_UTC_DFLT_02,
  37. SUMO_UTC_DFLT_03,
  38. SUMO_UTC_DFLT_04,
  39. SUMO_UTC_DFLT_05,
  40. SUMO_UTC_DFLT_06,
  41. SUMO_UTC_DFLT_07,
  42. SUMO_UTC_DFLT_08,
  43. SUMO_UTC_DFLT_09,
  44. SUMO_UTC_DFLT_10,
  45. SUMO_UTC_DFLT_11,
  46. SUMO_UTC_DFLT_12,
  47. SUMO_UTC_DFLT_13,
  48. SUMO_UTC_DFLT_14,
  49. };
  50. static const u32 sumo_dtc[SUMO_PM_NUMBER_OF_TC] =
  51. {
  52. SUMO_DTC_DFLT_00,
  53. SUMO_DTC_DFLT_01,
  54. SUMO_DTC_DFLT_02,
  55. SUMO_DTC_DFLT_03,
  56. SUMO_DTC_DFLT_04,
  57. SUMO_DTC_DFLT_05,
  58. SUMO_DTC_DFLT_06,
  59. SUMO_DTC_DFLT_07,
  60. SUMO_DTC_DFLT_08,
  61. SUMO_DTC_DFLT_09,
  62. SUMO_DTC_DFLT_10,
  63. SUMO_DTC_DFLT_11,
  64. SUMO_DTC_DFLT_12,
  65. SUMO_DTC_DFLT_13,
  66. SUMO_DTC_DFLT_14,
  67. };
  68. struct sumo_ps *sumo_get_ps(struct radeon_ps *rps)
  69. {
  70. struct sumo_ps *ps = rps->ps_priv;
  71. return ps;
  72. }
  73. struct sumo_power_info *sumo_get_pi(struct radeon_device *rdev)
  74. {
  75. struct sumo_power_info *pi = rdev->pm.dpm.priv;
  76. return pi;
  77. }
  78. static void sumo_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
  79. {
  80. if (enable)
  81. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  82. else {
  83. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  84. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  85. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  86. RREG32(GB_ADDR_CONFIG);
  87. }
  88. }
  89. #define CGCG_CGTT_LOCAL0_MASK 0xE5BFFFFF
  90. #define CGCG_CGTT_LOCAL1_MASK 0xEFFF07FF
  91. static void sumo_mg_clockgating_enable(struct radeon_device *rdev, bool enable)
  92. {
  93. u32 local0;
  94. u32 local1;
  95. local0 = RREG32(CG_CGTT_LOCAL_0);
  96. local1 = RREG32(CG_CGTT_LOCAL_1);
  97. if (enable) {
  98. WREG32(CG_CGTT_LOCAL_0, (0 & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
  99. WREG32(CG_CGTT_LOCAL_1, (0 & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
  100. } else {
  101. WREG32(CG_CGTT_LOCAL_0, (0xFFFFFFFF & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
  102. WREG32(CG_CGTT_LOCAL_1, (0xFFFFCFFF & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
  103. }
  104. }
  105. static void sumo_program_git(struct radeon_device *rdev)
  106. {
  107. u32 p, u;
  108. u32 xclk = radeon_get_xclk(rdev);
  109. r600_calculate_u_and_p(SUMO_GICST_DFLT,
  110. xclk, 16, &p, &u);
  111. WREG32_P(CG_GIT, CG_GICST(p), ~CG_GICST_MASK);
  112. }
  113. static void sumo_program_grsd(struct radeon_device *rdev)
  114. {
  115. u32 p, u;
  116. u32 xclk = radeon_get_xclk(rdev);
  117. u32 grs = 256 * 25 / 100;
  118. r600_calculate_u_and_p(1, xclk, 14, &p, &u);
  119. WREG32(CG_GCOOR, PHC(grs) | SDC(p) | SU(u));
  120. }
  121. void sumo_gfx_clockgating_initialize(struct radeon_device *rdev)
  122. {
  123. sumo_program_git(rdev);
  124. sumo_program_grsd(rdev);
  125. }
  126. static void sumo_gfx_powergating_initialize(struct radeon_device *rdev)
  127. {
  128. u32 rcu_pwr_gating_cntl;
  129. u32 p, u;
  130. u32 p_c, p_p, d_p;
  131. u32 r_t, i_t;
  132. u32 xclk = radeon_get_xclk(rdev);
  133. if (rdev->family == CHIP_PALM) {
  134. p_c = 4;
  135. d_p = 10;
  136. r_t = 10;
  137. i_t = 4;
  138. p_p = 50 + 1000/200 + 6 * 32;
  139. } else {
  140. p_c = 16;
  141. d_p = 50;
  142. r_t = 50;
  143. i_t = 50;
  144. p_p = 113;
  145. }
  146. WREG32(CG_SCRATCH2, 0x01B60A17);
  147. r600_calculate_u_and_p(SUMO_GFXPOWERGATINGT_DFLT,
  148. xclk, 16, &p, &u);
  149. WREG32_P(CG_PWR_GATING_CNTL, PGP(p) | PGU(u),
  150. ~(PGP_MASK | PGU_MASK));
  151. r600_calculate_u_and_p(SUMO_VOLTAGEDROPT_DFLT,
  152. xclk, 16, &p, &u);
  153. WREG32_P(CG_CG_VOLTAGE_CNTL, PGP(p) | PGU(u),
  154. ~(PGP_MASK | PGU_MASK));
  155. if (rdev->family == CHIP_PALM) {
  156. WREG32_RCU(RCU_PWR_GATING_SEQ0, 0x10103210);
  157. WREG32_RCU(RCU_PWR_GATING_SEQ1, 0x10101010);
  158. } else {
  159. WREG32_RCU(RCU_PWR_GATING_SEQ0, 0x76543210);
  160. WREG32_RCU(RCU_PWR_GATING_SEQ1, 0xFEDCBA98);
  161. }
  162. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
  163. rcu_pwr_gating_cntl &=
  164. ~(RSVD_MASK | PCV_MASK | PGS_MASK);
  165. rcu_pwr_gating_cntl |= PCV(p_c) | PGS(1) | PWR_GATING_EN;
  166. if (rdev->family == CHIP_PALM) {
  167. rcu_pwr_gating_cntl &= ~PCP_MASK;
  168. rcu_pwr_gating_cntl |= PCP(0x77);
  169. }
  170. WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
  171. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
  172. rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
  173. rcu_pwr_gating_cntl |= MPPU(p_p) | MPPD(50);
  174. WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
  175. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
  176. rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
  177. rcu_pwr_gating_cntl |= DPPU(d_p) | DPPD(50);
  178. WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
  179. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_4);
  180. rcu_pwr_gating_cntl &= ~(RT_MASK | IT_MASK);
  181. rcu_pwr_gating_cntl |= RT(r_t) | IT(i_t);
  182. WREG32_RCU(RCU_PWR_GATING_CNTL_4, rcu_pwr_gating_cntl);
  183. if (rdev->family == CHIP_PALM)
  184. WREG32_RCU(RCU_PWR_GATING_CNTL_5, 0xA02);
  185. sumo_smu_pg_init(rdev);
  186. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
  187. rcu_pwr_gating_cntl &=
  188. ~(RSVD_MASK | PCV_MASK | PGS_MASK);
  189. rcu_pwr_gating_cntl |= PCV(p_c) | PGS(4) | PWR_GATING_EN;
  190. if (rdev->family == CHIP_PALM) {
  191. rcu_pwr_gating_cntl &= ~PCP_MASK;
  192. rcu_pwr_gating_cntl |= PCP(0x77);
  193. }
  194. WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
  195. if (rdev->family == CHIP_PALM) {
  196. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
  197. rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
  198. rcu_pwr_gating_cntl |= MPPU(113) | MPPD(50);
  199. WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
  200. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
  201. rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
  202. rcu_pwr_gating_cntl |= DPPU(16) | DPPD(50);
  203. WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
  204. }
  205. sumo_smu_pg_init(rdev);
  206. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
  207. rcu_pwr_gating_cntl &=
  208. ~(RSVD_MASK | PCV_MASK | PGS_MASK);
  209. rcu_pwr_gating_cntl |= PGS(5) | PWR_GATING_EN;
  210. if (rdev->family == CHIP_PALM) {
  211. rcu_pwr_gating_cntl |= PCV(4);
  212. rcu_pwr_gating_cntl &= ~PCP_MASK;
  213. rcu_pwr_gating_cntl |= PCP(0x77);
  214. } else
  215. rcu_pwr_gating_cntl |= PCV(11);
  216. WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
  217. if (rdev->family == CHIP_PALM) {
  218. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
  219. rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
  220. rcu_pwr_gating_cntl |= MPPU(113) | MPPD(50);
  221. WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
  222. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
  223. rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
  224. rcu_pwr_gating_cntl |= DPPU(22) | DPPD(50);
  225. WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
  226. }
  227. sumo_smu_pg_init(rdev);
  228. }
  229. static void sumo_gfx_powergating_enable(struct radeon_device *rdev, bool enable)
  230. {
  231. if (enable)
  232. WREG32_P(CG_PWR_GATING_CNTL, DYN_PWR_DOWN_EN, ~DYN_PWR_DOWN_EN);
  233. else {
  234. WREG32_P(CG_PWR_GATING_CNTL, 0, ~DYN_PWR_DOWN_EN);
  235. RREG32(GB_ADDR_CONFIG);
  236. }
  237. }
  238. static int sumo_enable_clock_power_gating(struct radeon_device *rdev)
  239. {
  240. struct sumo_power_info *pi = sumo_get_pi(rdev);
  241. if (pi->enable_gfx_clock_gating)
  242. sumo_gfx_clockgating_initialize(rdev);
  243. if (pi->enable_gfx_power_gating)
  244. sumo_gfx_powergating_initialize(rdev);
  245. if (pi->enable_mg_clock_gating)
  246. sumo_mg_clockgating_enable(rdev, true);
  247. if (pi->enable_gfx_clock_gating)
  248. sumo_gfx_clockgating_enable(rdev, true);
  249. if (pi->enable_gfx_power_gating)
  250. sumo_gfx_powergating_enable(rdev, true);
  251. return 0;
  252. }
  253. static void sumo_disable_clock_power_gating(struct radeon_device *rdev)
  254. {
  255. struct sumo_power_info *pi = sumo_get_pi(rdev);
  256. if (pi->enable_gfx_clock_gating)
  257. sumo_gfx_clockgating_enable(rdev, false);
  258. if (pi->enable_gfx_power_gating)
  259. sumo_gfx_powergating_enable(rdev, false);
  260. if (pi->enable_mg_clock_gating)
  261. sumo_mg_clockgating_enable(rdev, false);
  262. }
  263. static void sumo_calculate_bsp(struct radeon_device *rdev,
  264. u32 high_clk)
  265. {
  266. struct sumo_power_info *pi = sumo_get_pi(rdev);
  267. u32 xclk = radeon_get_xclk(rdev);
  268. pi->pasi = 65535 * 100 / high_clk;
  269. pi->asi = 65535 * 100 / high_clk;
  270. r600_calculate_u_and_p(pi->asi,
  271. xclk, 16, &pi->bsp, &pi->bsu);
  272. r600_calculate_u_and_p(pi->pasi,
  273. xclk, 16, &pi->pbsp, &pi->pbsu);
  274. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  275. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  276. }
  277. static void sumo_init_bsp(struct radeon_device *rdev)
  278. {
  279. struct sumo_power_info *pi = sumo_get_pi(rdev);
  280. WREG32(CG_BSP_0, pi->psp);
  281. }
  282. static void sumo_program_bsp(struct radeon_device *rdev,
  283. struct radeon_ps *rps)
  284. {
  285. struct sumo_power_info *pi = sumo_get_pi(rdev);
  286. struct sumo_ps *ps = sumo_get_ps(rps);
  287. u32 i;
  288. u32 highest_engine_clock = ps->levels[ps->num_levels - 1].sclk;
  289. if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  290. highest_engine_clock = pi->boost_pl.sclk;
  291. sumo_calculate_bsp(rdev, highest_engine_clock);
  292. for (i = 0; i < ps->num_levels - 1; i++)
  293. WREG32(CG_BSP_0 + (i * 4), pi->dsp);
  294. WREG32(CG_BSP_0 + (i * 4), pi->psp);
  295. if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  296. WREG32(CG_BSP_0 + (BOOST_DPM_LEVEL * 4), pi->psp);
  297. }
  298. static void sumo_write_at(struct radeon_device *rdev,
  299. u32 index, u32 value)
  300. {
  301. if (index == 0)
  302. WREG32(CG_AT_0, value);
  303. else if (index == 1)
  304. WREG32(CG_AT_1, value);
  305. else if (index == 2)
  306. WREG32(CG_AT_2, value);
  307. else if (index == 3)
  308. WREG32(CG_AT_3, value);
  309. else if (index == 4)
  310. WREG32(CG_AT_4, value);
  311. else if (index == 5)
  312. WREG32(CG_AT_5, value);
  313. else if (index == 6)
  314. WREG32(CG_AT_6, value);
  315. else if (index == 7)
  316. WREG32(CG_AT_7, value);
  317. }
  318. static void sumo_program_at(struct radeon_device *rdev,
  319. struct radeon_ps *rps)
  320. {
  321. struct sumo_power_info *pi = sumo_get_pi(rdev);
  322. struct sumo_ps *ps = sumo_get_ps(rps);
  323. u32 asi;
  324. u32 i;
  325. u32 m_a;
  326. u32 a_t;
  327. u32 r[SUMO_MAX_HARDWARE_POWERLEVELS];
  328. u32 l[SUMO_MAX_HARDWARE_POWERLEVELS];
  329. r[0] = SUMO_R_DFLT0;
  330. r[1] = SUMO_R_DFLT1;
  331. r[2] = SUMO_R_DFLT2;
  332. r[3] = SUMO_R_DFLT3;
  333. r[4] = SUMO_R_DFLT4;
  334. l[0] = SUMO_L_DFLT0;
  335. l[1] = SUMO_L_DFLT1;
  336. l[2] = SUMO_L_DFLT2;
  337. l[3] = SUMO_L_DFLT3;
  338. l[4] = SUMO_L_DFLT4;
  339. for (i = 0; i < ps->num_levels; i++) {
  340. asi = (i == ps->num_levels - 1) ? pi->pasi : pi->asi;
  341. m_a = asi * ps->levels[i].sclk / 100;
  342. a_t = CG_R(m_a * r[i] / 100) | CG_L(m_a * l[i] / 100);
  343. sumo_write_at(rdev, i, a_t);
  344. }
  345. if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE) {
  346. asi = pi->pasi;
  347. m_a = asi * pi->boost_pl.sclk / 100;
  348. a_t = CG_R(m_a * r[ps->num_levels - 1] / 100) |
  349. CG_L(m_a * l[ps->num_levels - 1] / 100);
  350. sumo_write_at(rdev, BOOST_DPM_LEVEL, a_t);
  351. }
  352. }
  353. static void sumo_program_tp(struct radeon_device *rdev)
  354. {
  355. int i;
  356. enum r600_td td = R600_TD_DFLT;
  357. for (i = 0; i < SUMO_PM_NUMBER_OF_TC; i++) {
  358. WREG32_P(CG_FFCT_0 + (i * 4), UTC_0(sumo_utc[i]), ~UTC_0_MASK);
  359. WREG32_P(CG_FFCT_0 + (i * 4), DTC_0(sumo_dtc[i]), ~DTC_0_MASK);
  360. }
  361. if (td == R600_TD_AUTO)
  362. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  363. else
  364. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  365. if (td == R600_TD_UP)
  366. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  367. if (td == R600_TD_DOWN)
  368. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  369. }
  370. void sumo_program_vc(struct radeon_device *rdev, u32 vrc)
  371. {
  372. WREG32(CG_FTV, vrc);
  373. }
  374. void sumo_clear_vc(struct radeon_device *rdev)
  375. {
  376. WREG32(CG_FTV, 0);
  377. }
  378. void sumo_program_sstp(struct radeon_device *rdev)
  379. {
  380. u32 p, u;
  381. u32 xclk = radeon_get_xclk(rdev);
  382. r600_calculate_u_and_p(SUMO_SST_DFLT,
  383. xclk, 16, &p, &u);
  384. WREG32(CG_SSP, SSTU(u) | SST(p));
  385. }
  386. static void sumo_set_divider_value(struct radeon_device *rdev,
  387. u32 index, u32 divider)
  388. {
  389. u32 reg_index = index / 4;
  390. u32 field_index = index % 4;
  391. if (field_index == 0)
  392. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  393. SCLK_FSTATE_0_DIV(divider), ~SCLK_FSTATE_0_DIV_MASK);
  394. else if (field_index == 1)
  395. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  396. SCLK_FSTATE_1_DIV(divider), ~SCLK_FSTATE_1_DIV_MASK);
  397. else if (field_index == 2)
  398. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  399. SCLK_FSTATE_2_DIV(divider), ~SCLK_FSTATE_2_DIV_MASK);
  400. else if (field_index == 3)
  401. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  402. SCLK_FSTATE_3_DIV(divider), ~SCLK_FSTATE_3_DIV_MASK);
  403. }
  404. static void sumo_set_ds_dividers(struct radeon_device *rdev,
  405. u32 index, u32 divider)
  406. {
  407. struct sumo_power_info *pi = sumo_get_pi(rdev);
  408. if (pi->enable_sclk_ds) {
  409. u32 dpm_ctrl = RREG32(CG_SCLK_DPM_CTRL_6);
  410. dpm_ctrl &= ~(0x7 << (index * 3));
  411. dpm_ctrl |= (divider << (index * 3));
  412. WREG32(CG_SCLK_DPM_CTRL_6, dpm_ctrl);
  413. }
  414. }
  415. static void sumo_set_ss_dividers(struct radeon_device *rdev,
  416. u32 index, u32 divider)
  417. {
  418. struct sumo_power_info *pi = sumo_get_pi(rdev);
  419. if (pi->enable_sclk_ds) {
  420. u32 dpm_ctrl = RREG32(CG_SCLK_DPM_CTRL_11);
  421. dpm_ctrl &= ~(0x7 << (index * 3));
  422. dpm_ctrl |= (divider << (index * 3));
  423. WREG32(CG_SCLK_DPM_CTRL_11, dpm_ctrl);
  424. }
  425. }
  426. static void sumo_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
  427. {
  428. u32 voltage_cntl = RREG32(CG_DPM_VOLTAGE_CNTL);
  429. voltage_cntl &= ~(DPM_STATE0_LEVEL_MASK << (index * 2));
  430. voltage_cntl |= (vid << (DPM_STATE0_LEVEL_SHIFT + index * 2));
  431. WREG32(CG_DPM_VOLTAGE_CNTL, voltage_cntl);
  432. }
  433. static void sumo_set_allos_gnb_slow(struct radeon_device *rdev, u32 index, u32 gnb_slow)
  434. {
  435. struct sumo_power_info *pi = sumo_get_pi(rdev);
  436. u32 temp = gnb_slow;
  437. u32 cg_sclk_dpm_ctrl_3;
  438. if (pi->driver_nbps_policy_disable)
  439. temp = 1;
  440. cg_sclk_dpm_ctrl_3 = RREG32(CG_SCLK_DPM_CTRL_3);
  441. cg_sclk_dpm_ctrl_3 &= ~(GNB_SLOW_FSTATE_0_MASK << index);
  442. cg_sclk_dpm_ctrl_3 |= (temp << (GNB_SLOW_FSTATE_0_SHIFT + index));
  443. WREG32(CG_SCLK_DPM_CTRL_3, cg_sclk_dpm_ctrl_3);
  444. }
  445. static void sumo_program_power_level(struct radeon_device *rdev,
  446. struct sumo_pl *pl, u32 index)
  447. {
  448. struct sumo_power_info *pi = sumo_get_pi(rdev);
  449. int ret;
  450. struct atom_clock_dividers dividers;
  451. u32 ds_en = RREG32(DEEP_SLEEP_CNTL) & ENABLE_DS;
  452. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  453. pl->sclk, false, &dividers);
  454. if (ret)
  455. return;
  456. sumo_set_divider_value(rdev, index, dividers.post_div);
  457. sumo_set_vid(rdev, index, pl->vddc_index);
  458. if (pl->ss_divider_index == 0 || pl->ds_divider_index == 0) {
  459. if (ds_en)
  460. WREG32_P(DEEP_SLEEP_CNTL, 0, ~ENABLE_DS);
  461. } else {
  462. sumo_set_ss_dividers(rdev, index, pl->ss_divider_index);
  463. sumo_set_ds_dividers(rdev, index, pl->ds_divider_index);
  464. if (!ds_en)
  465. WREG32_P(DEEP_SLEEP_CNTL, ENABLE_DS, ~ENABLE_DS);
  466. }
  467. sumo_set_allos_gnb_slow(rdev, index, pl->allow_gnb_slow);
  468. if (pi->enable_boost)
  469. sumo_set_tdp_limit(rdev, index, pl->sclk_dpm_tdp_limit);
  470. }
  471. static void sumo_power_level_enable(struct radeon_device *rdev, u32 index, bool enable)
  472. {
  473. u32 reg_index = index / 4;
  474. u32 field_index = index % 4;
  475. if (field_index == 0)
  476. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  477. enable ? SCLK_FSTATE_0_VLD : 0, ~SCLK_FSTATE_0_VLD);
  478. else if (field_index == 1)
  479. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  480. enable ? SCLK_FSTATE_1_VLD : 0, ~SCLK_FSTATE_1_VLD);
  481. else if (field_index == 2)
  482. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  483. enable ? SCLK_FSTATE_2_VLD : 0, ~SCLK_FSTATE_2_VLD);
  484. else if (field_index == 3)
  485. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  486. enable ? SCLK_FSTATE_3_VLD : 0, ~SCLK_FSTATE_3_VLD);
  487. }
  488. static bool sumo_dpm_enabled(struct radeon_device *rdev)
  489. {
  490. if (RREG32(CG_SCLK_DPM_CTRL_3) & DPM_SCLK_ENABLE)
  491. return true;
  492. else
  493. return false;
  494. }
  495. static void sumo_start_dpm(struct radeon_device *rdev)
  496. {
  497. WREG32_P(CG_SCLK_DPM_CTRL_3, DPM_SCLK_ENABLE, ~DPM_SCLK_ENABLE);
  498. }
  499. static void sumo_stop_dpm(struct radeon_device *rdev)
  500. {
  501. WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~DPM_SCLK_ENABLE);
  502. }
  503. static void sumo_set_forced_mode(struct radeon_device *rdev, bool enable)
  504. {
  505. if (enable)
  506. WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_SCLK_STATE_EN, ~FORCE_SCLK_STATE_EN);
  507. else
  508. WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~FORCE_SCLK_STATE_EN);
  509. }
  510. static void sumo_set_forced_mode_enabled(struct radeon_device *rdev)
  511. {
  512. int i;
  513. sumo_set_forced_mode(rdev, true);
  514. for (i = 0; i < rdev->usec_timeout; i++) {
  515. if (RREG32(CG_SCLK_STATUS) & SCLK_OVERCLK_DETECT)
  516. break;
  517. udelay(1);
  518. }
  519. }
  520. static void sumo_wait_for_level_0(struct radeon_device *rdev)
  521. {
  522. int i;
  523. for (i = 0; i < rdev->usec_timeout; i++) {
  524. if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) == 0)
  525. break;
  526. udelay(1);
  527. }
  528. for (i = 0; i < rdev->usec_timeout; i++) {
  529. if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) == 0)
  530. break;
  531. udelay(1);
  532. }
  533. }
  534. static void sumo_set_forced_mode_disabled(struct radeon_device *rdev)
  535. {
  536. sumo_set_forced_mode(rdev, false);
  537. }
  538. static void sumo_enable_power_level_0(struct radeon_device *rdev)
  539. {
  540. sumo_power_level_enable(rdev, 0, true);
  541. }
  542. static void sumo_patch_boost_state(struct radeon_device *rdev,
  543. struct radeon_ps *rps)
  544. {
  545. struct sumo_power_info *pi = sumo_get_pi(rdev);
  546. struct sumo_ps *new_ps = sumo_get_ps(rps);
  547. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE) {
  548. pi->boost_pl = new_ps->levels[new_ps->num_levels - 1];
  549. pi->boost_pl.sclk = pi->sys_info.boost_sclk;
  550. pi->boost_pl.vddc_index = pi->sys_info.boost_vid_2bit;
  551. pi->boost_pl.sclk_dpm_tdp_limit = pi->sys_info.sclk_dpm_tdp_limit_boost;
  552. }
  553. }
  554. static void sumo_pre_notify_alt_vddnb_change(struct radeon_device *rdev,
  555. struct radeon_ps *new_rps,
  556. struct radeon_ps *old_rps)
  557. {
  558. struct sumo_ps *new_ps = sumo_get_ps(new_rps);
  559. struct sumo_ps *old_ps = sumo_get_ps(old_rps);
  560. u32 nbps1_old = 0;
  561. u32 nbps1_new = 0;
  562. if (old_ps != NULL)
  563. nbps1_old = (old_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE) ? 1 : 0;
  564. nbps1_new = (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE) ? 1 : 0;
  565. if (nbps1_old == 1 && nbps1_new == 0)
  566. sumo_smu_notify_alt_vddnb_change(rdev, 0, 0);
  567. }
  568. static void sumo_post_notify_alt_vddnb_change(struct radeon_device *rdev,
  569. struct radeon_ps *new_rps,
  570. struct radeon_ps *old_rps)
  571. {
  572. struct sumo_ps *new_ps = sumo_get_ps(new_rps);
  573. struct sumo_ps *old_ps = sumo_get_ps(old_rps);
  574. u32 nbps1_old = 0;
  575. u32 nbps1_new = 0;
  576. if (old_ps != NULL)
  577. nbps1_old = (old_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)? 1 : 0;
  578. nbps1_new = (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)? 1 : 0;
  579. if (nbps1_old == 0 && nbps1_new == 1)
  580. sumo_smu_notify_alt_vddnb_change(rdev, 1, 1);
  581. }
  582. static void sumo_enable_boost(struct radeon_device *rdev,
  583. struct radeon_ps *rps,
  584. bool enable)
  585. {
  586. struct sumo_ps *new_ps = sumo_get_ps(rps);
  587. if (enable) {
  588. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  589. sumo_boost_state_enable(rdev, true);
  590. } else
  591. sumo_boost_state_enable(rdev, false);
  592. }
  593. static void sumo_set_forced_level(struct radeon_device *rdev, u32 index)
  594. {
  595. WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_SCLK_STATE(index), ~FORCE_SCLK_STATE_MASK);
  596. }
  597. static void sumo_set_forced_level_0(struct radeon_device *rdev)
  598. {
  599. sumo_set_forced_level(rdev, 0);
  600. }
  601. static void sumo_program_wl(struct radeon_device *rdev,
  602. struct radeon_ps *rps)
  603. {
  604. struct sumo_ps *new_ps = sumo_get_ps(rps);
  605. u32 dpm_ctrl4 = RREG32(CG_SCLK_DPM_CTRL_4);
  606. dpm_ctrl4 &= 0xFFFFFF00;
  607. dpm_ctrl4 |= (1 << (new_ps->num_levels - 1));
  608. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  609. dpm_ctrl4 |= (1 << BOOST_DPM_LEVEL);
  610. WREG32(CG_SCLK_DPM_CTRL_4, dpm_ctrl4);
  611. }
  612. static void sumo_program_power_levels_0_to_n(struct radeon_device *rdev,
  613. struct radeon_ps *new_rps,
  614. struct radeon_ps *old_rps)
  615. {
  616. struct sumo_power_info *pi = sumo_get_pi(rdev);
  617. struct sumo_ps *new_ps = sumo_get_ps(new_rps);
  618. struct sumo_ps *old_ps = sumo_get_ps(old_rps);
  619. u32 i;
  620. u32 n_current_state_levels = (old_ps == NULL) ? 1 : old_ps->num_levels;
  621. for (i = 0; i < new_ps->num_levels; i++) {
  622. sumo_program_power_level(rdev, &new_ps->levels[i], i);
  623. sumo_power_level_enable(rdev, i, true);
  624. }
  625. for (i = new_ps->num_levels; i < n_current_state_levels; i++)
  626. sumo_power_level_enable(rdev, i, false);
  627. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  628. sumo_program_power_level(rdev, &pi->boost_pl, BOOST_DPM_LEVEL);
  629. }
  630. static void sumo_enable_acpi_pm(struct radeon_device *rdev)
  631. {
  632. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  633. }
  634. static void sumo_program_power_level_enter_state(struct radeon_device *rdev)
  635. {
  636. WREG32_P(CG_SCLK_DPM_CTRL_5, SCLK_FSTATE_BOOTUP(0), ~SCLK_FSTATE_BOOTUP_MASK);
  637. }
  638. static void sumo_program_acpi_power_level(struct radeon_device *rdev)
  639. {
  640. struct sumo_power_info *pi = sumo_get_pi(rdev);
  641. struct atom_clock_dividers dividers;
  642. int ret;
  643. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  644. pi->acpi_pl.sclk,
  645. false, &dividers);
  646. if (ret)
  647. return;
  648. WREG32_P(CG_ACPI_CNTL, SCLK_ACPI_DIV(dividers.post_div), ~SCLK_ACPI_DIV_MASK);
  649. WREG32_P(CG_ACPI_VOLTAGE_CNTL, 0, ~ACPI_VOLTAGE_EN);
  650. }
  651. static void sumo_program_bootup_state(struct radeon_device *rdev)
  652. {
  653. struct sumo_power_info *pi = sumo_get_pi(rdev);
  654. u32 dpm_ctrl4 = RREG32(CG_SCLK_DPM_CTRL_4);
  655. u32 i;
  656. sumo_program_power_level(rdev, &pi->boot_pl, 0);
  657. dpm_ctrl4 &= 0xFFFFFF00;
  658. WREG32(CG_SCLK_DPM_CTRL_4, dpm_ctrl4);
  659. for (i = 1; i < 8; i++)
  660. sumo_power_level_enable(rdev, i, false);
  661. }
  662. static void sumo_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  663. struct radeon_ps *new_rps,
  664. struct radeon_ps *old_rps)
  665. {
  666. struct sumo_ps *new_ps = sumo_get_ps(new_rps);
  667. struct sumo_ps *current_ps = sumo_get_ps(old_rps);
  668. if ((new_rps->vclk == old_rps->vclk) &&
  669. (new_rps->dclk == old_rps->dclk))
  670. return;
  671. if (new_ps->levels[new_ps->num_levels - 1].sclk >=
  672. current_ps->levels[current_ps->num_levels - 1].sclk)
  673. return;
  674. radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk);
  675. }
  676. static void sumo_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  677. struct radeon_ps *new_rps,
  678. struct radeon_ps *old_rps)
  679. {
  680. struct sumo_ps *new_ps = sumo_get_ps(new_rps);
  681. struct sumo_ps *current_ps = sumo_get_ps(old_rps);
  682. if ((new_rps->vclk == old_rps->vclk) &&
  683. (new_rps->dclk == old_rps->dclk))
  684. return;
  685. if (new_ps->levels[new_ps->num_levels - 1].sclk <
  686. current_ps->levels[current_ps->num_levels - 1].sclk)
  687. return;
  688. radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk);
  689. }
  690. void sumo_take_smu_control(struct radeon_device *rdev, bool enable)
  691. {
  692. /* This bit selects who handles display phy powergating.
  693. * Clear the bit to let atom handle it.
  694. * Set it to let the driver handle it.
  695. * For now we just let atom handle it.
  696. */
  697. #if 0
  698. u32 v = RREG32(DOUT_SCRATCH3);
  699. if (enable)
  700. v |= 0x4;
  701. else
  702. v &= 0xFFFFFFFB;
  703. WREG32(DOUT_SCRATCH3, v);
  704. #endif
  705. }
  706. static void sumo_enable_sclk_ds(struct radeon_device *rdev, bool enable)
  707. {
  708. if (enable) {
  709. u32 deep_sleep_cntl = RREG32(DEEP_SLEEP_CNTL);
  710. u32 deep_sleep_cntl2 = RREG32(DEEP_SLEEP_CNTL2);
  711. u32 t = 1;
  712. deep_sleep_cntl &= ~R_DIS;
  713. deep_sleep_cntl &= ~HS_MASK;
  714. deep_sleep_cntl |= HS(t > 4095 ? 4095 : t);
  715. deep_sleep_cntl2 |= LB_UFP_EN;
  716. deep_sleep_cntl2 &= INOUT_C_MASK;
  717. deep_sleep_cntl2 |= INOUT_C(0xf);
  718. WREG32(DEEP_SLEEP_CNTL2, deep_sleep_cntl2);
  719. WREG32(DEEP_SLEEP_CNTL, deep_sleep_cntl);
  720. } else
  721. WREG32_P(DEEP_SLEEP_CNTL, 0, ~ENABLE_DS);
  722. }
  723. static void sumo_program_bootup_at(struct radeon_device *rdev)
  724. {
  725. WREG32_P(CG_AT_0, CG_R(0xffff), ~CG_R_MASK);
  726. WREG32_P(CG_AT_0, CG_L(0), ~CG_L_MASK);
  727. }
  728. static void sumo_reset_am(struct radeon_device *rdev)
  729. {
  730. WREG32_P(SCLK_PWRMGT_CNTL, FIR_RESET, ~FIR_RESET);
  731. }
  732. static void sumo_start_am(struct radeon_device *rdev)
  733. {
  734. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_RESET);
  735. }
  736. static void sumo_program_ttp(struct radeon_device *rdev)
  737. {
  738. u32 xclk = radeon_get_xclk(rdev);
  739. u32 p, u;
  740. u32 cg_sclk_dpm_ctrl_5 = RREG32(CG_SCLK_DPM_CTRL_5);
  741. r600_calculate_u_and_p(1000,
  742. xclk, 16, &p, &u);
  743. cg_sclk_dpm_ctrl_5 &= ~(TT_TP_MASK | TT_TU_MASK);
  744. cg_sclk_dpm_ctrl_5 |= TT_TP(p) | TT_TU(u);
  745. WREG32(CG_SCLK_DPM_CTRL_5, cg_sclk_dpm_ctrl_5);
  746. }
  747. static void sumo_program_ttt(struct radeon_device *rdev)
  748. {
  749. u32 cg_sclk_dpm_ctrl_3 = RREG32(CG_SCLK_DPM_CTRL_3);
  750. struct sumo_power_info *pi = sumo_get_pi(rdev);
  751. cg_sclk_dpm_ctrl_3 &= ~(GNB_TT_MASK | GNB_THERMTHRO_MASK);
  752. cg_sclk_dpm_ctrl_3 |= GNB_TT(pi->thermal_auto_throttling + 49);
  753. WREG32(CG_SCLK_DPM_CTRL_3, cg_sclk_dpm_ctrl_3);
  754. }
  755. static void sumo_enable_voltage_scaling(struct radeon_device *rdev, bool enable)
  756. {
  757. if (enable) {
  758. WREG32_P(CG_DPM_VOLTAGE_CNTL, DPM_VOLTAGE_EN, ~DPM_VOLTAGE_EN);
  759. WREG32_P(CG_CG_VOLTAGE_CNTL, 0, ~CG_VOLTAGE_EN);
  760. } else {
  761. WREG32_P(CG_CG_VOLTAGE_CNTL, CG_VOLTAGE_EN, ~CG_VOLTAGE_EN);
  762. WREG32_P(CG_DPM_VOLTAGE_CNTL, 0, ~DPM_VOLTAGE_EN);
  763. }
  764. }
  765. static void sumo_override_cnb_thermal_events(struct radeon_device *rdev)
  766. {
  767. WREG32_P(CG_SCLK_DPM_CTRL_3, CNB_THERMTHRO_MASK_SCLK,
  768. ~CNB_THERMTHRO_MASK_SCLK);
  769. }
  770. static void sumo_program_dc_hto(struct radeon_device *rdev)
  771. {
  772. u32 cg_sclk_dpm_ctrl_4 = RREG32(CG_SCLK_DPM_CTRL_4);
  773. u32 p, u;
  774. u32 xclk = radeon_get_xclk(rdev);
  775. r600_calculate_u_and_p(100000,
  776. xclk, 14, &p, &u);
  777. cg_sclk_dpm_ctrl_4 &= ~(DC_HDC_MASK | DC_HU_MASK);
  778. cg_sclk_dpm_ctrl_4 |= DC_HDC(p) | DC_HU(u);
  779. WREG32(CG_SCLK_DPM_CTRL_4, cg_sclk_dpm_ctrl_4);
  780. }
  781. static void sumo_force_nbp_state(struct radeon_device *rdev,
  782. struct radeon_ps *rps)
  783. {
  784. struct sumo_power_info *pi = sumo_get_pi(rdev);
  785. struct sumo_ps *new_ps = sumo_get_ps(rps);
  786. if (!pi->driver_nbps_policy_disable) {
  787. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)
  788. WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_NB_PSTATE_1, ~FORCE_NB_PSTATE_1);
  789. else
  790. WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~FORCE_NB_PSTATE_1);
  791. }
  792. }
  793. u32 sumo_get_sleep_divider_from_id(u32 id)
  794. {
  795. return 1 << id;
  796. }
  797. u32 sumo_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  798. u32 sclk,
  799. u32 min_sclk_in_sr)
  800. {
  801. struct sumo_power_info *pi = sumo_get_pi(rdev);
  802. u32 i;
  803. u32 temp;
  804. u32 min = (min_sclk_in_sr > SUMO_MINIMUM_ENGINE_CLOCK) ?
  805. min_sclk_in_sr : SUMO_MINIMUM_ENGINE_CLOCK;
  806. if (sclk < min)
  807. return 0;
  808. if (!pi->enable_sclk_ds)
  809. return 0;
  810. for (i = SUMO_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  811. temp = sclk / sumo_get_sleep_divider_from_id(i);
  812. if (temp >= min || i == 0)
  813. break;
  814. }
  815. return i;
  816. }
  817. static u32 sumo_get_valid_engine_clock(struct radeon_device *rdev,
  818. u32 lower_limit)
  819. {
  820. struct sumo_power_info *pi = sumo_get_pi(rdev);
  821. u32 i;
  822. for (i = 0; i < pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries; i++) {
  823. if (pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency >= lower_limit)
  824. return pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency;
  825. }
  826. return pi->sys_info.sclk_voltage_mapping_table.entries[pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1].sclk_frequency;
  827. }
  828. static void sumo_patch_thermal_state(struct radeon_device *rdev,
  829. struct sumo_ps *ps,
  830. struct sumo_ps *current_ps)
  831. {
  832. struct sumo_power_info *pi = sumo_get_pi(rdev);
  833. u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
  834. u32 current_vddc;
  835. u32 current_sclk;
  836. u32 current_index = 0;
  837. if (current_ps) {
  838. current_vddc = current_ps->levels[current_index].vddc_index;
  839. current_sclk = current_ps->levels[current_index].sclk;
  840. } else {
  841. current_vddc = pi->boot_pl.vddc_index;
  842. current_sclk = pi->boot_pl.sclk;
  843. }
  844. ps->levels[0].vddc_index = current_vddc;
  845. if (ps->levels[0].sclk > current_sclk)
  846. ps->levels[0].sclk = current_sclk;
  847. ps->levels[0].ss_divider_index =
  848. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, sclk_in_sr);
  849. ps->levels[0].ds_divider_index =
  850. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, SUMO_MINIMUM_ENGINE_CLOCK);
  851. if (ps->levels[0].ds_divider_index > ps->levels[0].ss_divider_index + 1)
  852. ps->levels[0].ds_divider_index = ps->levels[0].ss_divider_index + 1;
  853. if (ps->levels[0].ss_divider_index == ps->levels[0].ds_divider_index) {
  854. if (ps->levels[0].ss_divider_index > 1)
  855. ps->levels[0].ss_divider_index = ps->levels[0].ss_divider_index - 1;
  856. }
  857. if (ps->levels[0].ss_divider_index == 0)
  858. ps->levels[0].ds_divider_index = 0;
  859. if (ps->levels[0].ds_divider_index == 0)
  860. ps->levels[0].ss_divider_index = 0;
  861. }
  862. static void sumo_apply_state_adjust_rules(struct radeon_device *rdev,
  863. struct radeon_ps *new_rps,
  864. struct radeon_ps *old_rps)
  865. {
  866. struct sumo_ps *ps = sumo_get_ps(new_rps);
  867. struct sumo_ps *current_ps = sumo_get_ps(old_rps);
  868. struct sumo_power_info *pi = sumo_get_pi(rdev);
  869. u32 min_voltage = 0; /* ??? */
  870. u32 min_sclk = pi->sys_info.min_sclk; /* XXX check against disp reqs */
  871. u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
  872. u32 i;
  873. if (new_rps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  874. return sumo_patch_thermal_state(rdev, ps, current_ps);
  875. if (pi->enable_boost) {
  876. if (new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE)
  877. ps->flags |= SUMO_POWERSTATE_FLAGS_BOOST_STATE;
  878. }
  879. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) ||
  880. (new_rps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) ||
  881. (new_rps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE))
  882. ps->flags |= SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE;
  883. for (i = 0; i < ps->num_levels; i++) {
  884. if (ps->levels[i].vddc_index < min_voltage)
  885. ps->levels[i].vddc_index = min_voltage;
  886. if (ps->levels[i].sclk < min_sclk)
  887. ps->levels[i].sclk =
  888. sumo_get_valid_engine_clock(rdev, min_sclk);
  889. ps->levels[i].ss_divider_index =
  890. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, sclk_in_sr);
  891. ps->levels[i].ds_divider_index =
  892. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, SUMO_MINIMUM_ENGINE_CLOCK);
  893. if (ps->levels[i].ds_divider_index > ps->levels[i].ss_divider_index + 1)
  894. ps->levels[i].ds_divider_index = ps->levels[i].ss_divider_index + 1;
  895. if (ps->levels[i].ss_divider_index == ps->levels[i].ds_divider_index) {
  896. if (ps->levels[i].ss_divider_index > 1)
  897. ps->levels[i].ss_divider_index = ps->levels[i].ss_divider_index - 1;
  898. }
  899. if (ps->levels[i].ss_divider_index == 0)
  900. ps->levels[i].ds_divider_index = 0;
  901. if (ps->levels[i].ds_divider_index == 0)
  902. ps->levels[i].ss_divider_index = 0;
  903. if (ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)
  904. ps->levels[i].allow_gnb_slow = 1;
  905. else if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE) ||
  906. (new_rps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC))
  907. ps->levels[i].allow_gnb_slow = 0;
  908. else if (i == ps->num_levels - 1)
  909. ps->levels[i].allow_gnb_slow = 0;
  910. else
  911. ps->levels[i].allow_gnb_slow = 1;
  912. }
  913. }
  914. static void sumo_cleanup_asic(struct radeon_device *rdev)
  915. {
  916. sumo_take_smu_control(rdev, false);
  917. }
  918. static void sumo_uvd_init(struct radeon_device *rdev)
  919. {
  920. u32 tmp;
  921. tmp = RREG32(CG_VCLK_CNTL);
  922. tmp &= ~VCLK_DIR_CNTL_EN;
  923. WREG32(CG_VCLK_CNTL, tmp);
  924. tmp = RREG32(CG_DCLK_CNTL);
  925. tmp &= ~DCLK_DIR_CNTL_EN;
  926. WREG32(CG_DCLK_CNTL, tmp);
  927. /* 100 Mhz */
  928. radeon_set_uvd_clocks(rdev, 10000, 10000);
  929. }
  930. static int sumo_set_thermal_temperature_range(struct radeon_device *rdev,
  931. int min_temp, int max_temp)
  932. {
  933. int low_temp = 0 * 1000;
  934. int high_temp = 255 * 1000;
  935. if (low_temp < min_temp)
  936. low_temp = min_temp;
  937. if (high_temp > max_temp)
  938. high_temp = max_temp;
  939. if (high_temp < low_temp) {
  940. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  941. return -EINVAL;
  942. }
  943. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(49 + (high_temp / 1000)), ~DIG_THERM_INTH_MASK);
  944. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(49 + (low_temp / 1000)), ~DIG_THERM_INTL_MASK);
  945. rdev->pm.dpm.thermal.min_temp = low_temp;
  946. rdev->pm.dpm.thermal.max_temp = high_temp;
  947. return 0;
  948. }
  949. static void sumo_update_current_ps(struct radeon_device *rdev,
  950. struct radeon_ps *rps)
  951. {
  952. struct sumo_ps *new_ps = sumo_get_ps(rps);
  953. struct sumo_power_info *pi = sumo_get_pi(rdev);
  954. pi->current_rps = *rps;
  955. pi->current_ps = *new_ps;
  956. pi->current_rps.ps_priv = &pi->current_ps;
  957. }
  958. static void sumo_update_requested_ps(struct radeon_device *rdev,
  959. struct radeon_ps *rps)
  960. {
  961. struct sumo_ps *new_ps = sumo_get_ps(rps);
  962. struct sumo_power_info *pi = sumo_get_pi(rdev);
  963. pi->requested_rps = *rps;
  964. pi->requested_ps = *new_ps;
  965. pi->requested_rps.ps_priv = &pi->requested_ps;
  966. }
  967. int sumo_dpm_enable(struct radeon_device *rdev)
  968. {
  969. struct sumo_power_info *pi = sumo_get_pi(rdev);
  970. if (sumo_dpm_enabled(rdev))
  971. return -EINVAL;
  972. sumo_enable_clock_power_gating(rdev);
  973. sumo_program_bootup_state(rdev);
  974. sumo_init_bsp(rdev);
  975. sumo_reset_am(rdev);
  976. sumo_program_tp(rdev);
  977. sumo_program_bootup_at(rdev);
  978. sumo_start_am(rdev);
  979. if (pi->enable_auto_thermal_throttling) {
  980. sumo_program_ttp(rdev);
  981. sumo_program_ttt(rdev);
  982. }
  983. sumo_program_dc_hto(rdev);
  984. sumo_program_power_level_enter_state(rdev);
  985. sumo_enable_voltage_scaling(rdev, true);
  986. sumo_program_sstp(rdev);
  987. sumo_program_vc(rdev, SUMO_VRC_DFLT);
  988. sumo_override_cnb_thermal_events(rdev);
  989. sumo_start_dpm(rdev);
  990. sumo_wait_for_level_0(rdev);
  991. if (pi->enable_sclk_ds)
  992. sumo_enable_sclk_ds(rdev, true);
  993. if (pi->enable_boost)
  994. sumo_enable_boost_timer(rdev);
  995. if (rdev->irq.installed &&
  996. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  997. sumo_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  998. rdev->irq.dpm_thermal = true;
  999. radeon_irq_set(rdev);
  1000. }
  1001. sumo_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  1002. return 0;
  1003. }
  1004. void sumo_dpm_disable(struct radeon_device *rdev)
  1005. {
  1006. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1007. if (!sumo_dpm_enabled(rdev))
  1008. return;
  1009. sumo_disable_clock_power_gating(rdev);
  1010. if (pi->enable_sclk_ds)
  1011. sumo_enable_sclk_ds(rdev, false);
  1012. sumo_clear_vc(rdev);
  1013. sumo_wait_for_level_0(rdev);
  1014. sumo_stop_dpm(rdev);
  1015. sumo_enable_voltage_scaling(rdev, false);
  1016. if (rdev->irq.installed &&
  1017. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1018. rdev->irq.dpm_thermal = false;
  1019. radeon_irq_set(rdev);
  1020. }
  1021. sumo_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  1022. }
  1023. int sumo_dpm_pre_set_power_state(struct radeon_device *rdev)
  1024. {
  1025. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1026. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  1027. struct radeon_ps *new_ps = &requested_ps;
  1028. sumo_update_requested_ps(rdev, new_ps);
  1029. if (pi->enable_dynamic_patch_ps)
  1030. sumo_apply_state_adjust_rules(rdev,
  1031. &pi->requested_rps,
  1032. &pi->current_rps);
  1033. return 0;
  1034. }
  1035. int sumo_dpm_set_power_state(struct radeon_device *rdev)
  1036. {
  1037. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1038. struct radeon_ps *new_ps = &pi->requested_rps;
  1039. struct radeon_ps *old_ps = &pi->current_rps;
  1040. if (pi->enable_dpm)
  1041. sumo_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  1042. if (pi->enable_boost) {
  1043. sumo_enable_boost(rdev, new_ps, false);
  1044. sumo_patch_boost_state(rdev, new_ps);
  1045. }
  1046. if (pi->enable_dpm) {
  1047. sumo_pre_notify_alt_vddnb_change(rdev, new_ps, old_ps);
  1048. sumo_enable_power_level_0(rdev);
  1049. sumo_set_forced_level_0(rdev);
  1050. sumo_set_forced_mode_enabled(rdev);
  1051. sumo_wait_for_level_0(rdev);
  1052. sumo_program_power_levels_0_to_n(rdev, new_ps, old_ps);
  1053. sumo_program_wl(rdev, new_ps);
  1054. sumo_program_bsp(rdev, new_ps);
  1055. sumo_program_at(rdev, new_ps);
  1056. sumo_force_nbp_state(rdev, new_ps);
  1057. sumo_set_forced_mode_disabled(rdev);
  1058. sumo_set_forced_mode_enabled(rdev);
  1059. sumo_set_forced_mode_disabled(rdev);
  1060. sumo_post_notify_alt_vddnb_change(rdev, new_ps, old_ps);
  1061. }
  1062. if (pi->enable_boost)
  1063. sumo_enable_boost(rdev, new_ps, true);
  1064. if (pi->enable_dpm)
  1065. sumo_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  1066. return 0;
  1067. }
  1068. void sumo_dpm_post_set_power_state(struct radeon_device *rdev)
  1069. {
  1070. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1071. struct radeon_ps *new_ps = &pi->requested_rps;
  1072. sumo_update_current_ps(rdev, new_ps);
  1073. }
  1074. void sumo_dpm_reset_asic(struct radeon_device *rdev)
  1075. {
  1076. sumo_program_bootup_state(rdev);
  1077. sumo_enable_power_level_0(rdev);
  1078. sumo_set_forced_level_0(rdev);
  1079. sumo_set_forced_mode_enabled(rdev);
  1080. sumo_wait_for_level_0(rdev);
  1081. sumo_set_forced_mode_disabled(rdev);
  1082. sumo_set_forced_mode_enabled(rdev);
  1083. sumo_set_forced_mode_disabled(rdev);
  1084. }
  1085. void sumo_dpm_setup_asic(struct radeon_device *rdev)
  1086. {
  1087. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1088. sumo_initialize_m3_arb(rdev);
  1089. pi->fw_version = sumo_get_running_fw_version(rdev);
  1090. DRM_INFO("Found smc ucode version: 0x%08x\n", pi->fw_version);
  1091. sumo_program_acpi_power_level(rdev);
  1092. sumo_enable_acpi_pm(rdev);
  1093. sumo_take_smu_control(rdev, true);
  1094. sumo_uvd_init(rdev);
  1095. }
  1096. void sumo_dpm_display_configuration_changed(struct radeon_device *rdev)
  1097. {
  1098. }
  1099. union power_info {
  1100. struct _ATOM_POWERPLAY_INFO info;
  1101. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1102. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1103. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1104. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1105. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1106. };
  1107. union pplib_clock_info {
  1108. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1109. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1110. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1111. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1112. };
  1113. union pplib_power_state {
  1114. struct _ATOM_PPLIB_STATE v1;
  1115. struct _ATOM_PPLIB_STATE_V2 v2;
  1116. };
  1117. static void sumo_patch_boot_state(struct radeon_device *rdev,
  1118. struct sumo_ps *ps)
  1119. {
  1120. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1121. ps->num_levels = 1;
  1122. ps->flags = 0;
  1123. ps->levels[0] = pi->boot_pl;
  1124. }
  1125. static void sumo_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1126. struct radeon_ps *rps,
  1127. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  1128. u8 table_rev)
  1129. {
  1130. struct sumo_ps *ps = sumo_get_ps(rps);
  1131. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1132. rps->class = le16_to_cpu(non_clock_info->usClassification);
  1133. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  1134. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  1135. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  1136. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  1137. } else {
  1138. rps->vclk = 0;
  1139. rps->dclk = 0;
  1140. }
  1141. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1142. rdev->pm.dpm.boot_ps = rps;
  1143. sumo_patch_boot_state(rdev, ps);
  1144. }
  1145. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  1146. rdev->pm.dpm.uvd_ps = rps;
  1147. }
  1148. static void sumo_parse_pplib_clock_info(struct radeon_device *rdev,
  1149. struct radeon_ps *rps, int index,
  1150. union pplib_clock_info *clock_info)
  1151. {
  1152. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1153. struct sumo_ps *ps = sumo_get_ps(rps);
  1154. struct sumo_pl *pl = &ps->levels[index];
  1155. u32 sclk;
  1156. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  1157. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  1158. pl->sclk = sclk;
  1159. pl->vddc_index = clock_info->sumo.vddcIndex;
  1160. pl->sclk_dpm_tdp_limit = clock_info->sumo.tdpLimit;
  1161. ps->num_levels = index + 1;
  1162. if (pi->enable_sclk_ds) {
  1163. pl->ds_divider_index = 5;
  1164. pl->ss_divider_index = 4;
  1165. }
  1166. }
  1167. static int sumo_parse_power_table(struct radeon_device *rdev)
  1168. {
  1169. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1170. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1171. union pplib_power_state *power_state;
  1172. int i, j, k, non_clock_array_index, clock_array_index;
  1173. union pplib_clock_info *clock_info;
  1174. struct _StateArray *state_array;
  1175. struct _ClockInfoArray *clock_info_array;
  1176. struct _NonClockInfoArray *non_clock_info_array;
  1177. union power_info *power_info;
  1178. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1179. u16 data_offset;
  1180. u8 frev, crev;
  1181. u8 *power_state_offset;
  1182. struct sumo_ps *ps;
  1183. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1184. &frev, &crev, &data_offset))
  1185. return -EINVAL;
  1186. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1187. state_array = (struct _StateArray *)
  1188. (mode_info->atom_context->bios + data_offset +
  1189. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  1190. clock_info_array = (struct _ClockInfoArray *)
  1191. (mode_info->atom_context->bios + data_offset +
  1192. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  1193. non_clock_info_array = (struct _NonClockInfoArray *)
  1194. (mode_info->atom_context->bios + data_offset +
  1195. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  1196. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  1197. state_array->ucNumEntries, GFP_KERNEL);
  1198. if (!rdev->pm.dpm.ps)
  1199. return -ENOMEM;
  1200. power_state_offset = (u8 *)state_array->states;
  1201. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  1202. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  1203. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  1204. for (i = 0; i < state_array->ucNumEntries; i++) {
  1205. power_state = (union pplib_power_state *)power_state_offset;
  1206. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  1207. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1208. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  1209. if (!rdev->pm.power_state[i].clock_info)
  1210. return -EINVAL;
  1211. ps = kzalloc(sizeof(struct sumo_ps), GFP_KERNEL);
  1212. if (ps == NULL) {
  1213. kfree(rdev->pm.dpm.ps);
  1214. return -ENOMEM;
  1215. }
  1216. rdev->pm.dpm.ps[i].ps_priv = ps;
  1217. k = 0;
  1218. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  1219. clock_array_index = power_state->v2.clockInfoIndex[j];
  1220. if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
  1221. break;
  1222. clock_info = (union pplib_clock_info *)
  1223. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  1224. sumo_parse_pplib_clock_info(rdev,
  1225. &rdev->pm.dpm.ps[i], k,
  1226. clock_info);
  1227. k++;
  1228. }
  1229. sumo_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  1230. non_clock_info,
  1231. non_clock_info_array->ucEntrySize);
  1232. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  1233. }
  1234. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  1235. return 0;
  1236. }
  1237. u32 sumo_convert_vid2_to_vid7(struct radeon_device *rdev,
  1238. struct sumo_vid_mapping_table *vid_mapping_table,
  1239. u32 vid_2bit)
  1240. {
  1241. u32 i;
  1242. for (i = 0; i < vid_mapping_table->num_entries; i++) {
  1243. if (vid_mapping_table->entries[i].vid_2bit == vid_2bit)
  1244. return vid_mapping_table->entries[i].vid_7bit;
  1245. }
  1246. return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_7bit;
  1247. }
  1248. static u16 sumo_convert_voltage_index_to_value(struct radeon_device *rdev,
  1249. u32 vid_2bit)
  1250. {
  1251. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1252. u32 vid_7bit = sumo_convert_vid2_to_vid7(rdev, &pi->sys_info.vid_mapping_table, vid_2bit);
  1253. if (vid_7bit > 0x7C)
  1254. return 0;
  1255. return (15500 - vid_7bit * 125 + 5) / 10;
  1256. }
  1257. static void sumo_construct_display_voltage_mapping_table(struct radeon_device *rdev,
  1258. struct sumo_disp_clock_voltage_mapping_table *disp_clk_voltage_mapping_table,
  1259. ATOM_CLK_VOLT_CAPABILITY *table)
  1260. {
  1261. u32 i;
  1262. for (i = 0; i < SUMO_MAX_NUMBER_VOLTAGES; i++) {
  1263. if (table[i].ulMaximumSupportedCLK == 0)
  1264. break;
  1265. disp_clk_voltage_mapping_table->display_clock_frequency[i] =
  1266. table[i].ulMaximumSupportedCLK;
  1267. }
  1268. disp_clk_voltage_mapping_table->num_max_voltage_levels = i;
  1269. if (disp_clk_voltage_mapping_table->num_max_voltage_levels == 0) {
  1270. disp_clk_voltage_mapping_table->display_clock_frequency[0] = 80000;
  1271. disp_clk_voltage_mapping_table->num_max_voltage_levels = 1;
  1272. }
  1273. }
  1274. void sumo_construct_sclk_voltage_mapping_table(struct radeon_device *rdev,
  1275. struct sumo_sclk_voltage_mapping_table *sclk_voltage_mapping_table,
  1276. ATOM_AVAILABLE_SCLK_LIST *table)
  1277. {
  1278. u32 i;
  1279. u32 n = 0;
  1280. u32 prev_sclk = 0;
  1281. for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++) {
  1282. if (table[i].ulSupportedSCLK > prev_sclk) {
  1283. sclk_voltage_mapping_table->entries[n].sclk_frequency =
  1284. table[i].ulSupportedSCLK;
  1285. sclk_voltage_mapping_table->entries[n].vid_2bit =
  1286. table[i].usVoltageIndex;
  1287. prev_sclk = table[i].ulSupportedSCLK;
  1288. n++;
  1289. }
  1290. }
  1291. sclk_voltage_mapping_table->num_max_dpm_entries = n;
  1292. }
  1293. void sumo_construct_vid_mapping_table(struct radeon_device *rdev,
  1294. struct sumo_vid_mapping_table *vid_mapping_table,
  1295. ATOM_AVAILABLE_SCLK_LIST *table)
  1296. {
  1297. u32 i, j;
  1298. for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++) {
  1299. if (table[i].ulSupportedSCLK != 0) {
  1300. vid_mapping_table->entries[table[i].usVoltageIndex].vid_7bit =
  1301. table[i].usVoltageID;
  1302. vid_mapping_table->entries[table[i].usVoltageIndex].vid_2bit =
  1303. table[i].usVoltageIndex;
  1304. }
  1305. }
  1306. for (i = 0; i < SUMO_MAX_NUMBER_VOLTAGES; i++) {
  1307. if (vid_mapping_table->entries[i].vid_7bit == 0) {
  1308. for (j = i + 1; j < SUMO_MAX_NUMBER_VOLTAGES; j++) {
  1309. if (vid_mapping_table->entries[j].vid_7bit != 0) {
  1310. vid_mapping_table->entries[i] =
  1311. vid_mapping_table->entries[j];
  1312. vid_mapping_table->entries[j].vid_7bit = 0;
  1313. break;
  1314. }
  1315. }
  1316. if (j == SUMO_MAX_NUMBER_VOLTAGES)
  1317. break;
  1318. }
  1319. }
  1320. vid_mapping_table->num_entries = i;
  1321. }
  1322. union igp_info {
  1323. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1324. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1325. struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
  1326. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  1327. };
  1328. static int sumo_parse_sys_info_table(struct radeon_device *rdev)
  1329. {
  1330. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1331. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1332. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1333. union igp_info *igp_info;
  1334. u8 frev, crev;
  1335. u16 data_offset;
  1336. int i;
  1337. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1338. &frev, &crev, &data_offset)) {
  1339. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1340. data_offset);
  1341. if (crev != 6) {
  1342. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1343. return -EINVAL;
  1344. }
  1345. pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_6.ulBootUpEngineClock);
  1346. pi->sys_info.min_sclk = le32_to_cpu(igp_info->info_6.ulMinEngineClock);
  1347. pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_6.ulBootUpUMAClock);
  1348. pi->sys_info.bootup_nb_voltage_index =
  1349. le16_to_cpu(igp_info->info_6.usBootUpNBVoltage);
  1350. if (igp_info->info_6.ucHtcTmpLmt == 0)
  1351. pi->sys_info.htc_tmp_lmt = 203;
  1352. else
  1353. pi->sys_info.htc_tmp_lmt = igp_info->info_6.ucHtcTmpLmt;
  1354. if (igp_info->info_6.ucHtcHystLmt == 0)
  1355. pi->sys_info.htc_hyst_lmt = 5;
  1356. else
  1357. pi->sys_info.htc_hyst_lmt = igp_info->info_6.ucHtcHystLmt;
  1358. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  1359. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  1360. }
  1361. for (i = 0; i < NUMBER_OF_M3ARB_PARAM_SETS; i++) {
  1362. pi->sys_info.csr_m3_arb_cntl_default[i] =
  1363. le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_DEFAULT[i]);
  1364. pi->sys_info.csr_m3_arb_cntl_uvd[i] =
  1365. le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_UVD[i]);
  1366. pi->sys_info.csr_m3_arb_cntl_fs3d[i] =
  1367. le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_FS3D[i]);
  1368. }
  1369. pi->sys_info.sclk_dpm_boost_margin =
  1370. le32_to_cpu(igp_info->info_6.SclkDpmBoostMargin);
  1371. pi->sys_info.sclk_dpm_throttle_margin =
  1372. le32_to_cpu(igp_info->info_6.SclkDpmThrottleMargin);
  1373. pi->sys_info.sclk_dpm_tdp_limit_pg =
  1374. le16_to_cpu(igp_info->info_6.SclkDpmTdpLimitPG);
  1375. pi->sys_info.gnb_tdp_limit = le16_to_cpu(igp_info->info_6.GnbTdpLimit);
  1376. pi->sys_info.sclk_dpm_tdp_limit_boost =
  1377. le16_to_cpu(igp_info->info_6.SclkDpmTdpLimitBoost);
  1378. pi->sys_info.boost_sclk = le32_to_cpu(igp_info->info_6.ulBoostEngineCLock);
  1379. pi->sys_info.boost_vid_2bit = igp_info->info_6.ulBoostVid_2bit;
  1380. if (igp_info->info_6.EnableBoost)
  1381. pi->sys_info.enable_boost = true;
  1382. else
  1383. pi->sys_info.enable_boost = false;
  1384. sumo_construct_display_voltage_mapping_table(rdev,
  1385. &pi->sys_info.disp_clk_voltage_mapping_table,
  1386. igp_info->info_6.sDISPCLK_Voltage);
  1387. sumo_construct_sclk_voltage_mapping_table(rdev,
  1388. &pi->sys_info.sclk_voltage_mapping_table,
  1389. igp_info->info_6.sAvail_SCLK);
  1390. sumo_construct_vid_mapping_table(rdev, &pi->sys_info.vid_mapping_table,
  1391. igp_info->info_6.sAvail_SCLK);
  1392. }
  1393. return 0;
  1394. }
  1395. static void sumo_construct_boot_and_acpi_state(struct radeon_device *rdev)
  1396. {
  1397. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1398. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  1399. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  1400. pi->boot_pl.ds_divider_index = 0;
  1401. pi->boot_pl.ss_divider_index = 0;
  1402. pi->boot_pl.allow_gnb_slow = 1;
  1403. pi->acpi_pl = pi->boot_pl;
  1404. pi->current_ps.num_levels = 1;
  1405. pi->current_ps.levels[0] = pi->boot_pl;
  1406. }
  1407. int sumo_dpm_init(struct radeon_device *rdev)
  1408. {
  1409. struct sumo_power_info *pi;
  1410. u32 hw_rev = (RREG32(HW_REV) & ATI_REV_ID_MASK) >> ATI_REV_ID_SHIFT;
  1411. int ret;
  1412. pi = kzalloc(sizeof(struct sumo_power_info), GFP_KERNEL);
  1413. if (pi == NULL)
  1414. return -ENOMEM;
  1415. rdev->pm.dpm.priv = pi;
  1416. pi->driver_nbps_policy_disable = false;
  1417. if ((rdev->family == CHIP_PALM) && (hw_rev < 3))
  1418. pi->disable_gfx_power_gating_in_uvd = true;
  1419. else
  1420. pi->disable_gfx_power_gating_in_uvd = false;
  1421. pi->enable_alt_vddnb = true;
  1422. pi->enable_sclk_ds = true;
  1423. pi->enable_dynamic_m3_arbiter = false;
  1424. pi->enable_dynamic_patch_ps = true;
  1425. pi->enable_gfx_power_gating = true;
  1426. pi->enable_gfx_clock_gating = true;
  1427. pi->enable_mg_clock_gating = true;
  1428. pi->enable_auto_thermal_throttling = true;
  1429. ret = sumo_parse_sys_info_table(rdev);
  1430. if (ret)
  1431. return ret;
  1432. sumo_construct_boot_and_acpi_state(rdev);
  1433. ret = sumo_parse_power_table(rdev);
  1434. if (ret)
  1435. return ret;
  1436. pi->pasi = CYPRESS_HASI_DFLT;
  1437. pi->asi = RV770_ASI_DFLT;
  1438. pi->thermal_auto_throttling = pi->sys_info.htc_tmp_lmt;
  1439. pi->enable_boost = pi->sys_info.enable_boost;
  1440. pi->enable_dpm = true;
  1441. return 0;
  1442. }
  1443. void sumo_dpm_print_power_state(struct radeon_device *rdev,
  1444. struct radeon_ps *rps)
  1445. {
  1446. int i;
  1447. struct sumo_ps *ps = sumo_get_ps(rps);
  1448. r600_dpm_print_class_info(rps->class, rps->class2);
  1449. r600_dpm_print_cap_info(rps->caps);
  1450. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1451. for (i = 0; i < ps->num_levels; i++) {
  1452. struct sumo_pl *pl = &ps->levels[i];
  1453. printk("\t\tpower level %d sclk: %u vddc: %u\n",
  1454. i, pl->sclk,
  1455. sumo_convert_voltage_index_to_value(rdev, pl->vddc_index));
  1456. }
  1457. r600_dpm_print_ps_status(rdev, rps);
  1458. }
  1459. void sumo_dpm_fini(struct radeon_device *rdev)
  1460. {
  1461. int i;
  1462. sumo_cleanup_asic(rdev); /* ??? */
  1463. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1464. kfree(rdev->pm.dpm.ps[i].ps_priv);
  1465. }
  1466. kfree(rdev->pm.dpm.ps);
  1467. kfree(rdev->pm.dpm.priv);
  1468. }
  1469. u32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low)
  1470. {
  1471. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1472. struct sumo_ps *requested_state = sumo_get_ps(&pi->requested_rps);
  1473. if (low)
  1474. return requested_state->levels[0].sclk;
  1475. else
  1476. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1477. }
  1478. u32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low)
  1479. {
  1480. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1481. return pi->sys_info.bootup_uma_clk;
  1482. }