radeon_mode.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_edid.h>
  33. #include <drm/drm_dp_helper.h>
  34. #include <drm/drm_fixed.h>
  35. #include <drm/drm_crtc_helper.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. struct radeon_bo;
  39. struct radeon_device;
  40. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  41. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  42. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  43. #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  44. enum radeon_rmx_type {
  45. RMX_OFF,
  46. RMX_FULL,
  47. RMX_CENTER,
  48. RMX_ASPECT
  49. };
  50. enum radeon_tv_std {
  51. TV_STD_NTSC,
  52. TV_STD_PAL,
  53. TV_STD_PAL_M,
  54. TV_STD_PAL_60,
  55. TV_STD_NTSC_J,
  56. TV_STD_SCART_PAL,
  57. TV_STD_SECAM,
  58. TV_STD_PAL_CN,
  59. TV_STD_PAL_N,
  60. };
  61. enum radeon_underscan_type {
  62. UNDERSCAN_OFF,
  63. UNDERSCAN_ON,
  64. UNDERSCAN_AUTO,
  65. };
  66. enum radeon_hpd_id {
  67. RADEON_HPD_1 = 0,
  68. RADEON_HPD_2,
  69. RADEON_HPD_3,
  70. RADEON_HPD_4,
  71. RADEON_HPD_5,
  72. RADEON_HPD_6,
  73. RADEON_HPD_NONE = 0xff,
  74. };
  75. #define RADEON_MAX_I2C_BUS 16
  76. /* radeon gpio-based i2c
  77. * 1. "mask" reg and bits
  78. * grabs the gpio pins for software use
  79. * 0=not held 1=held
  80. * 2. "a" reg and bits
  81. * output pin value
  82. * 0=low 1=high
  83. * 3. "en" reg and bits
  84. * sets the pin direction
  85. * 0=input 1=output
  86. * 4. "y" reg and bits
  87. * input pin value
  88. * 0=low 1=high
  89. */
  90. struct radeon_i2c_bus_rec {
  91. bool valid;
  92. /* id used by atom */
  93. uint8_t i2c_id;
  94. /* id used by atom */
  95. enum radeon_hpd_id hpd;
  96. /* can be used with hw i2c engine */
  97. bool hw_capable;
  98. /* uses multi-media i2c engine */
  99. bool mm_i2c;
  100. /* regs and bits */
  101. uint32_t mask_clk_reg;
  102. uint32_t mask_data_reg;
  103. uint32_t a_clk_reg;
  104. uint32_t a_data_reg;
  105. uint32_t en_clk_reg;
  106. uint32_t en_data_reg;
  107. uint32_t y_clk_reg;
  108. uint32_t y_data_reg;
  109. uint32_t mask_clk_mask;
  110. uint32_t mask_data_mask;
  111. uint32_t a_clk_mask;
  112. uint32_t a_data_mask;
  113. uint32_t en_clk_mask;
  114. uint32_t en_data_mask;
  115. uint32_t y_clk_mask;
  116. uint32_t y_data_mask;
  117. };
  118. struct radeon_tmds_pll {
  119. uint32_t freq;
  120. uint32_t value;
  121. };
  122. #define RADEON_MAX_BIOS_CONNECTOR 16
  123. /* pll flags */
  124. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  125. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  126. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  127. #define RADEON_PLL_LEGACY (1 << 3)
  128. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  129. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  130. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  131. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  132. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  133. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  134. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  135. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  136. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  137. #define RADEON_PLL_IS_LCD (1 << 13)
  138. #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
  139. struct radeon_pll {
  140. /* reference frequency */
  141. uint32_t reference_freq;
  142. /* fixed dividers */
  143. uint32_t reference_div;
  144. uint32_t post_div;
  145. /* pll in/out limits */
  146. uint32_t pll_in_min;
  147. uint32_t pll_in_max;
  148. uint32_t pll_out_min;
  149. uint32_t pll_out_max;
  150. uint32_t lcd_pll_out_min;
  151. uint32_t lcd_pll_out_max;
  152. uint32_t best_vco;
  153. /* divider limits */
  154. uint32_t min_ref_div;
  155. uint32_t max_ref_div;
  156. uint32_t min_post_div;
  157. uint32_t max_post_div;
  158. uint32_t min_feedback_div;
  159. uint32_t max_feedback_div;
  160. uint32_t min_frac_feedback_div;
  161. uint32_t max_frac_feedback_div;
  162. /* flags for the current clock */
  163. uint32_t flags;
  164. /* pll id */
  165. uint32_t id;
  166. };
  167. struct radeon_i2c_chan {
  168. struct i2c_adapter adapter;
  169. struct drm_device *dev;
  170. union {
  171. struct i2c_algo_bit_data bit;
  172. struct i2c_algo_dp_aux_data dp;
  173. } algo;
  174. struct radeon_i2c_bus_rec rec;
  175. };
  176. /* mostly for macs, but really any system without connector tables */
  177. enum radeon_connector_table {
  178. CT_NONE = 0,
  179. CT_GENERIC,
  180. CT_IBOOK,
  181. CT_POWERBOOK_EXTERNAL,
  182. CT_POWERBOOK_INTERNAL,
  183. CT_POWERBOOK_VGA,
  184. CT_MINI_EXTERNAL,
  185. CT_MINI_INTERNAL,
  186. CT_IMAC_G5_ISIGHT,
  187. CT_EMAC,
  188. CT_RN50_POWER,
  189. CT_MAC_X800,
  190. CT_MAC_G5_9600,
  191. CT_SAM440EP,
  192. CT_MAC_G4_SILVER
  193. };
  194. enum radeon_dvo_chip {
  195. DVO_SIL164,
  196. DVO_SIL1178,
  197. };
  198. struct radeon_fbdev;
  199. struct radeon_afmt {
  200. bool enabled;
  201. int offset;
  202. bool last_buffer_filled_status;
  203. int id;
  204. };
  205. struct radeon_mode_info {
  206. struct atom_context *atom_context;
  207. struct card_info *atom_card_info;
  208. enum radeon_connector_table connector_table;
  209. bool mode_config_initialized;
  210. struct radeon_crtc *crtcs[6];
  211. struct radeon_afmt *afmt[6];
  212. /* DVI-I properties */
  213. struct drm_property *coherent_mode_property;
  214. /* DAC enable load detect */
  215. struct drm_property *load_detect_property;
  216. /* TV standard */
  217. struct drm_property *tv_std_property;
  218. /* legacy TMDS PLL detect */
  219. struct drm_property *tmds_pll_property;
  220. /* underscan */
  221. struct drm_property *underscan_property;
  222. struct drm_property *underscan_hborder_property;
  223. struct drm_property *underscan_vborder_property;
  224. /* hardcoded DFP edid from BIOS */
  225. struct edid *bios_hardcoded_edid;
  226. int bios_hardcoded_edid_size;
  227. /* pointer to fbdev info structure */
  228. struct radeon_fbdev *rfbdev;
  229. /* firmware flags */
  230. u16 firmware_flags;
  231. /* pointer to backlight encoder */
  232. struct radeon_encoder *bl_encoder;
  233. };
  234. #define RADEON_MAX_BL_LEVEL 0xFF
  235. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  236. struct radeon_backlight_privdata {
  237. struct radeon_encoder *encoder;
  238. uint8_t negative;
  239. };
  240. #endif
  241. #define MAX_H_CODE_TIMING_LEN 32
  242. #define MAX_V_CODE_TIMING_LEN 32
  243. /* need to store these as reading
  244. back code tables is excessive */
  245. struct radeon_tv_regs {
  246. uint32_t tv_uv_adr;
  247. uint32_t timing_cntl;
  248. uint32_t hrestart;
  249. uint32_t vrestart;
  250. uint32_t frestart;
  251. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  252. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  253. };
  254. struct radeon_atom_ss {
  255. uint16_t percentage;
  256. uint8_t type;
  257. uint16_t step;
  258. uint8_t delay;
  259. uint8_t range;
  260. uint8_t refdiv;
  261. /* asic_ss */
  262. uint16_t rate;
  263. uint16_t amount;
  264. };
  265. struct radeon_crtc {
  266. struct drm_crtc base;
  267. int crtc_id;
  268. u16 lut_r[256], lut_g[256], lut_b[256];
  269. bool enabled;
  270. bool can_tile;
  271. uint32_t crtc_offset;
  272. struct drm_gem_object *cursor_bo;
  273. uint64_t cursor_addr;
  274. int cursor_width;
  275. int cursor_height;
  276. int max_cursor_width;
  277. int max_cursor_height;
  278. uint32_t legacy_display_base_addr;
  279. uint32_t legacy_cursor_offset;
  280. enum radeon_rmx_type rmx_type;
  281. u8 h_border;
  282. u8 v_border;
  283. fixed20_12 vsc;
  284. fixed20_12 hsc;
  285. struct drm_display_mode native_mode;
  286. int pll_id;
  287. /* page flipping */
  288. struct radeon_unpin_work *unpin_work;
  289. int deferred_flip_completion;
  290. /* pll sharing */
  291. struct radeon_atom_ss ss;
  292. bool ss_enabled;
  293. u32 adjusted_clock;
  294. int bpc;
  295. u32 pll_reference_div;
  296. u32 pll_post_div;
  297. u32 pll_flags;
  298. struct drm_encoder *encoder;
  299. struct drm_connector *connector;
  300. };
  301. struct radeon_encoder_primary_dac {
  302. /* legacy primary dac */
  303. uint32_t ps2_pdac_adj;
  304. };
  305. struct radeon_encoder_lvds {
  306. /* legacy lvds */
  307. uint16_t panel_vcc_delay;
  308. uint8_t panel_pwr_delay;
  309. uint8_t panel_digon_delay;
  310. uint8_t panel_blon_delay;
  311. uint16_t panel_ref_divider;
  312. uint8_t panel_post_divider;
  313. uint16_t panel_fb_divider;
  314. bool use_bios_dividers;
  315. uint32_t lvds_gen_cntl;
  316. /* panel mode */
  317. struct drm_display_mode native_mode;
  318. struct backlight_device *bl_dev;
  319. int dpms_mode;
  320. uint8_t backlight_level;
  321. };
  322. struct radeon_encoder_tv_dac {
  323. /* legacy tv dac */
  324. uint32_t ps2_tvdac_adj;
  325. uint32_t ntsc_tvdac_adj;
  326. uint32_t pal_tvdac_adj;
  327. int h_pos;
  328. int v_pos;
  329. int h_size;
  330. int supported_tv_stds;
  331. bool tv_on;
  332. enum radeon_tv_std tv_std;
  333. struct radeon_tv_regs tv;
  334. };
  335. struct radeon_encoder_int_tmds {
  336. /* legacy int tmds */
  337. struct radeon_tmds_pll tmds_pll[4];
  338. };
  339. struct radeon_encoder_ext_tmds {
  340. /* tmds over dvo */
  341. struct radeon_i2c_chan *i2c_bus;
  342. uint8_t slave_addr;
  343. enum radeon_dvo_chip dvo_chip;
  344. };
  345. /* spread spectrum */
  346. struct radeon_encoder_atom_dig {
  347. bool linkb;
  348. /* atom dig */
  349. bool coherent_mode;
  350. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
  351. /* atom lvds/edp */
  352. uint32_t lcd_misc;
  353. uint16_t panel_pwr_delay;
  354. uint32_t lcd_ss_id;
  355. /* panel mode */
  356. struct drm_display_mode native_mode;
  357. struct backlight_device *bl_dev;
  358. int dpms_mode;
  359. uint8_t backlight_level;
  360. int panel_mode;
  361. struct radeon_afmt *afmt;
  362. };
  363. struct radeon_encoder_atom_dac {
  364. enum radeon_tv_std tv_std;
  365. };
  366. struct radeon_encoder {
  367. struct drm_encoder base;
  368. uint32_t encoder_enum;
  369. uint32_t encoder_id;
  370. uint32_t devices;
  371. uint32_t active_device;
  372. uint32_t flags;
  373. uint32_t pixel_clock;
  374. enum radeon_rmx_type rmx_type;
  375. enum radeon_underscan_type underscan_type;
  376. uint32_t underscan_hborder;
  377. uint32_t underscan_vborder;
  378. struct drm_display_mode native_mode;
  379. void *enc_priv;
  380. int audio_polling_active;
  381. bool is_ext_encoder;
  382. u16 caps;
  383. };
  384. struct radeon_connector_atom_dig {
  385. uint32_t igp_lane_info;
  386. /* displayport */
  387. struct radeon_i2c_chan *dp_i2c_bus;
  388. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  389. u8 dp_sink_type;
  390. int dp_clock;
  391. int dp_lane_count;
  392. bool edp_on;
  393. };
  394. struct radeon_gpio_rec {
  395. bool valid;
  396. u8 id;
  397. u32 reg;
  398. u32 mask;
  399. };
  400. struct radeon_hpd {
  401. enum radeon_hpd_id hpd;
  402. u8 plugged_state;
  403. struct radeon_gpio_rec gpio;
  404. };
  405. struct radeon_router {
  406. u32 router_id;
  407. struct radeon_i2c_bus_rec i2c_info;
  408. u8 i2c_addr;
  409. /* i2c mux */
  410. bool ddc_valid;
  411. u8 ddc_mux_type;
  412. u8 ddc_mux_control_pin;
  413. u8 ddc_mux_state;
  414. /* clock/data mux */
  415. bool cd_valid;
  416. u8 cd_mux_type;
  417. u8 cd_mux_control_pin;
  418. u8 cd_mux_state;
  419. };
  420. struct radeon_connector {
  421. struct drm_connector base;
  422. uint32_t connector_id;
  423. uint32_t devices;
  424. struct radeon_i2c_chan *ddc_bus;
  425. /* some systems have an hdmi and vga port with a shared ddc line */
  426. bool shared_ddc;
  427. bool use_digital;
  428. /* we need to mind the EDID between detect
  429. and get modes due to analog/digital/tvencoder */
  430. struct edid *edid;
  431. void *con_priv;
  432. bool dac_load_detect;
  433. bool detected_by_load; /* if the connection status was determined by load */
  434. uint16_t connector_object_id;
  435. struct radeon_hpd hpd;
  436. struct radeon_router router;
  437. struct radeon_i2c_chan *router_bus;
  438. };
  439. struct radeon_framebuffer {
  440. struct drm_framebuffer base;
  441. struct drm_gem_object *obj;
  442. };
  443. #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
  444. ((em) == ATOM_ENCODER_MODE_DP_MST))
  445. struct atom_clock_dividers {
  446. u32 post_div;
  447. union {
  448. struct {
  449. #ifdef __BIG_ENDIAN
  450. u32 reserved : 6;
  451. u32 whole_fb_div : 12;
  452. u32 frac_fb_div : 14;
  453. #else
  454. u32 frac_fb_div : 14;
  455. u32 whole_fb_div : 12;
  456. u32 reserved : 6;
  457. #endif
  458. };
  459. u32 fb_div;
  460. };
  461. u32 ref_div;
  462. bool enable_post_div;
  463. bool enable_dithen;
  464. u32 vco_mode;
  465. u32 real_clock;
  466. /* added for CI */
  467. u32 post_divider;
  468. u32 flags;
  469. };
  470. struct atom_mpll_param {
  471. union {
  472. struct {
  473. #ifdef __BIG_ENDIAN
  474. u32 reserved : 8;
  475. u32 clkfrac : 12;
  476. u32 clkf : 12;
  477. #else
  478. u32 clkf : 12;
  479. u32 clkfrac : 12;
  480. u32 reserved : 8;
  481. #endif
  482. };
  483. u32 fb_div;
  484. };
  485. u32 post_div;
  486. u32 bwcntl;
  487. u32 dll_speed;
  488. u32 vco_mode;
  489. u32 yclk_sel;
  490. u32 qdr;
  491. u32 half_rate;
  492. };
  493. #define MEM_TYPE_GDDR5 0x50
  494. #define MEM_TYPE_GDDR4 0x40
  495. #define MEM_TYPE_GDDR3 0x30
  496. #define MEM_TYPE_DDR2 0x20
  497. #define MEM_TYPE_GDDR1 0x10
  498. #define MEM_TYPE_DDR3 0xb0
  499. #define MEM_TYPE_MASK 0xf0
  500. struct atom_memory_info {
  501. u8 mem_vendor;
  502. u8 mem_type;
  503. };
  504. #define MAX_AC_TIMING_ENTRIES 16
  505. struct atom_memory_clock_range_table
  506. {
  507. u8 num_entries;
  508. u8 rsv[3];
  509. u32 mclk[MAX_AC_TIMING_ENTRIES];
  510. };
  511. #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
  512. #define VBIOS_MAX_AC_TIMING_ENTRIES 20
  513. struct atom_mc_reg_entry {
  514. u32 mclk_max;
  515. u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
  516. };
  517. struct atom_mc_register_address {
  518. u16 s1;
  519. u8 pre_reg_data;
  520. };
  521. struct atom_mc_reg_table {
  522. u8 last;
  523. u8 num_entries;
  524. struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
  525. struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
  526. };
  527. #define MAX_VOLTAGE_ENTRIES 32
  528. struct atom_voltage_table_entry
  529. {
  530. u16 value;
  531. u32 smio_low;
  532. };
  533. struct atom_voltage_table
  534. {
  535. u32 count;
  536. u32 mask_low;
  537. struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
  538. };
  539. extern enum radeon_tv_std
  540. radeon_combios_get_tv_info(struct radeon_device *rdev);
  541. extern enum radeon_tv_std
  542. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  543. extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
  544. u16 *vddc, u16 *vddci);
  545. extern struct drm_connector *
  546. radeon_get_connector_for_encoder(struct drm_encoder *encoder);
  547. extern struct drm_connector *
  548. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
  549. extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
  550. u32 pixel_clock);
  551. extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
  552. extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
  553. extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
  554. extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
  555. extern int radeon_get_monitor_bpc(struct drm_connector *connector);
  556. extern void radeon_connector_hotplug(struct drm_connector *connector);
  557. extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  558. struct drm_display_mode *mode);
  559. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  560. const struct drm_display_mode *mode);
  561. extern void radeon_dp_link_train(struct drm_encoder *encoder,
  562. struct drm_connector *connector);
  563. extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
  564. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  565. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  566. extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  567. struct drm_connector *connector);
  568. extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
  569. extern void radeon_atom_encoder_init(struct radeon_device *rdev);
  570. extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
  571. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  572. int action, uint8_t lane_num,
  573. uint8_t lane_set);
  574. extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
  575. extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
  576. extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  577. u8 write_byte, u8 *read_byte);
  578. extern void radeon_i2c_init(struct radeon_device *rdev);
  579. extern void radeon_i2c_fini(struct radeon_device *rdev);
  580. extern void radeon_combios_i2c_init(struct radeon_device *rdev);
  581. extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
  582. extern void radeon_i2c_add(struct radeon_device *rdev,
  583. struct radeon_i2c_bus_rec *rec,
  584. const char *name);
  585. extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  586. struct radeon_i2c_bus_rec *i2c_bus);
  587. extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  588. struct radeon_i2c_bus_rec *rec,
  589. const char *name);
  590. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  591. struct radeon_i2c_bus_rec *rec,
  592. const char *name);
  593. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  594. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  595. u8 slave_addr,
  596. u8 addr,
  597. u8 *val);
  598. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  599. u8 slave_addr,
  600. u8 addr,
  601. u8 val);
  602. extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
  603. extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
  604. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
  605. extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
  606. extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
  607. extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  608. struct radeon_atom_ss *ss,
  609. int id);
  610. extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  611. struct radeon_atom_ss *ss,
  612. int id, u32 clock);
  613. extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
  614. uint64_t freq,
  615. uint32_t *dot_clock_p,
  616. uint32_t *fb_div_p,
  617. uint32_t *frac_fb_div_p,
  618. uint32_t *ref_div_p,
  619. uint32_t *post_div_p);
  620. extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
  621. u32 freq,
  622. u32 *dot_clock_p,
  623. u32 *fb_div_p,
  624. u32 *frac_fb_div_p,
  625. u32 *ref_div_p,
  626. u32 *post_div_p);
  627. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  628. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  629. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  630. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  631. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  632. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  633. extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
  634. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  635. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  636. extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
  637. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  638. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  639. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  640. struct drm_framebuffer *old_fb);
  641. extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  642. struct drm_framebuffer *fb,
  643. int x, int y,
  644. enum mode_set_atomic state);
  645. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  646. struct drm_display_mode *mode,
  647. struct drm_display_mode *adjusted_mode,
  648. int x, int y,
  649. struct drm_framebuffer *old_fb);
  650. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  651. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  652. struct drm_framebuffer *old_fb);
  653. extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
  654. struct drm_framebuffer *fb,
  655. int x, int y,
  656. enum mode_set_atomic state);
  657. extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
  658. struct drm_framebuffer *fb,
  659. int x, int y, int atomic);
  660. extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
  661. struct drm_file *file_priv,
  662. uint32_t handle,
  663. uint32_t width,
  664. uint32_t height);
  665. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  666. int x, int y);
  667. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
  668. int *vpos, int *hpos);
  669. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  670. extern struct edid *
  671. radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
  672. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  673. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  674. extern struct radeon_encoder_atom_dig *
  675. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  676. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  677. struct radeon_encoder_int_tmds *tmds);
  678. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  679. struct radeon_encoder_int_tmds *tmds);
  680. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  681. struct radeon_encoder_int_tmds *tmds);
  682. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  683. struct radeon_encoder_ext_tmds *tmds);
  684. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  685. struct radeon_encoder_ext_tmds *tmds);
  686. extern struct radeon_encoder_primary_dac *
  687. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  688. extern struct radeon_encoder_tv_dac *
  689. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  690. extern struct radeon_encoder_lvds *
  691. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  692. extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
  693. extern struct radeon_encoder_tv_dac *
  694. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  695. extern struct radeon_encoder_primary_dac *
  696. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  697. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  698. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  699. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  700. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  701. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  702. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  703. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  704. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  705. extern void
  706. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  707. extern void
  708. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  709. extern void
  710. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  711. extern void
  712. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  713. extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  714. u16 blue, int regno);
  715. extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  716. u16 *blue, int regno);
  717. int radeon_framebuffer_init(struct drm_device *dev,
  718. struct radeon_framebuffer *rfb,
  719. struct drm_mode_fb_cmd2 *mode_cmd,
  720. struct drm_gem_object *obj);
  721. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  722. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  723. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  724. void radeon_atombios_init_crtc(struct drm_device *dev,
  725. struct radeon_crtc *radeon_crtc);
  726. void radeon_legacy_init_crtc(struct drm_device *dev,
  727. struct radeon_crtc *radeon_crtc);
  728. void radeon_get_clock_info(struct drm_device *dev);
  729. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  730. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  731. void radeon_enc_destroy(struct drm_encoder *encoder);
  732. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  733. void radeon_combios_asic_init(struct drm_device *dev);
  734. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  735. const struct drm_display_mode *mode,
  736. struct drm_display_mode *adjusted_mode);
  737. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  738. struct drm_display_mode *adjusted_mode);
  739. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  740. /* legacy tv */
  741. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  742. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  743. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  744. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  745. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  746. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  747. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  748. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  749. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  750. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  751. struct drm_display_mode *mode,
  752. struct drm_display_mode *adjusted_mode);
  753. /* fbdev layer */
  754. int radeon_fbdev_init(struct radeon_device *rdev);
  755. void radeon_fbdev_fini(struct radeon_device *rdev);
  756. void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
  757. int radeon_fbdev_total_size(struct radeon_device *rdev);
  758. bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
  759. void radeon_fb_output_poll_changed(struct radeon_device *rdev);
  760. void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
  761. int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
  762. #endif