radeon_atombios.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/radeon_drm.h>
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
  38. uint32_t supported_device, u16 caps);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd,
  49. struct radeon_router *router);
  50. /* from radeon_legacy_encoder.c */
  51. extern void
  52. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
  53. uint32_t supported_device);
  54. union atom_supported_devices {
  55. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  57. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  58. };
  59. static void radeon_lookup_i2c_gpio_quirks(struct radeon_device *rdev,
  60. ATOM_GPIO_I2C_ASSIGMENT *gpio,
  61. u8 index)
  62. {
  63. /* r4xx mask is technically not used by the hw, so patch in the legacy mask bits */
  64. if ((rdev->family == CHIP_R420) ||
  65. (rdev->family == CHIP_R423) ||
  66. (rdev->family == CHIP_RV410)) {
  67. if ((le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0018) ||
  68. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0019) ||
  69. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x001a)) {
  70. gpio->ucClkMaskShift = 0x19;
  71. gpio->ucDataMaskShift = 0x18;
  72. }
  73. }
  74. /* some evergreen boards have bad data for this entry */
  75. if (ASIC_IS_DCE4(rdev)) {
  76. if ((index == 7) &&
  77. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
  78. (gpio->sucI2cId.ucAccess == 0)) {
  79. gpio->sucI2cId.ucAccess = 0x97;
  80. gpio->ucDataMaskShift = 8;
  81. gpio->ucDataEnShift = 8;
  82. gpio->ucDataY_Shift = 8;
  83. gpio->ucDataA_Shift = 8;
  84. }
  85. }
  86. /* some DCE3 boards have bad data for this entry */
  87. if (ASIC_IS_DCE3(rdev)) {
  88. if ((index == 4) &&
  89. (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
  90. (gpio->sucI2cId.ucAccess == 0x94))
  91. gpio->sucI2cId.ucAccess = 0x14;
  92. }
  93. }
  94. static struct radeon_i2c_bus_rec radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
  95. {
  96. struct radeon_i2c_bus_rec i2c;
  97. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  98. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  99. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  100. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  101. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  102. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  103. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  104. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  105. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  106. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  107. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  108. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  109. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  110. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  111. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  112. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  113. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  114. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  115. i2c.hw_capable = true;
  116. else
  117. i2c.hw_capable = false;
  118. if (gpio->sucI2cId.ucAccess == 0xa0)
  119. i2c.mm_i2c = true;
  120. else
  121. i2c.mm_i2c = false;
  122. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  123. if (i2c.mask_clk_reg)
  124. i2c.valid = true;
  125. else
  126. i2c.valid = false;
  127. return i2c;
  128. }
  129. static struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  130. uint8_t id)
  131. {
  132. struct atom_context *ctx = rdev->mode_info.atom_context;
  133. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  134. struct radeon_i2c_bus_rec i2c;
  135. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  136. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  137. uint16_t data_offset, size;
  138. int i, num_indices;
  139. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  140. i2c.valid = false;
  141. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  142. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  143. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  144. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  145. for (i = 0; i < num_indices; i++) {
  146. gpio = &i2c_info->asGPIO_Info[i];
  147. radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
  148. if (gpio->sucI2cId.ucAccess == id) {
  149. i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
  150. break;
  151. }
  152. }
  153. }
  154. return i2c;
  155. }
  156. void radeon_atombios_i2c_init(struct radeon_device *rdev)
  157. {
  158. struct atom_context *ctx = rdev->mode_info.atom_context;
  159. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  160. struct radeon_i2c_bus_rec i2c;
  161. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  162. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  163. uint16_t data_offset, size;
  164. int i, num_indices;
  165. char stmp[32];
  166. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  167. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  168. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  169. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  170. for (i = 0; i < num_indices; i++) {
  171. gpio = &i2c_info->asGPIO_Info[i];
  172. radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
  173. i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
  174. if (i2c.valid) {
  175. sprintf(stmp, "0x%x", i2c.i2c_id);
  176. rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
  177. }
  178. }
  179. }
  180. }
  181. static struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  182. u8 id)
  183. {
  184. struct atom_context *ctx = rdev->mode_info.atom_context;
  185. struct radeon_gpio_rec gpio;
  186. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  187. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  188. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  189. u16 data_offset, size;
  190. int i, num_indices;
  191. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  192. gpio.valid = false;
  193. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  194. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  195. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  196. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  197. for (i = 0; i < num_indices; i++) {
  198. pin = &gpio_info->asGPIO_Pin[i];
  199. if (id == pin->ucGPIO_ID) {
  200. gpio.id = pin->ucGPIO_ID;
  201. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
  202. gpio.mask = (1 << pin->ucGpioPinBitShift);
  203. gpio.valid = true;
  204. break;
  205. }
  206. }
  207. }
  208. return gpio;
  209. }
  210. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  211. struct radeon_gpio_rec *gpio)
  212. {
  213. struct radeon_hpd hpd;
  214. u32 reg;
  215. memset(&hpd, 0, sizeof(struct radeon_hpd));
  216. if (ASIC_IS_DCE6(rdev))
  217. reg = SI_DC_GPIO_HPD_A;
  218. else if (ASIC_IS_DCE4(rdev))
  219. reg = EVERGREEN_DC_GPIO_HPD_A;
  220. else
  221. reg = AVIVO_DC_GPIO_HPD_A;
  222. hpd.gpio = *gpio;
  223. if (gpio->reg == reg) {
  224. switch(gpio->mask) {
  225. case (1 << 0):
  226. hpd.hpd = RADEON_HPD_1;
  227. break;
  228. case (1 << 8):
  229. hpd.hpd = RADEON_HPD_2;
  230. break;
  231. case (1 << 16):
  232. hpd.hpd = RADEON_HPD_3;
  233. break;
  234. case (1 << 24):
  235. hpd.hpd = RADEON_HPD_4;
  236. break;
  237. case (1 << 26):
  238. hpd.hpd = RADEON_HPD_5;
  239. break;
  240. case (1 << 28):
  241. hpd.hpd = RADEON_HPD_6;
  242. break;
  243. default:
  244. hpd.hpd = RADEON_HPD_NONE;
  245. break;
  246. }
  247. } else
  248. hpd.hpd = RADEON_HPD_NONE;
  249. return hpd;
  250. }
  251. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  252. uint32_t supported_device,
  253. int *connector_type,
  254. struct radeon_i2c_bus_rec *i2c_bus,
  255. uint16_t *line_mux,
  256. struct radeon_hpd *hpd)
  257. {
  258. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  259. if ((dev->pdev->device == 0x791e) &&
  260. (dev->pdev->subsystem_vendor == 0x1043) &&
  261. (dev->pdev->subsystem_device == 0x826d)) {
  262. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  263. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  264. *connector_type = DRM_MODE_CONNECTOR_DVID;
  265. }
  266. /* Asrock RS600 board lists the DVI port as HDMI */
  267. if ((dev->pdev->device == 0x7941) &&
  268. (dev->pdev->subsystem_vendor == 0x1849) &&
  269. (dev->pdev->subsystem_device == 0x7941)) {
  270. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  271. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  272. *connector_type = DRM_MODE_CONNECTOR_DVID;
  273. }
  274. /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
  275. if ((dev->pdev->device == 0x796e) &&
  276. (dev->pdev->subsystem_vendor == 0x1462) &&
  277. (dev->pdev->subsystem_device == 0x7302)) {
  278. if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
  279. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  280. return false;
  281. }
  282. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  283. if ((dev->pdev->device == 0x7941) &&
  284. (dev->pdev->subsystem_vendor == 0x147b) &&
  285. (dev->pdev->subsystem_device == 0x2412)) {
  286. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  287. return false;
  288. }
  289. /* Falcon NW laptop lists vga ddc line for LVDS */
  290. if ((dev->pdev->device == 0x5653) &&
  291. (dev->pdev->subsystem_vendor == 0x1462) &&
  292. (dev->pdev->subsystem_device == 0x0291)) {
  293. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  294. i2c_bus->valid = false;
  295. *line_mux = 53;
  296. }
  297. }
  298. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  299. if ((dev->pdev->device == 0x7146) &&
  300. (dev->pdev->subsystem_vendor == 0x17af) &&
  301. (dev->pdev->subsystem_device == 0x2058)) {
  302. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  303. return false;
  304. }
  305. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  306. if ((dev->pdev->device == 0x7142) &&
  307. (dev->pdev->subsystem_vendor == 0x1458) &&
  308. (dev->pdev->subsystem_device == 0x2134)) {
  309. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  310. return false;
  311. }
  312. /* Funky macbooks */
  313. if ((dev->pdev->device == 0x71C5) &&
  314. (dev->pdev->subsystem_vendor == 0x106b) &&
  315. (dev->pdev->subsystem_device == 0x0080)) {
  316. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  317. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  318. return false;
  319. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  320. *line_mux = 0x90;
  321. }
  322. /* mac rv630, rv730, others */
  323. if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
  324. (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
  325. *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
  326. *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
  327. }
  328. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  329. if ((dev->pdev->device == 0x9598) &&
  330. (dev->pdev->subsystem_vendor == 0x1043) &&
  331. (dev->pdev->subsystem_device == 0x01da)) {
  332. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  333. *connector_type = DRM_MODE_CONNECTOR_DVII;
  334. }
  335. }
  336. /* ASUS HD 3600 board lists the DVI port as HDMI */
  337. if ((dev->pdev->device == 0x9598) &&
  338. (dev->pdev->subsystem_vendor == 0x1043) &&
  339. (dev->pdev->subsystem_device == 0x01e4)) {
  340. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  341. *connector_type = DRM_MODE_CONNECTOR_DVII;
  342. }
  343. }
  344. /* ASUS HD 3450 board lists the DVI port as HDMI */
  345. if ((dev->pdev->device == 0x95C5) &&
  346. (dev->pdev->subsystem_vendor == 0x1043) &&
  347. (dev->pdev->subsystem_device == 0x01e2)) {
  348. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  349. *connector_type = DRM_MODE_CONNECTOR_DVII;
  350. }
  351. }
  352. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  353. * HDMI + VGA reporting as HDMI
  354. */
  355. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  356. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  357. *connector_type = DRM_MODE_CONNECTOR_VGA;
  358. *line_mux = 0;
  359. }
  360. }
  361. /* Acer laptop (Acer TravelMate 5730/5730G) has an HDMI port
  362. * on the laptop and a DVI port on the docking station and
  363. * both share the same encoder, hpd pin, and ddc line.
  364. * So while the bios table is technically correct,
  365. * we drop the DVI port here since xrandr has no concept of
  366. * encoders and will try and drive both connectors
  367. * with different crtcs which isn't possible on the hardware
  368. * side and leaves no crtcs for LVDS or VGA.
  369. */
  370. if (((dev->pdev->device == 0x95c4) || (dev->pdev->device == 0x9591)) &&
  371. (dev->pdev->subsystem_vendor == 0x1025) &&
  372. (dev->pdev->subsystem_device == 0x013c)) {
  373. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  374. (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
  375. /* actually it's a DVI-D port not DVI-I */
  376. *connector_type = DRM_MODE_CONNECTOR_DVID;
  377. return false;
  378. }
  379. }
  380. /* XFX Pine Group device rv730 reports no VGA DDC lines
  381. * even though they are wired up to record 0x93
  382. */
  383. if ((dev->pdev->device == 0x9498) &&
  384. (dev->pdev->subsystem_vendor == 0x1682) &&
  385. (dev->pdev->subsystem_device == 0x2452) &&
  386. (i2c_bus->valid == false) &&
  387. !(supported_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))) {
  388. struct radeon_device *rdev = dev->dev_private;
  389. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  390. }
  391. /* Fujitsu D3003-S2 board lists DVI-I as DVI-D and VGA */
  392. if (((dev->pdev->device == 0x9802) || (dev->pdev->device == 0x9806)) &&
  393. (dev->pdev->subsystem_vendor == 0x1734) &&
  394. (dev->pdev->subsystem_device == 0x11bd)) {
  395. if (*connector_type == DRM_MODE_CONNECTOR_VGA) {
  396. *connector_type = DRM_MODE_CONNECTOR_DVII;
  397. *line_mux = 0x3103;
  398. } else if (*connector_type == DRM_MODE_CONNECTOR_DVID) {
  399. *connector_type = DRM_MODE_CONNECTOR_DVII;
  400. }
  401. }
  402. return true;
  403. }
  404. const int supported_devices_connector_convert[] = {
  405. DRM_MODE_CONNECTOR_Unknown,
  406. DRM_MODE_CONNECTOR_VGA,
  407. DRM_MODE_CONNECTOR_DVII,
  408. DRM_MODE_CONNECTOR_DVID,
  409. DRM_MODE_CONNECTOR_DVIA,
  410. DRM_MODE_CONNECTOR_SVIDEO,
  411. DRM_MODE_CONNECTOR_Composite,
  412. DRM_MODE_CONNECTOR_LVDS,
  413. DRM_MODE_CONNECTOR_Unknown,
  414. DRM_MODE_CONNECTOR_Unknown,
  415. DRM_MODE_CONNECTOR_HDMIA,
  416. DRM_MODE_CONNECTOR_HDMIB,
  417. DRM_MODE_CONNECTOR_Unknown,
  418. DRM_MODE_CONNECTOR_Unknown,
  419. DRM_MODE_CONNECTOR_9PinDIN,
  420. DRM_MODE_CONNECTOR_DisplayPort
  421. };
  422. const uint16_t supported_devices_connector_object_id_convert[] = {
  423. CONNECTOR_OBJECT_ID_NONE,
  424. CONNECTOR_OBJECT_ID_VGA,
  425. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  426. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  427. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  428. CONNECTOR_OBJECT_ID_COMPOSITE,
  429. CONNECTOR_OBJECT_ID_SVIDEO,
  430. CONNECTOR_OBJECT_ID_LVDS,
  431. CONNECTOR_OBJECT_ID_9PIN_DIN,
  432. CONNECTOR_OBJECT_ID_9PIN_DIN,
  433. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  434. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  435. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  436. CONNECTOR_OBJECT_ID_SVIDEO
  437. };
  438. const int object_connector_convert[] = {
  439. DRM_MODE_CONNECTOR_Unknown,
  440. DRM_MODE_CONNECTOR_DVII,
  441. DRM_MODE_CONNECTOR_DVII,
  442. DRM_MODE_CONNECTOR_DVID,
  443. DRM_MODE_CONNECTOR_DVID,
  444. DRM_MODE_CONNECTOR_VGA,
  445. DRM_MODE_CONNECTOR_Composite,
  446. DRM_MODE_CONNECTOR_SVIDEO,
  447. DRM_MODE_CONNECTOR_Unknown,
  448. DRM_MODE_CONNECTOR_Unknown,
  449. DRM_MODE_CONNECTOR_9PinDIN,
  450. DRM_MODE_CONNECTOR_Unknown,
  451. DRM_MODE_CONNECTOR_HDMIA,
  452. DRM_MODE_CONNECTOR_HDMIB,
  453. DRM_MODE_CONNECTOR_LVDS,
  454. DRM_MODE_CONNECTOR_9PinDIN,
  455. DRM_MODE_CONNECTOR_Unknown,
  456. DRM_MODE_CONNECTOR_Unknown,
  457. DRM_MODE_CONNECTOR_Unknown,
  458. DRM_MODE_CONNECTOR_DisplayPort,
  459. DRM_MODE_CONNECTOR_eDP,
  460. DRM_MODE_CONNECTOR_Unknown
  461. };
  462. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  463. {
  464. struct radeon_device *rdev = dev->dev_private;
  465. struct radeon_mode_info *mode_info = &rdev->mode_info;
  466. struct atom_context *ctx = mode_info->atom_context;
  467. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  468. u16 size, data_offset;
  469. u8 frev, crev;
  470. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  471. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  472. ATOM_OBJECT_TABLE *router_obj;
  473. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  474. ATOM_OBJECT_HEADER *obj_header;
  475. int i, j, k, path_size, device_support;
  476. int connector_type;
  477. u16 igp_lane_info, conn_id, connector_object_id;
  478. struct radeon_i2c_bus_rec ddc_bus;
  479. struct radeon_router router;
  480. struct radeon_gpio_rec gpio;
  481. struct radeon_hpd hpd;
  482. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  483. return false;
  484. if (crev < 2)
  485. return false;
  486. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  487. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  488. (ctx->bios + data_offset +
  489. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  490. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  491. (ctx->bios + data_offset +
  492. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  493. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  494. (ctx->bios + data_offset +
  495. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  496. router_obj = (ATOM_OBJECT_TABLE *)
  497. (ctx->bios + data_offset +
  498. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  499. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  500. path_size = 0;
  501. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  502. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  503. ATOM_DISPLAY_OBJECT_PATH *path;
  504. addr += path_size;
  505. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  506. path_size += le16_to_cpu(path->usSize);
  507. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  508. uint8_t con_obj_id, con_obj_num, con_obj_type;
  509. con_obj_id =
  510. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  511. >> OBJECT_ID_SHIFT;
  512. con_obj_num =
  513. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  514. >> ENUM_ID_SHIFT;
  515. con_obj_type =
  516. (le16_to_cpu(path->usConnObjectId) &
  517. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  518. /* TODO CV support */
  519. if (le16_to_cpu(path->usDeviceTag) ==
  520. ATOM_DEVICE_CV_SUPPORT)
  521. continue;
  522. /* IGP chips */
  523. if ((rdev->flags & RADEON_IS_IGP) &&
  524. (con_obj_id ==
  525. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  526. uint16_t igp_offset = 0;
  527. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  528. index =
  529. GetIndexIntoMasterTable(DATA,
  530. IntegratedSystemInfo);
  531. if (atom_parse_data_header(ctx, index, &size, &frev,
  532. &crev, &igp_offset)) {
  533. if (crev >= 2) {
  534. igp_obj =
  535. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  536. *) (ctx->bios + igp_offset);
  537. if (igp_obj) {
  538. uint32_t slot_config, ct;
  539. if (con_obj_num == 1)
  540. slot_config =
  541. igp_obj->
  542. ulDDISlot1Config;
  543. else
  544. slot_config =
  545. igp_obj->
  546. ulDDISlot2Config;
  547. ct = (slot_config >> 16) & 0xff;
  548. connector_type =
  549. object_connector_convert
  550. [ct];
  551. connector_object_id = ct;
  552. igp_lane_info =
  553. slot_config & 0xffff;
  554. } else
  555. continue;
  556. } else
  557. continue;
  558. } else {
  559. igp_lane_info = 0;
  560. connector_type =
  561. object_connector_convert[con_obj_id];
  562. connector_object_id = con_obj_id;
  563. }
  564. } else {
  565. igp_lane_info = 0;
  566. connector_type =
  567. object_connector_convert[con_obj_id];
  568. connector_object_id = con_obj_id;
  569. }
  570. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  571. continue;
  572. router.ddc_valid = false;
  573. router.cd_valid = false;
  574. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  575. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  576. grph_obj_id =
  577. (le16_to_cpu(path->usGraphicObjIds[j]) &
  578. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  579. grph_obj_num =
  580. (le16_to_cpu(path->usGraphicObjIds[j]) &
  581. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  582. grph_obj_type =
  583. (le16_to_cpu(path->usGraphicObjIds[j]) &
  584. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  585. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  586. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  587. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  588. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  589. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  590. (ctx->bios + data_offset +
  591. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  592. ATOM_ENCODER_CAP_RECORD *cap_record;
  593. u16 caps = 0;
  594. while (record->ucRecordSize > 0 &&
  595. record->ucRecordType > 0 &&
  596. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  597. switch (record->ucRecordType) {
  598. case ATOM_ENCODER_CAP_RECORD_TYPE:
  599. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  600. record;
  601. caps = le16_to_cpu(cap_record->usEncoderCap);
  602. break;
  603. }
  604. record = (ATOM_COMMON_RECORD_HEADER *)
  605. ((char *)record + record->ucRecordSize);
  606. }
  607. radeon_add_atom_encoder(dev,
  608. encoder_obj,
  609. le16_to_cpu
  610. (path->
  611. usDeviceTag),
  612. caps);
  613. }
  614. }
  615. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  616. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  617. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  618. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  619. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  620. (ctx->bios + data_offset +
  621. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  622. ATOM_I2C_RECORD *i2c_record;
  623. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  624. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  625. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  626. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  627. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  628. (ctx->bios + data_offset +
  629. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  630. int enum_id;
  631. router.router_id = router_obj_id;
  632. for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
  633. enum_id++) {
  634. if (le16_to_cpu(path->usConnObjectId) ==
  635. le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
  636. break;
  637. }
  638. while (record->ucRecordSize > 0 &&
  639. record->ucRecordType > 0 &&
  640. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  641. switch (record->ucRecordType) {
  642. case ATOM_I2C_RECORD_TYPE:
  643. i2c_record =
  644. (ATOM_I2C_RECORD *)
  645. record;
  646. i2c_config =
  647. (ATOM_I2C_ID_CONFIG_ACCESS *)
  648. &i2c_record->sucI2cId;
  649. router.i2c_info =
  650. radeon_lookup_i2c_gpio(rdev,
  651. i2c_config->
  652. ucAccess);
  653. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  654. break;
  655. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  656. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  657. record;
  658. router.ddc_valid = true;
  659. router.ddc_mux_type = ddc_path->ucMuxType;
  660. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  661. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  662. break;
  663. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  664. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  665. record;
  666. router.cd_valid = true;
  667. router.cd_mux_type = cd_path->ucMuxType;
  668. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  669. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  670. break;
  671. }
  672. record = (ATOM_COMMON_RECORD_HEADER *)
  673. ((char *)record + record->ucRecordSize);
  674. }
  675. }
  676. }
  677. }
  678. }
  679. /* look up gpio for ddc, hpd */
  680. ddc_bus.valid = false;
  681. hpd.hpd = RADEON_HPD_NONE;
  682. if ((le16_to_cpu(path->usDeviceTag) &
  683. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  684. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  685. if (le16_to_cpu(path->usConnObjectId) ==
  686. le16_to_cpu(con_obj->asObjects[j].
  687. usObjectID)) {
  688. ATOM_COMMON_RECORD_HEADER
  689. *record =
  690. (ATOM_COMMON_RECORD_HEADER
  691. *)
  692. (ctx->bios + data_offset +
  693. le16_to_cpu(con_obj->
  694. asObjects[j].
  695. usRecordOffset));
  696. ATOM_I2C_RECORD *i2c_record;
  697. ATOM_HPD_INT_RECORD *hpd_record;
  698. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  699. while (record->ucRecordSize > 0 &&
  700. record->ucRecordType > 0 &&
  701. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  702. switch (record->ucRecordType) {
  703. case ATOM_I2C_RECORD_TYPE:
  704. i2c_record =
  705. (ATOM_I2C_RECORD *)
  706. record;
  707. i2c_config =
  708. (ATOM_I2C_ID_CONFIG_ACCESS *)
  709. &i2c_record->sucI2cId;
  710. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  711. i2c_config->
  712. ucAccess);
  713. break;
  714. case ATOM_HPD_INT_RECORD_TYPE:
  715. hpd_record =
  716. (ATOM_HPD_INT_RECORD *)
  717. record;
  718. gpio = radeon_lookup_gpio(rdev,
  719. hpd_record->ucHPDIntGPIOID);
  720. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  721. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  722. break;
  723. }
  724. record =
  725. (ATOM_COMMON_RECORD_HEADER
  726. *) ((char *)record
  727. +
  728. record->
  729. ucRecordSize);
  730. }
  731. break;
  732. }
  733. }
  734. }
  735. /* needed for aux chan transactions */
  736. ddc_bus.hpd = hpd.hpd;
  737. conn_id = le16_to_cpu(path->usConnObjectId);
  738. if (!radeon_atom_apply_quirks
  739. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  740. &ddc_bus, &conn_id, &hpd))
  741. continue;
  742. radeon_add_atom_connector(dev,
  743. conn_id,
  744. le16_to_cpu(path->
  745. usDeviceTag),
  746. connector_type, &ddc_bus,
  747. igp_lane_info,
  748. connector_object_id,
  749. &hpd,
  750. &router);
  751. }
  752. }
  753. radeon_link_encoder_connector(dev);
  754. return true;
  755. }
  756. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  757. int connector_type,
  758. uint16_t devices)
  759. {
  760. struct radeon_device *rdev = dev->dev_private;
  761. if (rdev->flags & RADEON_IS_IGP) {
  762. return supported_devices_connector_object_id_convert
  763. [connector_type];
  764. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  765. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  766. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  767. struct radeon_mode_info *mode_info = &rdev->mode_info;
  768. struct atom_context *ctx = mode_info->atom_context;
  769. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  770. uint16_t size, data_offset;
  771. uint8_t frev, crev;
  772. ATOM_XTMDS_INFO *xtmds;
  773. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  774. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  775. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  776. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  777. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  778. else
  779. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  780. } else {
  781. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  782. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  783. else
  784. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  785. }
  786. } else
  787. return supported_devices_connector_object_id_convert
  788. [connector_type];
  789. } else {
  790. return supported_devices_connector_object_id_convert
  791. [connector_type];
  792. }
  793. }
  794. struct bios_connector {
  795. bool valid;
  796. uint16_t line_mux;
  797. uint16_t devices;
  798. int connector_type;
  799. struct radeon_i2c_bus_rec ddc_bus;
  800. struct radeon_hpd hpd;
  801. };
  802. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  803. drm_device
  804. *dev)
  805. {
  806. struct radeon_device *rdev = dev->dev_private;
  807. struct radeon_mode_info *mode_info = &rdev->mode_info;
  808. struct atom_context *ctx = mode_info->atom_context;
  809. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  810. uint16_t size, data_offset;
  811. uint8_t frev, crev;
  812. uint16_t device_support;
  813. uint8_t dac;
  814. union atom_supported_devices *supported_devices;
  815. int i, j, max_device;
  816. struct bios_connector *bios_connectors;
  817. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  818. struct radeon_router router;
  819. router.ddc_valid = false;
  820. router.cd_valid = false;
  821. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  822. if (!bios_connectors)
  823. return false;
  824. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  825. &data_offset)) {
  826. kfree(bios_connectors);
  827. return false;
  828. }
  829. supported_devices =
  830. (union atom_supported_devices *)(ctx->bios + data_offset);
  831. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  832. if (frev > 1)
  833. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  834. else
  835. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  836. for (i = 0; i < max_device; i++) {
  837. ATOM_CONNECTOR_INFO_I2C ci =
  838. supported_devices->info.asConnInfo[i];
  839. bios_connectors[i].valid = false;
  840. if (!(device_support & (1 << i))) {
  841. continue;
  842. }
  843. if (i == ATOM_DEVICE_CV_INDEX) {
  844. DRM_DEBUG_KMS("Skipping Component Video\n");
  845. continue;
  846. }
  847. bios_connectors[i].connector_type =
  848. supported_devices_connector_convert[ci.sucConnectorInfo.
  849. sbfAccess.
  850. bfConnectorType];
  851. if (bios_connectors[i].connector_type ==
  852. DRM_MODE_CONNECTOR_Unknown)
  853. continue;
  854. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  855. bios_connectors[i].line_mux =
  856. ci.sucI2cId.ucAccess;
  857. /* give tv unique connector ids */
  858. if (i == ATOM_DEVICE_TV1_INDEX) {
  859. bios_connectors[i].ddc_bus.valid = false;
  860. bios_connectors[i].line_mux = 50;
  861. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  862. bios_connectors[i].ddc_bus.valid = false;
  863. bios_connectors[i].line_mux = 51;
  864. } else if (i == ATOM_DEVICE_CV_INDEX) {
  865. bios_connectors[i].ddc_bus.valid = false;
  866. bios_connectors[i].line_mux = 52;
  867. } else
  868. bios_connectors[i].ddc_bus =
  869. radeon_lookup_i2c_gpio(rdev,
  870. bios_connectors[i].line_mux);
  871. if ((crev > 1) && (frev > 1)) {
  872. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  873. switch (isb) {
  874. case 0x4:
  875. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  876. break;
  877. case 0xa:
  878. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  879. break;
  880. default:
  881. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  882. break;
  883. }
  884. } else {
  885. if (i == ATOM_DEVICE_DFP1_INDEX)
  886. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  887. else if (i == ATOM_DEVICE_DFP2_INDEX)
  888. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  889. else
  890. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  891. }
  892. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  893. * shared with a DVI port, we'll pick up the DVI connector when we
  894. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  895. */
  896. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  897. bios_connectors[i].connector_type =
  898. DRM_MODE_CONNECTOR_VGA;
  899. if (!radeon_atom_apply_quirks
  900. (dev, (1 << i), &bios_connectors[i].connector_type,
  901. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  902. &bios_connectors[i].hpd))
  903. continue;
  904. bios_connectors[i].valid = true;
  905. bios_connectors[i].devices = (1 << i);
  906. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  907. radeon_add_atom_encoder(dev,
  908. radeon_get_encoder_enum(dev,
  909. (1 << i),
  910. dac),
  911. (1 << i),
  912. 0);
  913. else
  914. radeon_add_legacy_encoder(dev,
  915. radeon_get_encoder_enum(dev,
  916. (1 << i),
  917. dac),
  918. (1 << i));
  919. }
  920. /* combine shared connectors */
  921. for (i = 0; i < max_device; i++) {
  922. if (bios_connectors[i].valid) {
  923. for (j = 0; j < max_device; j++) {
  924. if (bios_connectors[j].valid && (i != j)) {
  925. if (bios_connectors[i].line_mux ==
  926. bios_connectors[j].line_mux) {
  927. /* make sure not to combine LVDS */
  928. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  929. bios_connectors[i].line_mux = 53;
  930. bios_connectors[i].ddc_bus.valid = false;
  931. continue;
  932. }
  933. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  934. bios_connectors[j].line_mux = 53;
  935. bios_connectors[j].ddc_bus.valid = false;
  936. continue;
  937. }
  938. /* combine analog and digital for DVI-I */
  939. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  940. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  941. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  942. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  943. bios_connectors[i].devices |=
  944. bios_connectors[j].devices;
  945. bios_connectors[i].connector_type =
  946. DRM_MODE_CONNECTOR_DVII;
  947. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  948. bios_connectors[i].hpd =
  949. bios_connectors[j].hpd;
  950. bios_connectors[j].valid = false;
  951. }
  952. }
  953. }
  954. }
  955. }
  956. }
  957. /* add the connectors */
  958. for (i = 0; i < max_device; i++) {
  959. if (bios_connectors[i].valid) {
  960. uint16_t connector_object_id =
  961. atombios_get_connector_object_id(dev,
  962. bios_connectors[i].connector_type,
  963. bios_connectors[i].devices);
  964. radeon_add_atom_connector(dev,
  965. bios_connectors[i].line_mux,
  966. bios_connectors[i].devices,
  967. bios_connectors[i].
  968. connector_type,
  969. &bios_connectors[i].ddc_bus,
  970. 0,
  971. connector_object_id,
  972. &bios_connectors[i].hpd,
  973. &router);
  974. }
  975. }
  976. radeon_link_encoder_connector(dev);
  977. kfree(bios_connectors);
  978. return true;
  979. }
  980. union firmware_info {
  981. ATOM_FIRMWARE_INFO info;
  982. ATOM_FIRMWARE_INFO_V1_2 info_12;
  983. ATOM_FIRMWARE_INFO_V1_3 info_13;
  984. ATOM_FIRMWARE_INFO_V1_4 info_14;
  985. ATOM_FIRMWARE_INFO_V2_1 info_21;
  986. ATOM_FIRMWARE_INFO_V2_2 info_22;
  987. };
  988. bool radeon_atom_get_clock_info(struct drm_device *dev)
  989. {
  990. struct radeon_device *rdev = dev->dev_private;
  991. struct radeon_mode_info *mode_info = &rdev->mode_info;
  992. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  993. union firmware_info *firmware_info;
  994. uint8_t frev, crev;
  995. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  996. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  997. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  998. struct radeon_pll *spll = &rdev->clock.spll;
  999. struct radeon_pll *mpll = &rdev->clock.mpll;
  1000. uint16_t data_offset;
  1001. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1002. &frev, &crev, &data_offset)) {
  1003. firmware_info =
  1004. (union firmware_info *)(mode_info->atom_context->bios +
  1005. data_offset);
  1006. /* pixel clocks */
  1007. p1pll->reference_freq =
  1008. le16_to_cpu(firmware_info->info.usReferenceClock);
  1009. p1pll->reference_div = 0;
  1010. if (crev < 2)
  1011. p1pll->pll_out_min =
  1012. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  1013. else
  1014. p1pll->pll_out_min =
  1015. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  1016. p1pll->pll_out_max =
  1017. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  1018. if (crev >= 4) {
  1019. p1pll->lcd_pll_out_min =
  1020. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  1021. if (p1pll->lcd_pll_out_min == 0)
  1022. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1023. p1pll->lcd_pll_out_max =
  1024. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  1025. if (p1pll->lcd_pll_out_max == 0)
  1026. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1027. } else {
  1028. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  1029. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  1030. }
  1031. if (p1pll->pll_out_min == 0) {
  1032. if (ASIC_IS_AVIVO(rdev))
  1033. p1pll->pll_out_min = 64800;
  1034. else
  1035. p1pll->pll_out_min = 20000;
  1036. }
  1037. p1pll->pll_in_min =
  1038. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  1039. p1pll->pll_in_max =
  1040. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  1041. *p2pll = *p1pll;
  1042. /* system clock */
  1043. if (ASIC_IS_DCE4(rdev))
  1044. spll->reference_freq =
  1045. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  1046. else
  1047. spll->reference_freq =
  1048. le16_to_cpu(firmware_info->info.usReferenceClock);
  1049. spll->reference_div = 0;
  1050. spll->pll_out_min =
  1051. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  1052. spll->pll_out_max =
  1053. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  1054. /* ??? */
  1055. if (spll->pll_out_min == 0) {
  1056. if (ASIC_IS_AVIVO(rdev))
  1057. spll->pll_out_min = 64800;
  1058. else
  1059. spll->pll_out_min = 20000;
  1060. }
  1061. spll->pll_in_min =
  1062. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  1063. spll->pll_in_max =
  1064. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  1065. /* memory clock */
  1066. if (ASIC_IS_DCE4(rdev))
  1067. mpll->reference_freq =
  1068. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  1069. else
  1070. mpll->reference_freq =
  1071. le16_to_cpu(firmware_info->info.usReferenceClock);
  1072. mpll->reference_div = 0;
  1073. mpll->pll_out_min =
  1074. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  1075. mpll->pll_out_max =
  1076. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  1077. /* ??? */
  1078. if (mpll->pll_out_min == 0) {
  1079. if (ASIC_IS_AVIVO(rdev))
  1080. mpll->pll_out_min = 64800;
  1081. else
  1082. mpll->pll_out_min = 20000;
  1083. }
  1084. mpll->pll_in_min =
  1085. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  1086. mpll->pll_in_max =
  1087. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  1088. rdev->clock.default_sclk =
  1089. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  1090. rdev->clock.default_mclk =
  1091. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  1092. if (ASIC_IS_DCE4(rdev)) {
  1093. rdev->clock.default_dispclk =
  1094. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  1095. if (rdev->clock.default_dispclk == 0) {
  1096. if (ASIC_IS_DCE5(rdev))
  1097. rdev->clock.default_dispclk = 54000; /* 540 Mhz */
  1098. else
  1099. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  1100. }
  1101. rdev->clock.dp_extclk =
  1102. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  1103. }
  1104. *dcpll = *p1pll;
  1105. rdev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
  1106. if (rdev->clock.max_pixel_clock == 0)
  1107. rdev->clock.max_pixel_clock = 40000;
  1108. /* not technically a clock, but... */
  1109. rdev->mode_info.firmware_flags =
  1110. le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
  1111. return true;
  1112. }
  1113. return false;
  1114. }
  1115. union igp_info {
  1116. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1117. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1118. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  1119. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  1120. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  1121. };
  1122. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  1123. {
  1124. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1125. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1126. union igp_info *igp_info;
  1127. u8 frev, crev;
  1128. u16 data_offset;
  1129. /* sideport is AMD only */
  1130. if (rdev->family == CHIP_RS600)
  1131. return false;
  1132. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1133. &frev, &crev, &data_offset)) {
  1134. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1135. data_offset);
  1136. switch (crev) {
  1137. case 1:
  1138. if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
  1139. return true;
  1140. break;
  1141. case 2:
  1142. if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
  1143. return true;
  1144. break;
  1145. default:
  1146. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1147. break;
  1148. }
  1149. }
  1150. return false;
  1151. }
  1152. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  1153. struct radeon_encoder_int_tmds *tmds)
  1154. {
  1155. struct drm_device *dev = encoder->base.dev;
  1156. struct radeon_device *rdev = dev->dev_private;
  1157. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1158. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  1159. uint16_t data_offset;
  1160. struct _ATOM_TMDS_INFO *tmds_info;
  1161. uint8_t frev, crev;
  1162. uint16_t maxfreq;
  1163. int i;
  1164. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1165. &frev, &crev, &data_offset)) {
  1166. tmds_info =
  1167. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  1168. data_offset);
  1169. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  1170. for (i = 0; i < 4; i++) {
  1171. tmds->tmds_pll[i].freq =
  1172. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  1173. tmds->tmds_pll[i].value =
  1174. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  1175. tmds->tmds_pll[i].value |=
  1176. (tmds_info->asMiscInfo[i].
  1177. ucPLL_VCO_Gain & 0x3f) << 6;
  1178. tmds->tmds_pll[i].value |=
  1179. (tmds_info->asMiscInfo[i].
  1180. ucPLL_DutyCycle & 0xf) << 12;
  1181. tmds->tmds_pll[i].value |=
  1182. (tmds_info->asMiscInfo[i].
  1183. ucPLL_VoltageSwing & 0xf) << 16;
  1184. DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
  1185. tmds->tmds_pll[i].freq,
  1186. tmds->tmds_pll[i].value);
  1187. if (maxfreq == tmds->tmds_pll[i].freq) {
  1188. tmds->tmds_pll[i].freq = 0xffffffff;
  1189. break;
  1190. }
  1191. }
  1192. return true;
  1193. }
  1194. return false;
  1195. }
  1196. bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  1197. struct radeon_atom_ss *ss,
  1198. int id)
  1199. {
  1200. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1201. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  1202. uint16_t data_offset, size;
  1203. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  1204. uint8_t frev, crev;
  1205. int i, num_indices;
  1206. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1207. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1208. &frev, &crev, &data_offset)) {
  1209. ss_info =
  1210. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  1211. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1212. sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
  1213. for (i = 0; i < num_indices; i++) {
  1214. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1215. ss->percentage =
  1216. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1217. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1218. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1219. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1220. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1221. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1222. return true;
  1223. }
  1224. }
  1225. }
  1226. return false;
  1227. }
  1228. static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
  1229. struct radeon_atom_ss *ss,
  1230. int id)
  1231. {
  1232. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1233. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1234. u16 data_offset, size;
  1235. union igp_info *igp_info;
  1236. u8 frev, crev;
  1237. u16 percentage = 0, rate = 0;
  1238. /* get any igp specific overrides */
  1239. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1240. &frev, &crev, &data_offset)) {
  1241. igp_info = (union igp_info *)
  1242. (mode_info->atom_context->bios + data_offset);
  1243. switch (crev) {
  1244. case 6:
  1245. switch (id) {
  1246. case ASIC_INTERNAL_SS_ON_TMDS:
  1247. percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
  1248. rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
  1249. break;
  1250. case ASIC_INTERNAL_SS_ON_HDMI:
  1251. percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
  1252. rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
  1253. break;
  1254. case ASIC_INTERNAL_SS_ON_LVDS:
  1255. percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
  1256. rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
  1257. break;
  1258. }
  1259. break;
  1260. case 7:
  1261. switch (id) {
  1262. case ASIC_INTERNAL_SS_ON_TMDS:
  1263. percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
  1264. rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
  1265. break;
  1266. case ASIC_INTERNAL_SS_ON_HDMI:
  1267. percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
  1268. rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
  1269. break;
  1270. case ASIC_INTERNAL_SS_ON_LVDS:
  1271. percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
  1272. rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
  1273. break;
  1274. }
  1275. break;
  1276. case 8:
  1277. switch (id) {
  1278. case ASIC_INTERNAL_SS_ON_TMDS:
  1279. percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
  1280. rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
  1281. break;
  1282. case ASIC_INTERNAL_SS_ON_HDMI:
  1283. percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
  1284. rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
  1285. break;
  1286. case ASIC_INTERNAL_SS_ON_LVDS:
  1287. percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
  1288. rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
  1289. break;
  1290. }
  1291. break;
  1292. default:
  1293. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1294. break;
  1295. }
  1296. if (percentage)
  1297. ss->percentage = percentage;
  1298. if (rate)
  1299. ss->rate = rate;
  1300. }
  1301. }
  1302. union asic_ss_info {
  1303. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  1304. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  1305. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  1306. };
  1307. bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  1308. struct radeon_atom_ss *ss,
  1309. int id, u32 clock)
  1310. {
  1311. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1312. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  1313. uint16_t data_offset, size;
  1314. union asic_ss_info *ss_info;
  1315. uint8_t frev, crev;
  1316. int i, num_indices;
  1317. memset(ss, 0, sizeof(struct radeon_atom_ss));
  1318. if (atom_parse_data_header(mode_info->atom_context, index, &size,
  1319. &frev, &crev, &data_offset)) {
  1320. ss_info =
  1321. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  1322. switch (frev) {
  1323. case 1:
  1324. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1325. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  1326. for (i = 0; i < num_indices; i++) {
  1327. if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
  1328. (clock <= le32_to_cpu(ss_info->info.asSpreadSpectrum[i].ulTargetClockRange))) {
  1329. ss->percentage =
  1330. le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1331. ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1332. ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
  1333. return true;
  1334. }
  1335. }
  1336. break;
  1337. case 2:
  1338. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1339. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  1340. for (i = 0; i < num_indices; i++) {
  1341. if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
  1342. (clock <= le32_to_cpu(ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange))) {
  1343. ss->percentage =
  1344. le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1345. ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1346. ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1347. if ((crev == 2) &&
  1348. ((id == ASIC_INTERNAL_ENGINE_SS) ||
  1349. (id == ASIC_INTERNAL_MEMORY_SS)))
  1350. ss->rate /= 100;
  1351. return true;
  1352. }
  1353. }
  1354. break;
  1355. case 3:
  1356. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  1357. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  1358. for (i = 0; i < num_indices; i++) {
  1359. if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
  1360. (clock <= le32_to_cpu(ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange))) {
  1361. ss->percentage =
  1362. le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
  1363. ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
  1364. ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
  1365. if ((id == ASIC_INTERNAL_ENGINE_SS) ||
  1366. (id == ASIC_INTERNAL_MEMORY_SS))
  1367. ss->rate /= 100;
  1368. if (rdev->flags & RADEON_IS_IGP)
  1369. radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
  1370. return true;
  1371. }
  1372. }
  1373. break;
  1374. default:
  1375. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  1376. break;
  1377. }
  1378. }
  1379. return false;
  1380. }
  1381. union lvds_info {
  1382. struct _ATOM_LVDS_INFO info;
  1383. struct _ATOM_LVDS_INFO_V12 info_12;
  1384. };
  1385. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1386. radeon_encoder
  1387. *encoder)
  1388. {
  1389. struct drm_device *dev = encoder->base.dev;
  1390. struct radeon_device *rdev = dev->dev_private;
  1391. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1392. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1393. uint16_t data_offset, misc;
  1394. union lvds_info *lvds_info;
  1395. uint8_t frev, crev;
  1396. struct radeon_encoder_atom_dig *lvds = NULL;
  1397. int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1398. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1399. &frev, &crev, &data_offset)) {
  1400. lvds_info =
  1401. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1402. lvds =
  1403. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1404. if (!lvds)
  1405. return NULL;
  1406. lvds->native_mode.clock =
  1407. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1408. lvds->native_mode.hdisplay =
  1409. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1410. lvds->native_mode.vdisplay =
  1411. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1412. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1413. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1414. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1415. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1416. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1417. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1418. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1419. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1420. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1421. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1422. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1423. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1424. lvds->panel_pwr_delay =
  1425. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1426. lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
  1427. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1428. if (misc & ATOM_VSYNC_POLARITY)
  1429. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1430. if (misc & ATOM_HSYNC_POLARITY)
  1431. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1432. if (misc & ATOM_COMPOSITESYNC)
  1433. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1434. if (misc & ATOM_INTERLACE)
  1435. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1436. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1437. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1438. lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
  1439. lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
  1440. /* set crtc values */
  1441. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1442. lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
  1443. encoder->native_mode = lvds->native_mode;
  1444. if (encoder_enum == 2)
  1445. lvds->linkb = true;
  1446. else
  1447. lvds->linkb = false;
  1448. /* parse the lcd record table */
  1449. if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
  1450. ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
  1451. ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
  1452. bool bad_record = false;
  1453. u8 *record;
  1454. if ((frev == 1) && (crev < 2))
  1455. /* absolute */
  1456. record = (u8 *)(mode_info->atom_context->bios +
  1457. le16_to_cpu(lvds_info->info.usModePatchTableOffset));
  1458. else
  1459. /* relative */
  1460. record = (u8 *)(mode_info->atom_context->bios +
  1461. data_offset +
  1462. le16_to_cpu(lvds_info->info.usModePatchTableOffset));
  1463. while (*record != ATOM_RECORD_END_TYPE) {
  1464. switch (*record) {
  1465. case LCD_MODE_PATCH_RECORD_MODE_TYPE:
  1466. record += sizeof(ATOM_PATCH_RECORD_MODE);
  1467. break;
  1468. case LCD_RTS_RECORD_TYPE:
  1469. record += sizeof(ATOM_LCD_RTS_RECORD);
  1470. break;
  1471. case LCD_CAP_RECORD_TYPE:
  1472. record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
  1473. break;
  1474. case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
  1475. fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
  1476. if (fake_edid_record->ucFakeEDIDLength) {
  1477. struct edid *edid;
  1478. int edid_size =
  1479. max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
  1480. edid = kmalloc(edid_size, GFP_KERNEL);
  1481. if (edid) {
  1482. memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
  1483. fake_edid_record->ucFakeEDIDLength);
  1484. if (drm_edid_is_valid(edid)) {
  1485. rdev->mode_info.bios_hardcoded_edid = edid;
  1486. rdev->mode_info.bios_hardcoded_edid_size = edid_size;
  1487. } else
  1488. kfree(edid);
  1489. }
  1490. }
  1491. record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
  1492. break;
  1493. case LCD_PANEL_RESOLUTION_RECORD_TYPE:
  1494. panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
  1495. lvds->native_mode.width_mm = panel_res_record->usHSize;
  1496. lvds->native_mode.height_mm = panel_res_record->usVSize;
  1497. record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
  1498. break;
  1499. default:
  1500. DRM_ERROR("Bad LCD record %d\n", *record);
  1501. bad_record = true;
  1502. break;
  1503. }
  1504. if (bad_record)
  1505. break;
  1506. }
  1507. }
  1508. }
  1509. return lvds;
  1510. }
  1511. struct radeon_encoder_primary_dac *
  1512. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1513. {
  1514. struct drm_device *dev = encoder->base.dev;
  1515. struct radeon_device *rdev = dev->dev_private;
  1516. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1517. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1518. uint16_t data_offset;
  1519. struct _COMPASSIONATE_DATA *dac_info;
  1520. uint8_t frev, crev;
  1521. uint8_t bg, dac;
  1522. struct radeon_encoder_primary_dac *p_dac = NULL;
  1523. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1524. &frev, &crev, &data_offset)) {
  1525. dac_info = (struct _COMPASSIONATE_DATA *)
  1526. (mode_info->atom_context->bios + data_offset);
  1527. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1528. if (!p_dac)
  1529. return NULL;
  1530. bg = dac_info->ucDAC1_BG_Adjustment;
  1531. dac = dac_info->ucDAC1_DAC_Adjustment;
  1532. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1533. }
  1534. return p_dac;
  1535. }
  1536. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1537. struct drm_display_mode *mode)
  1538. {
  1539. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1540. ATOM_ANALOG_TV_INFO *tv_info;
  1541. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1542. ATOM_DTD_FORMAT *dtd_timings;
  1543. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1544. u8 frev, crev;
  1545. u16 data_offset, misc;
  1546. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1547. &frev, &crev, &data_offset))
  1548. return false;
  1549. switch (crev) {
  1550. case 1:
  1551. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1552. if (index >= MAX_SUPPORTED_TV_TIMING)
  1553. return false;
  1554. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1555. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1556. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1557. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1558. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1559. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1560. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1561. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1562. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1563. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1564. mode->flags = 0;
  1565. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1566. if (misc & ATOM_VSYNC_POLARITY)
  1567. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1568. if (misc & ATOM_HSYNC_POLARITY)
  1569. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1570. if (misc & ATOM_COMPOSITESYNC)
  1571. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1572. if (misc & ATOM_INTERLACE)
  1573. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1574. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1575. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1576. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1577. if (index == 1) {
  1578. /* PAL timings appear to have wrong values for totals */
  1579. mode->crtc_htotal -= 1;
  1580. mode->crtc_vtotal -= 1;
  1581. }
  1582. break;
  1583. case 2:
  1584. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1585. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1586. return false;
  1587. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1588. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1589. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1590. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1591. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1592. le16_to_cpu(dtd_timings->usHSyncOffset);
  1593. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1594. le16_to_cpu(dtd_timings->usHSyncWidth);
  1595. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1596. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1597. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1598. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1599. le16_to_cpu(dtd_timings->usVSyncOffset);
  1600. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1601. le16_to_cpu(dtd_timings->usVSyncWidth);
  1602. mode->flags = 0;
  1603. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1604. if (misc & ATOM_VSYNC_POLARITY)
  1605. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1606. if (misc & ATOM_HSYNC_POLARITY)
  1607. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1608. if (misc & ATOM_COMPOSITESYNC)
  1609. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1610. if (misc & ATOM_INTERLACE)
  1611. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1612. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1613. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1614. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1615. break;
  1616. }
  1617. return true;
  1618. }
  1619. enum radeon_tv_std
  1620. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1621. {
  1622. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1623. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1624. uint16_t data_offset;
  1625. uint8_t frev, crev;
  1626. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1627. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1628. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1629. &frev, &crev, &data_offset)) {
  1630. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1631. (mode_info->atom_context->bios + data_offset);
  1632. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1633. case ATOM_TV_NTSC:
  1634. tv_std = TV_STD_NTSC;
  1635. DRM_DEBUG_KMS("Default TV standard: NTSC\n");
  1636. break;
  1637. case ATOM_TV_NTSCJ:
  1638. tv_std = TV_STD_NTSC_J;
  1639. DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
  1640. break;
  1641. case ATOM_TV_PAL:
  1642. tv_std = TV_STD_PAL;
  1643. DRM_DEBUG_KMS("Default TV standard: PAL\n");
  1644. break;
  1645. case ATOM_TV_PALM:
  1646. tv_std = TV_STD_PAL_M;
  1647. DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
  1648. break;
  1649. case ATOM_TV_PALN:
  1650. tv_std = TV_STD_PAL_N;
  1651. DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
  1652. break;
  1653. case ATOM_TV_PALCN:
  1654. tv_std = TV_STD_PAL_CN;
  1655. DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
  1656. break;
  1657. case ATOM_TV_PAL60:
  1658. tv_std = TV_STD_PAL_60;
  1659. DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
  1660. break;
  1661. case ATOM_TV_SECAM:
  1662. tv_std = TV_STD_SECAM;
  1663. DRM_DEBUG_KMS("Default TV standard: SECAM\n");
  1664. break;
  1665. default:
  1666. tv_std = TV_STD_NTSC;
  1667. DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
  1668. break;
  1669. }
  1670. }
  1671. return tv_std;
  1672. }
  1673. struct radeon_encoder_tv_dac *
  1674. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1675. {
  1676. struct drm_device *dev = encoder->base.dev;
  1677. struct radeon_device *rdev = dev->dev_private;
  1678. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1679. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1680. uint16_t data_offset;
  1681. struct _COMPASSIONATE_DATA *dac_info;
  1682. uint8_t frev, crev;
  1683. uint8_t bg, dac;
  1684. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1685. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1686. &frev, &crev, &data_offset)) {
  1687. dac_info = (struct _COMPASSIONATE_DATA *)
  1688. (mode_info->atom_context->bios + data_offset);
  1689. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1690. if (!tv_dac)
  1691. return NULL;
  1692. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1693. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1694. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1695. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1696. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1697. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1698. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1699. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1700. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1701. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1702. }
  1703. return tv_dac;
  1704. }
  1705. static const char *thermal_controller_names[] = {
  1706. "NONE",
  1707. "lm63",
  1708. "adm1032",
  1709. "adm1030",
  1710. "max6649",
  1711. "lm64",
  1712. "f75375",
  1713. "asc7xxx",
  1714. };
  1715. static const char *pp_lib_thermal_controller_names[] = {
  1716. "NONE",
  1717. "lm63",
  1718. "adm1032",
  1719. "adm1030",
  1720. "max6649",
  1721. "lm64",
  1722. "f75375",
  1723. "RV6xx",
  1724. "RV770",
  1725. "adt7473",
  1726. "NONE",
  1727. "External GPIO",
  1728. "Evergreen",
  1729. "emc2103",
  1730. "Sumo",
  1731. "Northern Islands",
  1732. "Southern Islands",
  1733. "lm96163",
  1734. "Sea Islands",
  1735. };
  1736. union power_info {
  1737. struct _ATOM_POWERPLAY_INFO info;
  1738. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1739. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1740. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1741. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1742. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1743. };
  1744. union pplib_clock_info {
  1745. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1746. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1747. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1748. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1749. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  1750. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  1751. };
  1752. union pplib_power_state {
  1753. struct _ATOM_PPLIB_STATE v1;
  1754. struct _ATOM_PPLIB_STATE_V2 v2;
  1755. };
  1756. static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
  1757. int state_index,
  1758. u32 misc, u32 misc2)
  1759. {
  1760. rdev->pm.power_state[state_index].misc = misc;
  1761. rdev->pm.power_state[state_index].misc2 = misc2;
  1762. /* order matters! */
  1763. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1764. rdev->pm.power_state[state_index].type =
  1765. POWER_STATE_TYPE_POWERSAVE;
  1766. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1767. rdev->pm.power_state[state_index].type =
  1768. POWER_STATE_TYPE_BATTERY;
  1769. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1770. rdev->pm.power_state[state_index].type =
  1771. POWER_STATE_TYPE_BATTERY;
  1772. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1773. rdev->pm.power_state[state_index].type =
  1774. POWER_STATE_TYPE_BALANCED;
  1775. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1776. rdev->pm.power_state[state_index].type =
  1777. POWER_STATE_TYPE_PERFORMANCE;
  1778. rdev->pm.power_state[state_index].flags &=
  1779. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1780. }
  1781. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1782. rdev->pm.power_state[state_index].type =
  1783. POWER_STATE_TYPE_BALANCED;
  1784. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1785. rdev->pm.power_state[state_index].type =
  1786. POWER_STATE_TYPE_DEFAULT;
  1787. rdev->pm.default_power_state_index = state_index;
  1788. rdev->pm.power_state[state_index].default_clock_mode =
  1789. &rdev->pm.power_state[state_index].clock_info[0];
  1790. } else if (state_index == 0) {
  1791. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1792. RADEON_PM_MODE_NO_DISPLAY;
  1793. }
  1794. }
  1795. static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
  1796. {
  1797. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1798. u32 misc, misc2 = 0;
  1799. int num_modes = 0, i;
  1800. int state_index = 0;
  1801. struct radeon_i2c_bus_rec i2c_bus;
  1802. union power_info *power_info;
  1803. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1804. u16 data_offset;
  1805. u8 frev, crev;
  1806. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1807. &frev, &crev, &data_offset))
  1808. return state_index;
  1809. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1810. /* add the i2c bus for thermal/fan chip */
  1811. if ((power_info->info.ucOverdriveThermalController > 0) &&
  1812. (power_info->info.ucOverdriveThermalController < ARRAY_SIZE(thermal_controller_names))) {
  1813. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1814. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1815. power_info->info.ucOverdriveControllerAddress >> 1);
  1816. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1817. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1818. if (rdev->pm.i2c_bus) {
  1819. struct i2c_board_info info = { };
  1820. const char *name = thermal_controller_names[power_info->info.
  1821. ucOverdriveThermalController];
  1822. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1823. strlcpy(info.type, name, sizeof(info.type));
  1824. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1825. }
  1826. }
  1827. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1828. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1829. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1830. if (num_modes == 0)
  1831. return state_index;
  1832. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) * num_modes, GFP_KERNEL);
  1833. if (!rdev->pm.power_state)
  1834. return state_index;
  1835. /* last mode is usually default, array is low to high */
  1836. for (i = 0; i < num_modes; i++) {
  1837. rdev->pm.power_state[state_index].clock_info =
  1838. kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
  1839. if (!rdev->pm.power_state[state_index].clock_info)
  1840. return state_index;
  1841. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1842. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1843. switch (frev) {
  1844. case 1:
  1845. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1846. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1847. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1848. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1849. /* skip invalid modes */
  1850. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1851. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1852. continue;
  1853. rdev->pm.power_state[state_index].pcie_lanes =
  1854. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1855. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1856. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1857. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1858. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1859. VOLTAGE_GPIO;
  1860. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1861. radeon_lookup_gpio(rdev,
  1862. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1863. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1864. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1865. true;
  1866. else
  1867. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1868. false;
  1869. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1870. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1871. VOLTAGE_VDDC;
  1872. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1873. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1874. }
  1875. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1876. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
  1877. state_index++;
  1878. break;
  1879. case 2:
  1880. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1881. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1882. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1883. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1884. /* skip invalid modes */
  1885. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1886. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1887. continue;
  1888. rdev->pm.power_state[state_index].pcie_lanes =
  1889. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1890. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1891. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1892. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1893. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1894. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1895. VOLTAGE_GPIO;
  1896. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1897. radeon_lookup_gpio(rdev,
  1898. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1899. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1900. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1901. true;
  1902. else
  1903. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1904. false;
  1905. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1906. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1907. VOLTAGE_VDDC;
  1908. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1909. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1910. }
  1911. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1912. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1913. state_index++;
  1914. break;
  1915. case 3:
  1916. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1917. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1918. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1919. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1920. /* skip invalid modes */
  1921. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1922. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1923. continue;
  1924. rdev->pm.power_state[state_index].pcie_lanes =
  1925. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1926. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1927. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1928. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1929. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1930. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1931. VOLTAGE_GPIO;
  1932. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1933. radeon_lookup_gpio(rdev,
  1934. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1935. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1936. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1937. true;
  1938. else
  1939. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1940. false;
  1941. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1942. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1943. VOLTAGE_VDDC;
  1944. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1945. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1946. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1947. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1948. true;
  1949. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1950. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1951. }
  1952. }
  1953. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1954. radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
  1955. state_index++;
  1956. break;
  1957. }
  1958. }
  1959. /* last mode is usually default */
  1960. if (rdev->pm.default_power_state_index == -1) {
  1961. rdev->pm.power_state[state_index - 1].type =
  1962. POWER_STATE_TYPE_DEFAULT;
  1963. rdev->pm.default_power_state_index = state_index - 1;
  1964. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1965. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1966. rdev->pm.power_state[state_index].flags &=
  1967. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1968. rdev->pm.power_state[state_index].misc = 0;
  1969. rdev->pm.power_state[state_index].misc2 = 0;
  1970. }
  1971. return state_index;
  1972. }
  1973. static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
  1974. ATOM_PPLIB_THERMALCONTROLLER *controller)
  1975. {
  1976. struct radeon_i2c_bus_rec i2c_bus;
  1977. /* add the i2c bus for thermal/fan chip */
  1978. if (controller->ucType > 0) {
  1979. if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
  1980. DRM_INFO("Internal thermal controller %s fan control\n",
  1981. (controller->ucFanParameters &
  1982. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1983. rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
  1984. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
  1985. DRM_INFO("Internal thermal controller %s fan control\n",
  1986. (controller->ucFanParameters &
  1987. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1988. rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
  1989. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
  1990. DRM_INFO("Internal thermal controller %s fan control\n",
  1991. (controller->ucFanParameters &
  1992. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1993. rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
  1994. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
  1995. DRM_INFO("Internal thermal controller %s fan control\n",
  1996. (controller->ucFanParameters &
  1997. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1998. rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
  1999. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
  2000. DRM_INFO("Internal thermal controller %s fan control\n",
  2001. (controller->ucFanParameters &
  2002. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2003. rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
  2004. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
  2005. DRM_INFO("Internal thermal controller %s fan control\n",
  2006. (controller->ucFanParameters &
  2007. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2008. rdev->pm.int_thermal_type = THERMAL_TYPE_SI;
  2009. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_CISLANDS) {
  2010. DRM_INFO("Internal thermal controller %s fan control\n",
  2011. (controller->ucFanParameters &
  2012. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2013. rdev->pm.int_thermal_type = THERMAL_TYPE_CI;
  2014. } else if ((controller->ucType ==
  2015. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  2016. (controller->ucType ==
  2017. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
  2018. (controller->ucType ==
  2019. ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
  2020. DRM_INFO("Special thermal controller config\n");
  2021. } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
  2022. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  2023. pp_lib_thermal_controller_names[controller->ucType],
  2024. controller->ucI2cAddress >> 1,
  2025. (controller->ucFanParameters &
  2026. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2027. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  2028. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  2029. if (rdev->pm.i2c_bus) {
  2030. struct i2c_board_info info = { };
  2031. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  2032. info.addr = controller->ucI2cAddress >> 1;
  2033. strlcpy(info.type, name, sizeof(info.type));
  2034. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  2035. }
  2036. } else {
  2037. DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
  2038. controller->ucType,
  2039. controller->ucI2cAddress >> 1,
  2040. (controller->ucFanParameters &
  2041. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  2042. }
  2043. }
  2044. }
  2045. void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
  2046. u16 *vddc, u16 *vddci)
  2047. {
  2048. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2049. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  2050. u8 frev, crev;
  2051. u16 data_offset;
  2052. union firmware_info *firmware_info;
  2053. *vddc = 0;
  2054. *vddci = 0;
  2055. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2056. &frev, &crev, &data_offset)) {
  2057. firmware_info =
  2058. (union firmware_info *)(mode_info->atom_context->bios +
  2059. data_offset);
  2060. *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
  2061. if ((frev == 2) && (crev >= 2))
  2062. *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
  2063. }
  2064. }
  2065. static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
  2066. int state_index, int mode_index,
  2067. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
  2068. {
  2069. int j;
  2070. u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  2071. u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
  2072. u16 vddc, vddci;
  2073. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci);
  2074. rdev->pm.power_state[state_index].misc = misc;
  2075. rdev->pm.power_state[state_index].misc2 = misc2;
  2076. rdev->pm.power_state[state_index].pcie_lanes =
  2077. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  2078. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  2079. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  2080. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  2081. rdev->pm.power_state[state_index].type =
  2082. POWER_STATE_TYPE_BATTERY;
  2083. break;
  2084. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  2085. rdev->pm.power_state[state_index].type =
  2086. POWER_STATE_TYPE_BALANCED;
  2087. break;
  2088. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  2089. rdev->pm.power_state[state_index].type =
  2090. POWER_STATE_TYPE_PERFORMANCE;
  2091. break;
  2092. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  2093. if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  2094. rdev->pm.power_state[state_index].type =
  2095. POWER_STATE_TYPE_PERFORMANCE;
  2096. break;
  2097. }
  2098. rdev->pm.power_state[state_index].flags = 0;
  2099. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  2100. rdev->pm.power_state[state_index].flags |=
  2101. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  2102. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  2103. rdev->pm.power_state[state_index].type =
  2104. POWER_STATE_TYPE_DEFAULT;
  2105. rdev->pm.default_power_state_index = state_index;
  2106. rdev->pm.power_state[state_index].default_clock_mode =
  2107. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  2108. if ((rdev->family >= CHIP_BARTS) && !(rdev->flags & RADEON_IS_IGP)) {
  2109. /* NI chips post without MC ucode, so default clocks are strobe mode only */
  2110. rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
  2111. rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
  2112. rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
  2113. rdev->pm.default_vddci = rdev->pm.power_state[state_index].clock_info[0].voltage.vddci;
  2114. } else {
  2115. u16 max_vddci = 0;
  2116. if (ASIC_IS_DCE4(rdev))
  2117. radeon_atom_get_max_voltage(rdev,
  2118. SET_VOLTAGE_TYPE_ASIC_VDDCI,
  2119. &max_vddci);
  2120. /* patch the table values with the default sclk/mclk from firmware info */
  2121. for (j = 0; j < mode_index; j++) {
  2122. rdev->pm.power_state[state_index].clock_info[j].mclk =
  2123. rdev->clock.default_mclk;
  2124. rdev->pm.power_state[state_index].clock_info[j].sclk =
  2125. rdev->clock.default_sclk;
  2126. if (vddc)
  2127. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  2128. vddc;
  2129. if (max_vddci)
  2130. rdev->pm.power_state[state_index].clock_info[j].voltage.vddci =
  2131. max_vddci;
  2132. }
  2133. }
  2134. }
  2135. }
  2136. static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
  2137. int state_index, int mode_index,
  2138. union pplib_clock_info *clock_info)
  2139. {
  2140. u32 sclk, mclk;
  2141. u16 vddc;
  2142. if (rdev->flags & RADEON_IS_IGP) {
  2143. if (rdev->family >= CHIP_PALM) {
  2144. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  2145. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  2146. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2147. } else {
  2148. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  2149. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  2150. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2151. }
  2152. } else if (rdev->family >= CHIP_BONAIRE) {
  2153. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  2154. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  2155. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  2156. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  2157. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2158. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2159. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2160. VOLTAGE_NONE;
  2161. } else if (rdev->family >= CHIP_TAHITI) {
  2162. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  2163. sclk |= clock_info->si.ucEngineClockHigh << 16;
  2164. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  2165. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  2166. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2167. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2168. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2169. VOLTAGE_SW;
  2170. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2171. le16_to_cpu(clock_info->si.usVDDC);
  2172. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
  2173. le16_to_cpu(clock_info->si.usVDDCI);
  2174. } else if (rdev->family >= CHIP_CEDAR) {
  2175. sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  2176. sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  2177. mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  2178. mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  2179. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2180. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2181. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2182. VOLTAGE_SW;
  2183. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2184. le16_to_cpu(clock_info->evergreen.usVDDC);
  2185. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
  2186. le16_to_cpu(clock_info->evergreen.usVDDCI);
  2187. } else {
  2188. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  2189. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  2190. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  2191. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  2192. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  2193. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  2194. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  2195. VOLTAGE_SW;
  2196. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  2197. le16_to_cpu(clock_info->r600.usVDDC);
  2198. }
  2199. /* patch up vddc if necessary */
  2200. switch (rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage) {
  2201. case ATOM_VIRTUAL_VOLTAGE_ID0:
  2202. case ATOM_VIRTUAL_VOLTAGE_ID1:
  2203. case ATOM_VIRTUAL_VOLTAGE_ID2:
  2204. case ATOM_VIRTUAL_VOLTAGE_ID3:
  2205. if (radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC,
  2206. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage,
  2207. &vddc) == 0)
  2208. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage = vddc;
  2209. break;
  2210. default:
  2211. break;
  2212. }
  2213. if (rdev->flags & RADEON_IS_IGP) {
  2214. /* skip invalid modes */
  2215. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  2216. return false;
  2217. } else {
  2218. /* skip invalid modes */
  2219. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  2220. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  2221. return false;
  2222. }
  2223. return true;
  2224. }
  2225. static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
  2226. {
  2227. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2228. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2229. union pplib_power_state *power_state;
  2230. int i, j;
  2231. int state_index = 0, mode_index = 0;
  2232. union pplib_clock_info *clock_info;
  2233. bool valid;
  2234. union power_info *power_info;
  2235. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2236. u16 data_offset;
  2237. u8 frev, crev;
  2238. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2239. &frev, &crev, &data_offset))
  2240. return state_index;
  2241. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2242. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2243. if (power_info->pplib.ucNumStates == 0)
  2244. return state_index;
  2245. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
  2246. power_info->pplib.ucNumStates, GFP_KERNEL);
  2247. if (!rdev->pm.power_state)
  2248. return state_index;
  2249. /* first mode is usually default, followed by low to high */
  2250. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  2251. mode_index = 0;
  2252. power_state = (union pplib_power_state *)
  2253. (mode_info->atom_context->bios + data_offset +
  2254. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  2255. i * power_info->pplib.ucStateEntrySize);
  2256. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2257. (mode_info->atom_context->bios + data_offset +
  2258. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  2259. (power_state->v1.ucNonClockStateIndex *
  2260. power_info->pplib.ucNonClockSize));
  2261. rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
  2262. ((power_info->pplib.ucStateEntrySize - 1) ?
  2263. (power_info->pplib.ucStateEntrySize - 1) : 1),
  2264. GFP_KERNEL);
  2265. if (!rdev->pm.power_state[i].clock_info)
  2266. return state_index;
  2267. if (power_info->pplib.ucStateEntrySize - 1) {
  2268. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  2269. clock_info = (union pplib_clock_info *)
  2270. (mode_info->atom_context->bios + data_offset +
  2271. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  2272. (power_state->v1.ucClockStateIndices[j] *
  2273. power_info->pplib.ucClockInfoSize));
  2274. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2275. state_index, mode_index,
  2276. clock_info);
  2277. if (valid)
  2278. mode_index++;
  2279. }
  2280. } else {
  2281. rdev->pm.power_state[state_index].clock_info[0].mclk =
  2282. rdev->clock.default_mclk;
  2283. rdev->pm.power_state[state_index].clock_info[0].sclk =
  2284. rdev->clock.default_sclk;
  2285. mode_index++;
  2286. }
  2287. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2288. if (mode_index) {
  2289. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2290. non_clock_info);
  2291. state_index++;
  2292. }
  2293. }
  2294. /* if multiple clock modes, mark the lowest as no display */
  2295. for (i = 0; i < state_index; i++) {
  2296. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2297. rdev->pm.power_state[i].clock_info[0].flags |=
  2298. RADEON_PM_MODE_NO_DISPLAY;
  2299. }
  2300. /* first mode is usually default */
  2301. if (rdev->pm.default_power_state_index == -1) {
  2302. rdev->pm.power_state[0].type =
  2303. POWER_STATE_TYPE_DEFAULT;
  2304. rdev->pm.default_power_state_index = 0;
  2305. rdev->pm.power_state[0].default_clock_mode =
  2306. &rdev->pm.power_state[0].clock_info[0];
  2307. }
  2308. return state_index;
  2309. }
  2310. static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
  2311. {
  2312. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2313. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  2314. union pplib_power_state *power_state;
  2315. int i, j, non_clock_array_index, clock_array_index;
  2316. int state_index = 0, mode_index = 0;
  2317. union pplib_clock_info *clock_info;
  2318. struct _StateArray *state_array;
  2319. struct _ClockInfoArray *clock_info_array;
  2320. struct _NonClockInfoArray *non_clock_info_array;
  2321. bool valid;
  2322. union power_info *power_info;
  2323. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2324. u16 data_offset;
  2325. u8 frev, crev;
  2326. u8 *power_state_offset;
  2327. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  2328. &frev, &crev, &data_offset))
  2329. return state_index;
  2330. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  2331. radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
  2332. state_array = (struct _StateArray *)
  2333. (mode_info->atom_context->bios + data_offset +
  2334. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  2335. clock_info_array = (struct _ClockInfoArray *)
  2336. (mode_info->atom_context->bios + data_offset +
  2337. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  2338. non_clock_info_array = (struct _NonClockInfoArray *)
  2339. (mode_info->atom_context->bios + data_offset +
  2340. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  2341. if (state_array->ucNumEntries == 0)
  2342. return state_index;
  2343. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
  2344. state_array->ucNumEntries, GFP_KERNEL);
  2345. if (!rdev->pm.power_state)
  2346. return state_index;
  2347. power_state_offset = (u8 *)state_array->states;
  2348. for (i = 0; i < state_array->ucNumEntries; i++) {
  2349. mode_index = 0;
  2350. power_state = (union pplib_power_state *)power_state_offset;
  2351. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  2352. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  2353. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  2354. rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
  2355. (power_state->v2.ucNumDPMLevels ?
  2356. power_state->v2.ucNumDPMLevels : 1),
  2357. GFP_KERNEL);
  2358. if (!rdev->pm.power_state[i].clock_info)
  2359. return state_index;
  2360. if (power_state->v2.ucNumDPMLevels) {
  2361. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  2362. clock_array_index = power_state->v2.clockInfoIndex[j];
  2363. clock_info = (union pplib_clock_info *)
  2364. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  2365. valid = radeon_atombios_parse_pplib_clock_info(rdev,
  2366. state_index, mode_index,
  2367. clock_info);
  2368. if (valid)
  2369. mode_index++;
  2370. }
  2371. } else {
  2372. rdev->pm.power_state[state_index].clock_info[0].mclk =
  2373. rdev->clock.default_mclk;
  2374. rdev->pm.power_state[state_index].clock_info[0].sclk =
  2375. rdev->clock.default_sclk;
  2376. mode_index++;
  2377. }
  2378. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  2379. if (mode_index) {
  2380. radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
  2381. non_clock_info);
  2382. state_index++;
  2383. }
  2384. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  2385. }
  2386. /* if multiple clock modes, mark the lowest as no display */
  2387. for (i = 0; i < state_index; i++) {
  2388. if (rdev->pm.power_state[i].num_clock_modes > 1)
  2389. rdev->pm.power_state[i].clock_info[0].flags |=
  2390. RADEON_PM_MODE_NO_DISPLAY;
  2391. }
  2392. /* first mode is usually default */
  2393. if (rdev->pm.default_power_state_index == -1) {
  2394. rdev->pm.power_state[0].type =
  2395. POWER_STATE_TYPE_DEFAULT;
  2396. rdev->pm.default_power_state_index = 0;
  2397. rdev->pm.power_state[0].default_clock_mode =
  2398. &rdev->pm.power_state[0].clock_info[0];
  2399. }
  2400. return state_index;
  2401. }
  2402. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  2403. {
  2404. struct radeon_mode_info *mode_info = &rdev->mode_info;
  2405. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  2406. u16 data_offset;
  2407. u8 frev, crev;
  2408. int state_index = 0;
  2409. rdev->pm.default_power_state_index = -1;
  2410. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  2411. &frev, &crev, &data_offset)) {
  2412. switch (frev) {
  2413. case 1:
  2414. case 2:
  2415. case 3:
  2416. state_index = radeon_atombios_parse_power_table_1_3(rdev);
  2417. break;
  2418. case 4:
  2419. case 5:
  2420. state_index = radeon_atombios_parse_power_table_4_5(rdev);
  2421. break;
  2422. case 6:
  2423. state_index = radeon_atombios_parse_power_table_6(rdev);
  2424. break;
  2425. default:
  2426. break;
  2427. }
  2428. }
  2429. if (state_index == 0) {
  2430. rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
  2431. if (rdev->pm.power_state) {
  2432. rdev->pm.power_state[0].clock_info =
  2433. kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
  2434. if (rdev->pm.power_state[0].clock_info) {
  2435. /* add the default mode */
  2436. rdev->pm.power_state[state_index].type =
  2437. POWER_STATE_TYPE_DEFAULT;
  2438. rdev->pm.power_state[state_index].num_clock_modes = 1;
  2439. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  2440. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  2441. rdev->pm.power_state[state_index].default_clock_mode =
  2442. &rdev->pm.power_state[state_index].clock_info[0];
  2443. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  2444. rdev->pm.power_state[state_index].pcie_lanes = 16;
  2445. rdev->pm.default_power_state_index = state_index;
  2446. rdev->pm.power_state[state_index].flags = 0;
  2447. state_index++;
  2448. }
  2449. }
  2450. }
  2451. rdev->pm.num_power_states = state_index;
  2452. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  2453. rdev->pm.current_clock_mode_index = 0;
  2454. if (rdev->pm.default_power_state_index >= 0)
  2455. rdev->pm.current_vddc =
  2456. rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  2457. else
  2458. rdev->pm.current_vddc = 0;
  2459. }
  2460. union get_clock_dividers {
  2461. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
  2462. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
  2463. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
  2464. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
  2465. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
  2466. struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
  2467. struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
  2468. };
  2469. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  2470. u8 clock_type,
  2471. u32 clock,
  2472. bool strobe_mode,
  2473. struct atom_clock_dividers *dividers)
  2474. {
  2475. union get_clock_dividers args;
  2476. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
  2477. u8 frev, crev;
  2478. memset(&args, 0, sizeof(args));
  2479. memset(dividers, 0, sizeof(struct atom_clock_dividers));
  2480. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2481. return -EINVAL;
  2482. switch (crev) {
  2483. case 1:
  2484. /* r4xx, r5xx */
  2485. args.v1.ucAction = clock_type;
  2486. args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */
  2487. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2488. dividers->post_div = args.v1.ucPostDiv;
  2489. dividers->fb_div = args.v1.ucFbDiv;
  2490. dividers->enable_post_div = true;
  2491. break;
  2492. case 2:
  2493. case 3:
  2494. case 5:
  2495. /* r6xx, r7xx, evergreen, ni, si */
  2496. if (rdev->family <= CHIP_RV770) {
  2497. args.v2.ucAction = clock_type;
  2498. args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */
  2499. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2500. dividers->post_div = args.v2.ucPostDiv;
  2501. dividers->fb_div = le16_to_cpu(args.v2.usFbDiv);
  2502. dividers->ref_div = args.v2.ucAction;
  2503. if (rdev->family == CHIP_RV770) {
  2504. dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ?
  2505. true : false;
  2506. dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0;
  2507. } else
  2508. dividers->enable_post_div = (dividers->fb_div & 1) ? true : false;
  2509. } else {
  2510. if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
  2511. args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
  2512. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2513. dividers->post_div = args.v3.ucPostDiv;
  2514. dividers->enable_post_div = (args.v3.ucCntlFlag &
  2515. ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
  2516. dividers->enable_dithen = (args.v3.ucCntlFlag &
  2517. ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
  2518. dividers->fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
  2519. dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
  2520. dividers->ref_div = args.v3.ucRefDiv;
  2521. dividers->vco_mode = (args.v3.ucCntlFlag &
  2522. ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
  2523. } else {
  2524. /* for SI we use ComputeMemoryClockParam for memory plls */
  2525. if (rdev->family >= CHIP_TAHITI)
  2526. return -EINVAL;
  2527. args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
  2528. if (strobe_mode)
  2529. args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
  2530. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2531. dividers->post_div = args.v5.ucPostDiv;
  2532. dividers->enable_post_div = (args.v5.ucCntlFlag &
  2533. ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
  2534. dividers->enable_dithen = (args.v5.ucCntlFlag &
  2535. ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
  2536. dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
  2537. dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
  2538. dividers->ref_div = args.v5.ucRefDiv;
  2539. dividers->vco_mode = (args.v5.ucCntlFlag &
  2540. ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
  2541. }
  2542. }
  2543. break;
  2544. case 4:
  2545. /* fusion */
  2546. args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
  2547. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2548. dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
  2549. dividers->real_clock = le32_to_cpu(args.v4.ulClock);
  2550. break;
  2551. case 6:
  2552. /* CI */
  2553. /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
  2554. args.v6_in.ulClock.ulComputeClockFlag = clock_type;
  2555. args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
  2556. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2557. dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
  2558. dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
  2559. dividers->ref_div = args.v6_out.ucPllRefDiv;
  2560. dividers->post_div = args.v6_out.ucPllPostDiv;
  2561. dividers->flags = args.v6_out.ucPllCntlFlag;
  2562. dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
  2563. dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
  2564. break;
  2565. default:
  2566. return -EINVAL;
  2567. }
  2568. return 0;
  2569. }
  2570. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  2571. u32 clock,
  2572. bool strobe_mode,
  2573. struct atom_mpll_param *mpll_param)
  2574. {
  2575. COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
  2576. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
  2577. u8 frev, crev;
  2578. memset(&args, 0, sizeof(args));
  2579. memset(mpll_param, 0, sizeof(struct atom_mpll_param));
  2580. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2581. return -EINVAL;
  2582. switch (frev) {
  2583. case 2:
  2584. switch (crev) {
  2585. case 1:
  2586. /* SI */
  2587. args.ulClock = cpu_to_le32(clock); /* 10 khz */
  2588. args.ucInputFlag = 0;
  2589. if (strobe_mode)
  2590. args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
  2591. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2592. mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
  2593. mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
  2594. mpll_param->post_div = args.ucPostDiv;
  2595. mpll_param->dll_speed = args.ucDllSpeed;
  2596. mpll_param->bwcntl = args.ucBWCntl;
  2597. mpll_param->vco_mode =
  2598. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK) ? 1 : 0;
  2599. mpll_param->yclk_sel =
  2600. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
  2601. mpll_param->qdr =
  2602. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
  2603. mpll_param->half_rate =
  2604. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
  2605. break;
  2606. default:
  2607. return -EINVAL;
  2608. }
  2609. break;
  2610. default:
  2611. return -EINVAL;
  2612. }
  2613. return 0;
  2614. }
  2615. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  2616. {
  2617. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  2618. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  2619. args.ucEnable = enable;
  2620. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2621. }
  2622. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  2623. {
  2624. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  2625. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  2626. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2627. return le32_to_cpu(args.ulReturnEngineClock);
  2628. }
  2629. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  2630. {
  2631. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  2632. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  2633. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2634. return le32_to_cpu(args.ulReturnMemoryClock);
  2635. }
  2636. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  2637. uint32_t eng_clock)
  2638. {
  2639. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  2640. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  2641. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  2642. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2643. }
  2644. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  2645. uint32_t mem_clock)
  2646. {
  2647. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  2648. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  2649. if (rdev->flags & RADEON_IS_IGP)
  2650. return;
  2651. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  2652. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2653. }
  2654. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  2655. u32 eng_clock, u32 mem_clock)
  2656. {
  2657. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  2658. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  2659. u32 tmp;
  2660. memset(&args, 0, sizeof(args));
  2661. tmp = eng_clock & SET_CLOCK_FREQ_MASK;
  2662. tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
  2663. args.ulTargetEngineClock = cpu_to_le32(tmp);
  2664. if (mem_clock)
  2665. args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
  2666. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2667. }
  2668. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  2669. u32 mem_clock)
  2670. {
  2671. u32 args;
  2672. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  2673. args = cpu_to_le32(mem_clock); /* 10 khz */
  2674. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2675. }
  2676. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  2677. u32 mem_clock)
  2678. {
  2679. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  2680. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  2681. u32 tmp = mem_clock | (COMPUTE_MEMORY_PLL_PARAM << 24);
  2682. args.ulTargetMemoryClock = cpu_to_le32(tmp); /* 10 khz */
  2683. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2684. }
  2685. union set_voltage {
  2686. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  2687. struct _SET_VOLTAGE_PARAMETERS v1;
  2688. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  2689. struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
  2690. };
  2691. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type)
  2692. {
  2693. union set_voltage args;
  2694. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2695. u8 frev, crev, volt_index = voltage_level;
  2696. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2697. return;
  2698. /* 0xff01 is a flag rather then an actual voltage */
  2699. if (voltage_level == 0xff01)
  2700. return;
  2701. switch (crev) {
  2702. case 1:
  2703. args.v1.ucVoltageType = voltage_type;
  2704. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  2705. args.v1.ucVoltageIndex = volt_index;
  2706. break;
  2707. case 2:
  2708. args.v2.ucVoltageType = voltage_type;
  2709. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  2710. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  2711. break;
  2712. case 3:
  2713. args.v3.ucVoltageType = voltage_type;
  2714. args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
  2715. args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
  2716. break;
  2717. default:
  2718. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2719. return;
  2720. }
  2721. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2722. }
  2723. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  2724. u16 voltage_id, u16 *voltage)
  2725. {
  2726. union set_voltage args;
  2727. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2728. u8 frev, crev;
  2729. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2730. return -EINVAL;
  2731. switch (crev) {
  2732. case 1:
  2733. return -EINVAL;
  2734. case 2:
  2735. args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
  2736. args.v2.ucVoltageMode = 0;
  2737. args.v2.usVoltageLevel = 0;
  2738. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2739. *voltage = le16_to_cpu(args.v2.usVoltageLevel);
  2740. break;
  2741. case 3:
  2742. args.v3.ucVoltageType = voltage_type;
  2743. args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
  2744. args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
  2745. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2746. *voltage = le16_to_cpu(args.v3.usVoltageLevel);
  2747. break;
  2748. default:
  2749. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2750. return -EINVAL;
  2751. }
  2752. return 0;
  2753. }
  2754. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  2755. u16 voltage_level, u8 voltage_type,
  2756. u32 *gpio_value, u32 *gpio_mask)
  2757. {
  2758. union set_voltage args;
  2759. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2760. u8 frev, crev;
  2761. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2762. return -EINVAL;
  2763. switch (crev) {
  2764. case 1:
  2765. return -EINVAL;
  2766. case 2:
  2767. args.v2.ucVoltageType = voltage_type;
  2768. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK;
  2769. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  2770. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2771. *gpio_mask = le32_to_cpu(*(u32 *)&args.v2);
  2772. args.v2.ucVoltageType = voltage_type;
  2773. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL;
  2774. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  2775. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2776. *gpio_value = le32_to_cpu(*(u32 *)&args.v2);
  2777. break;
  2778. default:
  2779. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2780. return -EINVAL;
  2781. }
  2782. return 0;
  2783. }
  2784. union voltage_object_info {
  2785. struct _ATOM_VOLTAGE_OBJECT_INFO v1;
  2786. struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
  2787. };
  2788. bool
  2789. radeon_atom_is_voltage_gpio(struct radeon_device *rdev, u8 voltage_type)
  2790. {
  2791. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  2792. u8 frev, crev;
  2793. u16 data_offset, size;
  2794. int num_indices, i;
  2795. union voltage_object_info *voltage_info;
  2796. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  2797. &frev, &crev, &data_offset)) {
  2798. voltage_info = (union voltage_object_info *)
  2799. (rdev->mode_info.atom_context->bios + data_offset);
  2800. switch (crev) {
  2801. case 1:
  2802. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  2803. sizeof(ATOM_VOLTAGE_OBJECT);
  2804. for (i = 0; i < num_indices; i++) {
  2805. if ((voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) &&
  2806. (voltage_info->v1.asVoltageObj[i].asControl.ucVoltageControlId ==
  2807. VOLTAGE_CONTROLLED_BY_GPIO))
  2808. return true;
  2809. }
  2810. break;
  2811. case 2:
  2812. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  2813. sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
  2814. for (i = 0; i < num_indices; i++) {
  2815. if ((voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) &&
  2816. (voltage_info->v2.asVoltageObj[i].asControl.ucVoltageControlId ==
  2817. VOLTAGE_CONTROLLED_BY_GPIO))
  2818. return true;
  2819. }
  2820. break;
  2821. default:
  2822. DRM_ERROR("unknown voltage object table\n");
  2823. return false;
  2824. }
  2825. }
  2826. return false;
  2827. }
  2828. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  2829. u8 voltage_type, u16 *max_voltage)
  2830. {
  2831. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  2832. u8 frev, crev;
  2833. u16 data_offset, size;
  2834. int num_indices, i;
  2835. union voltage_object_info *voltage_info;
  2836. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  2837. &frev, &crev, &data_offset)) {
  2838. voltage_info = (union voltage_object_info *)
  2839. (rdev->mode_info.atom_context->bios + data_offset);
  2840. switch (crev) {
  2841. case 1:
  2842. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  2843. sizeof(ATOM_VOLTAGE_OBJECT);
  2844. for (i = 0; i < num_indices; i++) {
  2845. if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
  2846. ATOM_VOLTAGE_FORMULA *formula =
  2847. &voltage_info->v1.asVoltageObj[i].asFormula;
  2848. if (formula->ucFlag & 1)
  2849. *max_voltage =
  2850. le16_to_cpu(formula->usVoltageBaseLevel) +
  2851. formula->ucNumOfVoltageEntries / 2 *
  2852. le16_to_cpu(formula->usVoltageStep);
  2853. else
  2854. *max_voltage =
  2855. le16_to_cpu(formula->usVoltageBaseLevel) +
  2856. (formula->ucNumOfVoltageEntries - 1) *
  2857. le16_to_cpu(formula->usVoltageStep);
  2858. return 0;
  2859. }
  2860. }
  2861. break;
  2862. case 2:
  2863. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  2864. sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
  2865. for (i = 0; i < num_indices; i++) {
  2866. if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
  2867. ATOM_VOLTAGE_FORMULA_V2 *formula =
  2868. &voltage_info->v2.asVoltageObj[i].asFormula;
  2869. if (formula->ucNumOfVoltageEntries) {
  2870. *max_voltage =
  2871. le16_to_cpu(formula->asVIDAdjustEntries[
  2872. formula->ucNumOfVoltageEntries - 1
  2873. ].usVoltageValue);
  2874. return 0;
  2875. }
  2876. }
  2877. }
  2878. break;
  2879. default:
  2880. DRM_ERROR("unknown voltage object table\n");
  2881. return -EINVAL;
  2882. }
  2883. }
  2884. return -EINVAL;
  2885. }
  2886. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  2887. u8 voltage_type, u16 *min_voltage)
  2888. {
  2889. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  2890. u8 frev, crev;
  2891. u16 data_offset, size;
  2892. int num_indices, i;
  2893. union voltage_object_info *voltage_info;
  2894. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  2895. &frev, &crev, &data_offset)) {
  2896. voltage_info = (union voltage_object_info *)
  2897. (rdev->mode_info.atom_context->bios + data_offset);
  2898. switch (crev) {
  2899. case 1:
  2900. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  2901. sizeof(ATOM_VOLTAGE_OBJECT);
  2902. for (i = 0; i < num_indices; i++) {
  2903. if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
  2904. ATOM_VOLTAGE_FORMULA *formula =
  2905. &voltage_info->v1.asVoltageObj[i].asFormula;
  2906. *min_voltage =
  2907. le16_to_cpu(formula->usVoltageBaseLevel);
  2908. return 0;
  2909. }
  2910. }
  2911. break;
  2912. case 2:
  2913. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  2914. sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
  2915. for (i = 0; i < num_indices; i++) {
  2916. if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
  2917. ATOM_VOLTAGE_FORMULA_V2 *formula =
  2918. &voltage_info->v2.asVoltageObj[i].asFormula;
  2919. if (formula->ucNumOfVoltageEntries) {
  2920. *min_voltage =
  2921. le16_to_cpu(formula->asVIDAdjustEntries[
  2922. 0
  2923. ].usVoltageValue);
  2924. return 0;
  2925. }
  2926. }
  2927. }
  2928. break;
  2929. default:
  2930. DRM_ERROR("unknown voltage object table\n");
  2931. return -EINVAL;
  2932. }
  2933. }
  2934. return -EINVAL;
  2935. }
  2936. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  2937. u8 voltage_type, u16 *voltage_step)
  2938. {
  2939. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  2940. u8 frev, crev;
  2941. u16 data_offset, size;
  2942. int num_indices, i;
  2943. union voltage_object_info *voltage_info;
  2944. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  2945. &frev, &crev, &data_offset)) {
  2946. voltage_info = (union voltage_object_info *)
  2947. (rdev->mode_info.atom_context->bios + data_offset);
  2948. switch (crev) {
  2949. case 1:
  2950. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  2951. sizeof(ATOM_VOLTAGE_OBJECT);
  2952. for (i = 0; i < num_indices; i++) {
  2953. if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
  2954. ATOM_VOLTAGE_FORMULA *formula =
  2955. &voltage_info->v1.asVoltageObj[i].asFormula;
  2956. if (formula->ucFlag & 1)
  2957. *voltage_step =
  2958. (le16_to_cpu(formula->usVoltageStep) + 1) / 2;
  2959. else
  2960. *voltage_step =
  2961. le16_to_cpu(formula->usVoltageStep);
  2962. return 0;
  2963. }
  2964. }
  2965. break;
  2966. case 2:
  2967. return -EINVAL;
  2968. default:
  2969. DRM_ERROR("unknown voltage object table\n");
  2970. return -EINVAL;
  2971. }
  2972. }
  2973. return -EINVAL;
  2974. }
  2975. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  2976. u8 voltage_type,
  2977. u16 nominal_voltage,
  2978. u16 *true_voltage)
  2979. {
  2980. u16 min_voltage, max_voltage, voltage_step;
  2981. if (radeon_atom_get_max_voltage(rdev, voltage_type, &max_voltage))
  2982. return -EINVAL;
  2983. if (radeon_atom_get_min_voltage(rdev, voltage_type, &min_voltage))
  2984. return -EINVAL;
  2985. if (radeon_atom_get_voltage_step(rdev, voltage_type, &voltage_step))
  2986. return -EINVAL;
  2987. if (nominal_voltage <= min_voltage)
  2988. *true_voltage = min_voltage;
  2989. else if (nominal_voltage >= max_voltage)
  2990. *true_voltage = max_voltage;
  2991. else
  2992. *true_voltage = min_voltage +
  2993. ((nominal_voltage - min_voltage) / voltage_step) *
  2994. voltage_step;
  2995. return 0;
  2996. }
  2997. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  2998. u8 voltage_type,
  2999. struct atom_voltage_table *voltage_table)
  3000. {
  3001. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  3002. u8 frev, crev;
  3003. u16 data_offset, size;
  3004. int num_indices, i, j, ret;
  3005. union voltage_object_info *voltage_info;
  3006. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3007. &frev, &crev, &data_offset)) {
  3008. voltage_info = (union voltage_object_info *)
  3009. (rdev->mode_info.atom_context->bios + data_offset);
  3010. switch (crev) {
  3011. case 1:
  3012. DRM_ERROR("old table version %d, %d\n", frev, crev);
  3013. return -EINVAL;
  3014. case 2:
  3015. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  3016. sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
  3017. for (i = 0; i < num_indices; i++) {
  3018. if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
  3019. ATOM_VOLTAGE_FORMULA_V2 *formula =
  3020. &voltage_info->v2.asVoltageObj[i].asFormula;
  3021. if (formula->ucNumOfVoltageEntries > MAX_VOLTAGE_ENTRIES)
  3022. return -EINVAL;
  3023. for (j = 0; j < formula->ucNumOfVoltageEntries; j++) {
  3024. voltage_table->entries[j].value =
  3025. le16_to_cpu(formula->asVIDAdjustEntries[j].usVoltageValue);
  3026. ret = radeon_atom_get_voltage_gpio_settings(rdev,
  3027. voltage_table->entries[j].value,
  3028. voltage_type,
  3029. &voltage_table->entries[j].smio_low,
  3030. &voltage_table->mask_low);
  3031. if (ret)
  3032. return ret;
  3033. }
  3034. voltage_table->count = formula->ucNumOfVoltageEntries;
  3035. return 0;
  3036. }
  3037. }
  3038. break;
  3039. default:
  3040. DRM_ERROR("unknown voltage object table\n");
  3041. return -EINVAL;
  3042. }
  3043. }
  3044. return -EINVAL;
  3045. }
  3046. union vram_info {
  3047. struct _ATOM_VRAM_INFO_V3 v1_3;
  3048. struct _ATOM_VRAM_INFO_V4 v1_4;
  3049. struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
  3050. };
  3051. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  3052. u8 module_index, struct atom_memory_info *mem_info)
  3053. {
  3054. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  3055. u8 frev, crev, i;
  3056. u16 data_offset, size;
  3057. union vram_info *vram_info;
  3058. u8 *p;
  3059. memset(mem_info, 0, sizeof(struct atom_memory_info));
  3060. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3061. &frev, &crev, &data_offset)) {
  3062. vram_info = (union vram_info *)
  3063. (rdev->mode_info.atom_context->bios + data_offset);
  3064. switch (frev) {
  3065. case 1:
  3066. switch (crev) {
  3067. case 3:
  3068. /* r6xx */
  3069. if (module_index < vram_info->v1_3.ucNumOfVRAMModule) {
  3070. ATOM_VRAM_MODULE_V3 *vram_module =
  3071. (ATOM_VRAM_MODULE_V3 *)vram_info->v1_3.aVramInfo;
  3072. p = (u8 *)vram_info->v1_3.aVramInfo;
  3073. for (i = 0; i < module_index; i++) {
  3074. vram_module = (ATOM_VRAM_MODULE_V3 *)p;
  3075. if (le16_to_cpu(vram_module->usSize) == 0)
  3076. return -EINVAL;
  3077. p += le16_to_cpu(vram_module->usSize);
  3078. }
  3079. mem_info->mem_vendor = vram_module->asMemory.ucMemoryVenderID & 0xf;
  3080. mem_info->mem_type = vram_module->asMemory.ucMemoryType & 0xf0;
  3081. } else
  3082. return -EINVAL;
  3083. break;
  3084. case 4:
  3085. /* r7xx, evergreen */
  3086. if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
  3087. ATOM_VRAM_MODULE_V4 *vram_module =
  3088. (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
  3089. p = (u8 *)vram_info->v1_4.aVramInfo;
  3090. for (i = 0; i < module_index; i++) {
  3091. vram_module = (ATOM_VRAM_MODULE_V4 *)p;
  3092. if (le16_to_cpu(vram_module->usModuleSize) == 0)
  3093. return -EINVAL;
  3094. p += le16_to_cpu(vram_module->usModuleSize);
  3095. }
  3096. mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
  3097. mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
  3098. } else
  3099. return -EINVAL;
  3100. break;
  3101. default:
  3102. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3103. return -EINVAL;
  3104. }
  3105. break;
  3106. case 2:
  3107. switch (crev) {
  3108. case 1:
  3109. /* ni */
  3110. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  3111. ATOM_VRAM_MODULE_V7 *vram_module =
  3112. (ATOM_VRAM_MODULE_V7 *)vram_info->v2_1.aVramInfo;
  3113. p = (u8 *)vram_info->v2_1.aVramInfo;
  3114. for (i = 0; i < module_index; i++) {
  3115. vram_module = (ATOM_VRAM_MODULE_V7 *)p;
  3116. if (le16_to_cpu(vram_module->usModuleSize) == 0)
  3117. return -EINVAL;
  3118. p += le16_to_cpu(vram_module->usModuleSize);
  3119. }
  3120. mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
  3121. mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
  3122. } else
  3123. return -EINVAL;
  3124. break;
  3125. default:
  3126. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3127. return -EINVAL;
  3128. }
  3129. break;
  3130. default:
  3131. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3132. return -EINVAL;
  3133. }
  3134. return 0;
  3135. }
  3136. return -EINVAL;
  3137. }
  3138. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  3139. bool gddr5, u8 module_index,
  3140. struct atom_memory_clock_range_table *mclk_range_table)
  3141. {
  3142. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  3143. u8 frev, crev, i;
  3144. u16 data_offset, size;
  3145. union vram_info *vram_info;
  3146. u32 mem_timing_size = gddr5 ?
  3147. sizeof(ATOM_MEMORY_TIMING_FORMAT_V2) : sizeof(ATOM_MEMORY_TIMING_FORMAT);
  3148. u8 *p;
  3149. memset(mclk_range_table, 0, sizeof(struct atom_memory_clock_range_table));
  3150. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3151. &frev, &crev, &data_offset)) {
  3152. vram_info = (union vram_info *)
  3153. (rdev->mode_info.atom_context->bios + data_offset);
  3154. switch (frev) {
  3155. case 1:
  3156. switch (crev) {
  3157. case 3:
  3158. DRM_ERROR("old table version %d, %d\n", frev, crev);
  3159. return -EINVAL;
  3160. case 4:
  3161. /* r7xx, evergreen */
  3162. if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
  3163. ATOM_VRAM_MODULE_V4 *vram_module =
  3164. (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
  3165. ATOM_MEMORY_TIMING_FORMAT *format;
  3166. p = (u8 *)vram_info->v1_4.aVramInfo;
  3167. for (i = 0; i < module_index; i++) {
  3168. vram_module = (ATOM_VRAM_MODULE_V4 *)p;
  3169. if (le16_to_cpu(vram_module->usModuleSize) == 0)
  3170. return -EINVAL;
  3171. p += le16_to_cpu(vram_module->usModuleSize);
  3172. }
  3173. mclk_range_table->num_entries = (u8)
  3174. ((vram_module->usModuleSize - offsetof(ATOM_VRAM_MODULE_V4, asMemTiming)) /
  3175. mem_timing_size);
  3176. p = (u8 *)vram_module->asMemTiming;
  3177. for (i = 0; i < mclk_range_table->num_entries; i++) {
  3178. format = (ATOM_MEMORY_TIMING_FORMAT *)p;
  3179. mclk_range_table->mclk[i] = format->ulClkRange;
  3180. p += mem_timing_size;
  3181. }
  3182. } else
  3183. return -EINVAL;
  3184. break;
  3185. default:
  3186. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3187. return -EINVAL;
  3188. }
  3189. break;
  3190. case 2:
  3191. DRM_ERROR("new table version %d, %d\n", frev, crev);
  3192. return -EINVAL;
  3193. default:
  3194. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3195. return -EINVAL;
  3196. }
  3197. return 0;
  3198. }
  3199. return -EINVAL;
  3200. }
  3201. #define MEM_ID_MASK 0xff000000
  3202. #define MEM_ID_SHIFT 24
  3203. #define CLOCK_RANGE_MASK 0x00ffffff
  3204. #define CLOCK_RANGE_SHIFT 0
  3205. #define LOW_NIBBLE_MASK 0xf
  3206. #define DATA_EQU_PREV 0
  3207. #define DATA_FROM_TABLE 4
  3208. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  3209. u8 module_index,
  3210. struct atom_mc_reg_table *reg_table)
  3211. {
  3212. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  3213. u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
  3214. u32 i = 0, j;
  3215. u16 data_offset, size;
  3216. union vram_info *vram_info;
  3217. memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
  3218. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3219. &frev, &crev, &data_offset)) {
  3220. vram_info = (union vram_info *)
  3221. (rdev->mode_info.atom_context->bios + data_offset);
  3222. switch (frev) {
  3223. case 1:
  3224. DRM_ERROR("old table version %d, %d\n", frev, crev);
  3225. return -EINVAL;
  3226. case 2:
  3227. switch (crev) {
  3228. case 1:
  3229. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  3230. ATOM_INIT_REG_BLOCK *reg_block =
  3231. (ATOM_INIT_REG_BLOCK *)
  3232. ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
  3233. ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
  3234. (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  3235. ((u8 *)reg_block + (2 * sizeof(u16)) +
  3236. le16_to_cpu(reg_block->usRegIndexTblSize));
  3237. num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
  3238. sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
  3239. if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
  3240. return -EINVAL;
  3241. while (!(reg_block->asRegIndexBuf[i].ucPreRegDataLength & ACCESS_PLACEHOLDER) &&
  3242. (i < num_entries)) {
  3243. reg_table->mc_reg_address[i].s1 =
  3244. (u16)(reg_block->asRegIndexBuf[i].usRegIndex);
  3245. reg_table->mc_reg_address[i].pre_reg_data =
  3246. (u8)(reg_block->asRegIndexBuf[i].ucPreRegDataLength);
  3247. i++;
  3248. }
  3249. reg_table->last = i;
  3250. while ((*(u32 *)reg_data != END_OF_REG_DATA_BLOCK) &&
  3251. (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
  3252. t_mem_id = (u8)((*(u32 *)reg_data & MEM_ID_MASK) >> MEM_ID_SHIFT);
  3253. if (module_index == t_mem_id) {
  3254. reg_table->mc_reg_table_entry[num_ranges].mclk_max =
  3255. (u32)((*(u32 *)reg_data & CLOCK_RANGE_MASK) >> CLOCK_RANGE_SHIFT);
  3256. for (i = 0, j = 1; i < reg_table->last; i++) {
  3257. if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
  3258. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  3259. (u32)*((u32 *)reg_data + j);
  3260. j++;
  3261. } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
  3262. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  3263. reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
  3264. }
  3265. }
  3266. num_ranges++;
  3267. }
  3268. reg_data += reg_block->usRegDataBlkSize;
  3269. }
  3270. if (*(u32 *)reg_data != END_OF_REG_DATA_BLOCK)
  3271. return -EINVAL;
  3272. reg_table->num_entries = num_ranges;
  3273. } else
  3274. return -EINVAL;
  3275. break;
  3276. default:
  3277. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3278. return -EINVAL;
  3279. }
  3280. break;
  3281. default:
  3282. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  3283. return -EINVAL;
  3284. }
  3285. return 0;
  3286. }
  3287. return -EINVAL;
  3288. }
  3289. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  3290. {
  3291. struct radeon_device *rdev = dev->dev_private;
  3292. uint32_t bios_2_scratch, bios_6_scratch;
  3293. if (rdev->family >= CHIP_R600) {
  3294. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  3295. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  3296. } else {
  3297. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  3298. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  3299. }
  3300. /* let the bios control the backlight */
  3301. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  3302. /* tell the bios not to handle mode switching */
  3303. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  3304. if (rdev->family >= CHIP_R600) {
  3305. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  3306. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  3307. } else {
  3308. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  3309. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  3310. }
  3311. }
  3312. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  3313. {
  3314. uint32_t scratch_reg;
  3315. int i;
  3316. if (rdev->family >= CHIP_R600)
  3317. scratch_reg = R600_BIOS_0_SCRATCH;
  3318. else
  3319. scratch_reg = RADEON_BIOS_0_SCRATCH;
  3320. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  3321. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  3322. }
  3323. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  3324. {
  3325. uint32_t scratch_reg;
  3326. int i;
  3327. if (rdev->family >= CHIP_R600)
  3328. scratch_reg = R600_BIOS_0_SCRATCH;
  3329. else
  3330. scratch_reg = RADEON_BIOS_0_SCRATCH;
  3331. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  3332. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  3333. }
  3334. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  3335. {
  3336. struct drm_device *dev = encoder->dev;
  3337. struct radeon_device *rdev = dev->dev_private;
  3338. uint32_t bios_6_scratch;
  3339. if (rdev->family >= CHIP_R600)
  3340. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  3341. else
  3342. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  3343. if (lock) {
  3344. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  3345. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  3346. } else {
  3347. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  3348. bios_6_scratch |= ATOM_S6_ACC_MODE;
  3349. }
  3350. if (rdev->family >= CHIP_R600)
  3351. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  3352. else
  3353. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  3354. }
  3355. /* at some point we may want to break this out into individual functions */
  3356. void
  3357. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  3358. struct drm_encoder *encoder,
  3359. bool connected)
  3360. {
  3361. struct drm_device *dev = connector->dev;
  3362. struct radeon_device *rdev = dev->dev_private;
  3363. struct radeon_connector *radeon_connector =
  3364. to_radeon_connector(connector);
  3365. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  3366. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  3367. if (rdev->family >= CHIP_R600) {
  3368. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  3369. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  3370. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  3371. } else {
  3372. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  3373. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  3374. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  3375. }
  3376. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  3377. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  3378. if (connected) {
  3379. DRM_DEBUG_KMS("TV1 connected\n");
  3380. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  3381. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  3382. } else {
  3383. DRM_DEBUG_KMS("TV1 disconnected\n");
  3384. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  3385. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  3386. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  3387. }
  3388. }
  3389. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  3390. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  3391. if (connected) {
  3392. DRM_DEBUG_KMS("CV connected\n");
  3393. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  3394. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  3395. } else {
  3396. DRM_DEBUG_KMS("CV disconnected\n");
  3397. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  3398. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  3399. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  3400. }
  3401. }
  3402. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  3403. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  3404. if (connected) {
  3405. DRM_DEBUG_KMS("LCD1 connected\n");
  3406. bios_0_scratch |= ATOM_S0_LCD1;
  3407. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  3408. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  3409. } else {
  3410. DRM_DEBUG_KMS("LCD1 disconnected\n");
  3411. bios_0_scratch &= ~ATOM_S0_LCD1;
  3412. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  3413. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  3414. }
  3415. }
  3416. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  3417. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  3418. if (connected) {
  3419. DRM_DEBUG_KMS("CRT1 connected\n");
  3420. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  3421. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  3422. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  3423. } else {
  3424. DRM_DEBUG_KMS("CRT1 disconnected\n");
  3425. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  3426. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  3427. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  3428. }
  3429. }
  3430. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  3431. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  3432. if (connected) {
  3433. DRM_DEBUG_KMS("CRT2 connected\n");
  3434. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  3435. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  3436. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  3437. } else {
  3438. DRM_DEBUG_KMS("CRT2 disconnected\n");
  3439. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  3440. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  3441. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  3442. }
  3443. }
  3444. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  3445. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  3446. if (connected) {
  3447. DRM_DEBUG_KMS("DFP1 connected\n");
  3448. bios_0_scratch |= ATOM_S0_DFP1;
  3449. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  3450. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  3451. } else {
  3452. DRM_DEBUG_KMS("DFP1 disconnected\n");
  3453. bios_0_scratch &= ~ATOM_S0_DFP1;
  3454. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  3455. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  3456. }
  3457. }
  3458. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  3459. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  3460. if (connected) {
  3461. DRM_DEBUG_KMS("DFP2 connected\n");
  3462. bios_0_scratch |= ATOM_S0_DFP2;
  3463. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  3464. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  3465. } else {
  3466. DRM_DEBUG_KMS("DFP2 disconnected\n");
  3467. bios_0_scratch &= ~ATOM_S0_DFP2;
  3468. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  3469. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  3470. }
  3471. }
  3472. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  3473. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  3474. if (connected) {
  3475. DRM_DEBUG_KMS("DFP3 connected\n");
  3476. bios_0_scratch |= ATOM_S0_DFP3;
  3477. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  3478. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  3479. } else {
  3480. DRM_DEBUG_KMS("DFP3 disconnected\n");
  3481. bios_0_scratch &= ~ATOM_S0_DFP3;
  3482. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  3483. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  3484. }
  3485. }
  3486. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  3487. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  3488. if (connected) {
  3489. DRM_DEBUG_KMS("DFP4 connected\n");
  3490. bios_0_scratch |= ATOM_S0_DFP4;
  3491. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  3492. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  3493. } else {
  3494. DRM_DEBUG_KMS("DFP4 disconnected\n");
  3495. bios_0_scratch &= ~ATOM_S0_DFP4;
  3496. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  3497. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  3498. }
  3499. }
  3500. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  3501. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  3502. if (connected) {
  3503. DRM_DEBUG_KMS("DFP5 connected\n");
  3504. bios_0_scratch |= ATOM_S0_DFP5;
  3505. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  3506. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  3507. } else {
  3508. DRM_DEBUG_KMS("DFP5 disconnected\n");
  3509. bios_0_scratch &= ~ATOM_S0_DFP5;
  3510. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  3511. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  3512. }
  3513. }
  3514. if ((radeon_encoder->devices & ATOM_DEVICE_DFP6_SUPPORT) &&
  3515. (radeon_connector->devices & ATOM_DEVICE_DFP6_SUPPORT)) {
  3516. if (connected) {
  3517. DRM_DEBUG_KMS("DFP6 connected\n");
  3518. bios_0_scratch |= ATOM_S0_DFP6;
  3519. bios_3_scratch |= ATOM_S3_DFP6_ACTIVE;
  3520. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP6;
  3521. } else {
  3522. DRM_DEBUG_KMS("DFP6 disconnected\n");
  3523. bios_0_scratch &= ~ATOM_S0_DFP6;
  3524. bios_3_scratch &= ~ATOM_S3_DFP6_ACTIVE;
  3525. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP6;
  3526. }
  3527. }
  3528. if (rdev->family >= CHIP_R600) {
  3529. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  3530. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  3531. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  3532. } else {
  3533. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  3534. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  3535. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  3536. }
  3537. }
  3538. void
  3539. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  3540. {
  3541. struct drm_device *dev = encoder->dev;
  3542. struct radeon_device *rdev = dev->dev_private;
  3543. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  3544. uint32_t bios_3_scratch;
  3545. if (ASIC_IS_DCE4(rdev))
  3546. return;
  3547. if (rdev->family >= CHIP_R600)
  3548. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  3549. else
  3550. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  3551. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  3552. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  3553. bios_3_scratch |= (crtc << 18);
  3554. }
  3555. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  3556. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  3557. bios_3_scratch |= (crtc << 24);
  3558. }
  3559. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  3560. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  3561. bios_3_scratch |= (crtc << 16);
  3562. }
  3563. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  3564. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  3565. bios_3_scratch |= (crtc << 20);
  3566. }
  3567. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  3568. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  3569. bios_3_scratch |= (crtc << 17);
  3570. }
  3571. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  3572. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  3573. bios_3_scratch |= (crtc << 19);
  3574. }
  3575. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  3576. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  3577. bios_3_scratch |= (crtc << 23);
  3578. }
  3579. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  3580. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  3581. bios_3_scratch |= (crtc << 25);
  3582. }
  3583. if (rdev->family >= CHIP_R600)
  3584. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  3585. else
  3586. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  3587. }
  3588. void
  3589. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  3590. {
  3591. struct drm_device *dev = encoder->dev;
  3592. struct radeon_device *rdev = dev->dev_private;
  3593. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  3594. uint32_t bios_2_scratch;
  3595. if (ASIC_IS_DCE4(rdev))
  3596. return;
  3597. if (rdev->family >= CHIP_R600)
  3598. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  3599. else
  3600. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  3601. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  3602. if (on)
  3603. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  3604. else
  3605. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  3606. }
  3607. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  3608. if (on)
  3609. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  3610. else
  3611. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  3612. }
  3613. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  3614. if (on)
  3615. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  3616. else
  3617. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  3618. }
  3619. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  3620. if (on)
  3621. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  3622. else
  3623. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  3624. }
  3625. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  3626. if (on)
  3627. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  3628. else
  3629. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  3630. }
  3631. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  3632. if (on)
  3633. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  3634. else
  3635. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  3636. }
  3637. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  3638. if (on)
  3639. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  3640. else
  3641. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  3642. }
  3643. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  3644. if (on)
  3645. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  3646. else
  3647. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  3648. }
  3649. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  3650. if (on)
  3651. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  3652. else
  3653. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  3654. }
  3655. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  3656. if (on)
  3657. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  3658. else
  3659. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  3660. }
  3661. if (rdev->family >= CHIP_R600)
  3662. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  3663. else
  3664. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  3665. }