radeon_asic.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. /* helper to disable agp */
  133. /**
  134. * radeon_agp_disable - AGP disable helper function
  135. *
  136. * @rdev: radeon device pointer
  137. *
  138. * Removes AGP flags and changes the gart callbacks on AGP
  139. * cards when using the internal gart rather than AGP (all asics).
  140. */
  141. void radeon_agp_disable(struct radeon_device *rdev)
  142. {
  143. rdev->flags &= ~RADEON_IS_AGP;
  144. if (rdev->family >= CHIP_R600) {
  145. DRM_INFO("Forcing AGP to PCIE mode\n");
  146. rdev->flags |= RADEON_IS_PCIE;
  147. } else if (rdev->family >= CHIP_RV515 ||
  148. rdev->family == CHIP_RV380 ||
  149. rdev->family == CHIP_RV410 ||
  150. rdev->family == CHIP_R423) {
  151. DRM_INFO("Forcing AGP to PCIE mode\n");
  152. rdev->flags |= RADEON_IS_PCIE;
  153. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  154. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  155. } else {
  156. DRM_INFO("Forcing AGP to PCI mode\n");
  157. rdev->flags |= RADEON_IS_PCI;
  158. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  159. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  160. }
  161. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  162. }
  163. /*
  164. * ASIC
  165. */
  166. static struct radeon_asic r100_asic = {
  167. .init = &r100_init,
  168. .fini = &r100_fini,
  169. .suspend = &r100_suspend,
  170. .resume = &r100_resume,
  171. .vga_set_state = &r100_vga_set_state,
  172. .asic_reset = &r100_asic_reset,
  173. .ioctl_wait_idle = NULL,
  174. .gui_idle = &r100_gui_idle,
  175. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  176. .gart = {
  177. .tlb_flush = &r100_pci_gart_tlb_flush,
  178. .set_page = &r100_pci_gart_set_page,
  179. },
  180. .ring = {
  181. [RADEON_RING_TYPE_GFX_INDEX] = {
  182. .ib_execute = &r100_ring_ib_execute,
  183. .emit_fence = &r100_fence_ring_emit,
  184. .emit_semaphore = &r100_semaphore_ring_emit,
  185. .cs_parse = &r100_cs_parse,
  186. .ring_start = &r100_ring_start,
  187. .ring_test = &r100_ring_test,
  188. .ib_test = &r100_ib_test,
  189. .is_lockup = &r100_gpu_is_lockup,
  190. .get_rptr = &radeon_ring_generic_get_rptr,
  191. .get_wptr = &radeon_ring_generic_get_wptr,
  192. .set_wptr = &radeon_ring_generic_set_wptr,
  193. }
  194. },
  195. .irq = {
  196. .set = &r100_irq_set,
  197. .process = &r100_irq_process,
  198. },
  199. .display = {
  200. .bandwidth_update = &r100_bandwidth_update,
  201. .get_vblank_counter = &r100_get_vblank_counter,
  202. .wait_for_vblank = &r100_wait_for_vblank,
  203. .set_backlight_level = &radeon_legacy_set_backlight_level,
  204. .get_backlight_level = &radeon_legacy_get_backlight_level,
  205. },
  206. .copy = {
  207. .blit = &r100_copy_blit,
  208. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  209. .dma = NULL,
  210. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  211. .copy = &r100_copy_blit,
  212. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  213. },
  214. .surface = {
  215. .set_reg = r100_set_surface_reg,
  216. .clear_reg = r100_clear_surface_reg,
  217. },
  218. .hpd = {
  219. .init = &r100_hpd_init,
  220. .fini = &r100_hpd_fini,
  221. .sense = &r100_hpd_sense,
  222. .set_polarity = &r100_hpd_set_polarity,
  223. },
  224. .pm = {
  225. .misc = &r100_pm_misc,
  226. .prepare = &r100_pm_prepare,
  227. .finish = &r100_pm_finish,
  228. .init_profile = &r100_pm_init_profile,
  229. .get_dynpm_state = &r100_pm_get_dynpm_state,
  230. .get_engine_clock = &radeon_legacy_get_engine_clock,
  231. .set_engine_clock = &radeon_legacy_set_engine_clock,
  232. .get_memory_clock = &radeon_legacy_get_memory_clock,
  233. .set_memory_clock = NULL,
  234. .get_pcie_lanes = NULL,
  235. .set_pcie_lanes = NULL,
  236. .set_clock_gating = &radeon_legacy_set_clock_gating,
  237. },
  238. .pflip = {
  239. .pre_page_flip = &r100_pre_page_flip,
  240. .page_flip = &r100_page_flip,
  241. .post_page_flip = &r100_post_page_flip,
  242. },
  243. };
  244. static struct radeon_asic r200_asic = {
  245. .init = &r100_init,
  246. .fini = &r100_fini,
  247. .suspend = &r100_suspend,
  248. .resume = &r100_resume,
  249. .vga_set_state = &r100_vga_set_state,
  250. .asic_reset = &r100_asic_reset,
  251. .ioctl_wait_idle = NULL,
  252. .gui_idle = &r100_gui_idle,
  253. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  254. .gart = {
  255. .tlb_flush = &r100_pci_gart_tlb_flush,
  256. .set_page = &r100_pci_gart_set_page,
  257. },
  258. .ring = {
  259. [RADEON_RING_TYPE_GFX_INDEX] = {
  260. .ib_execute = &r100_ring_ib_execute,
  261. .emit_fence = &r100_fence_ring_emit,
  262. .emit_semaphore = &r100_semaphore_ring_emit,
  263. .cs_parse = &r100_cs_parse,
  264. .ring_start = &r100_ring_start,
  265. .ring_test = &r100_ring_test,
  266. .ib_test = &r100_ib_test,
  267. .is_lockup = &r100_gpu_is_lockup,
  268. .get_rptr = &radeon_ring_generic_get_rptr,
  269. .get_wptr = &radeon_ring_generic_get_wptr,
  270. .set_wptr = &radeon_ring_generic_set_wptr,
  271. }
  272. },
  273. .irq = {
  274. .set = &r100_irq_set,
  275. .process = &r100_irq_process,
  276. },
  277. .display = {
  278. .bandwidth_update = &r100_bandwidth_update,
  279. .get_vblank_counter = &r100_get_vblank_counter,
  280. .wait_for_vblank = &r100_wait_for_vblank,
  281. .set_backlight_level = &radeon_legacy_set_backlight_level,
  282. .get_backlight_level = &radeon_legacy_get_backlight_level,
  283. },
  284. .copy = {
  285. .blit = &r100_copy_blit,
  286. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  287. .dma = &r200_copy_dma,
  288. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  289. .copy = &r100_copy_blit,
  290. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  291. },
  292. .surface = {
  293. .set_reg = r100_set_surface_reg,
  294. .clear_reg = r100_clear_surface_reg,
  295. },
  296. .hpd = {
  297. .init = &r100_hpd_init,
  298. .fini = &r100_hpd_fini,
  299. .sense = &r100_hpd_sense,
  300. .set_polarity = &r100_hpd_set_polarity,
  301. },
  302. .pm = {
  303. .misc = &r100_pm_misc,
  304. .prepare = &r100_pm_prepare,
  305. .finish = &r100_pm_finish,
  306. .init_profile = &r100_pm_init_profile,
  307. .get_dynpm_state = &r100_pm_get_dynpm_state,
  308. .get_engine_clock = &radeon_legacy_get_engine_clock,
  309. .set_engine_clock = &radeon_legacy_set_engine_clock,
  310. .get_memory_clock = &radeon_legacy_get_memory_clock,
  311. .set_memory_clock = NULL,
  312. .get_pcie_lanes = NULL,
  313. .set_pcie_lanes = NULL,
  314. .set_clock_gating = &radeon_legacy_set_clock_gating,
  315. },
  316. .pflip = {
  317. .pre_page_flip = &r100_pre_page_flip,
  318. .page_flip = &r100_page_flip,
  319. .post_page_flip = &r100_post_page_flip,
  320. },
  321. };
  322. static struct radeon_asic r300_asic = {
  323. .init = &r300_init,
  324. .fini = &r300_fini,
  325. .suspend = &r300_suspend,
  326. .resume = &r300_resume,
  327. .vga_set_state = &r100_vga_set_state,
  328. .asic_reset = &r300_asic_reset,
  329. .ioctl_wait_idle = NULL,
  330. .gui_idle = &r100_gui_idle,
  331. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  332. .gart = {
  333. .tlb_flush = &r100_pci_gart_tlb_flush,
  334. .set_page = &r100_pci_gart_set_page,
  335. },
  336. .ring = {
  337. [RADEON_RING_TYPE_GFX_INDEX] = {
  338. .ib_execute = &r100_ring_ib_execute,
  339. .emit_fence = &r300_fence_ring_emit,
  340. .emit_semaphore = &r100_semaphore_ring_emit,
  341. .cs_parse = &r300_cs_parse,
  342. .ring_start = &r300_ring_start,
  343. .ring_test = &r100_ring_test,
  344. .ib_test = &r100_ib_test,
  345. .is_lockup = &r100_gpu_is_lockup,
  346. .get_rptr = &radeon_ring_generic_get_rptr,
  347. .get_wptr = &radeon_ring_generic_get_wptr,
  348. .set_wptr = &radeon_ring_generic_set_wptr,
  349. }
  350. },
  351. .irq = {
  352. .set = &r100_irq_set,
  353. .process = &r100_irq_process,
  354. },
  355. .display = {
  356. .bandwidth_update = &r100_bandwidth_update,
  357. .get_vblank_counter = &r100_get_vblank_counter,
  358. .wait_for_vblank = &r100_wait_for_vblank,
  359. .set_backlight_level = &radeon_legacy_set_backlight_level,
  360. .get_backlight_level = &radeon_legacy_get_backlight_level,
  361. },
  362. .copy = {
  363. .blit = &r100_copy_blit,
  364. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  365. .dma = &r200_copy_dma,
  366. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  367. .copy = &r100_copy_blit,
  368. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  369. },
  370. .surface = {
  371. .set_reg = r100_set_surface_reg,
  372. .clear_reg = r100_clear_surface_reg,
  373. },
  374. .hpd = {
  375. .init = &r100_hpd_init,
  376. .fini = &r100_hpd_fini,
  377. .sense = &r100_hpd_sense,
  378. .set_polarity = &r100_hpd_set_polarity,
  379. },
  380. .pm = {
  381. .misc = &r100_pm_misc,
  382. .prepare = &r100_pm_prepare,
  383. .finish = &r100_pm_finish,
  384. .init_profile = &r100_pm_init_profile,
  385. .get_dynpm_state = &r100_pm_get_dynpm_state,
  386. .get_engine_clock = &radeon_legacy_get_engine_clock,
  387. .set_engine_clock = &radeon_legacy_set_engine_clock,
  388. .get_memory_clock = &radeon_legacy_get_memory_clock,
  389. .set_memory_clock = NULL,
  390. .get_pcie_lanes = &rv370_get_pcie_lanes,
  391. .set_pcie_lanes = &rv370_set_pcie_lanes,
  392. .set_clock_gating = &radeon_legacy_set_clock_gating,
  393. },
  394. .pflip = {
  395. .pre_page_flip = &r100_pre_page_flip,
  396. .page_flip = &r100_page_flip,
  397. .post_page_flip = &r100_post_page_flip,
  398. },
  399. };
  400. static struct radeon_asic r300_asic_pcie = {
  401. .init = &r300_init,
  402. .fini = &r300_fini,
  403. .suspend = &r300_suspend,
  404. .resume = &r300_resume,
  405. .vga_set_state = &r100_vga_set_state,
  406. .asic_reset = &r300_asic_reset,
  407. .ioctl_wait_idle = NULL,
  408. .gui_idle = &r100_gui_idle,
  409. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  410. .gart = {
  411. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  412. .set_page = &rv370_pcie_gart_set_page,
  413. },
  414. .ring = {
  415. [RADEON_RING_TYPE_GFX_INDEX] = {
  416. .ib_execute = &r100_ring_ib_execute,
  417. .emit_fence = &r300_fence_ring_emit,
  418. .emit_semaphore = &r100_semaphore_ring_emit,
  419. .cs_parse = &r300_cs_parse,
  420. .ring_start = &r300_ring_start,
  421. .ring_test = &r100_ring_test,
  422. .ib_test = &r100_ib_test,
  423. .is_lockup = &r100_gpu_is_lockup,
  424. .get_rptr = &radeon_ring_generic_get_rptr,
  425. .get_wptr = &radeon_ring_generic_get_wptr,
  426. .set_wptr = &radeon_ring_generic_set_wptr,
  427. }
  428. },
  429. .irq = {
  430. .set = &r100_irq_set,
  431. .process = &r100_irq_process,
  432. },
  433. .display = {
  434. .bandwidth_update = &r100_bandwidth_update,
  435. .get_vblank_counter = &r100_get_vblank_counter,
  436. .wait_for_vblank = &r100_wait_for_vblank,
  437. .set_backlight_level = &radeon_legacy_set_backlight_level,
  438. .get_backlight_level = &radeon_legacy_get_backlight_level,
  439. },
  440. .copy = {
  441. .blit = &r100_copy_blit,
  442. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  443. .dma = &r200_copy_dma,
  444. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  445. .copy = &r100_copy_blit,
  446. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  447. },
  448. .surface = {
  449. .set_reg = r100_set_surface_reg,
  450. .clear_reg = r100_clear_surface_reg,
  451. },
  452. .hpd = {
  453. .init = &r100_hpd_init,
  454. .fini = &r100_hpd_fini,
  455. .sense = &r100_hpd_sense,
  456. .set_polarity = &r100_hpd_set_polarity,
  457. },
  458. .pm = {
  459. .misc = &r100_pm_misc,
  460. .prepare = &r100_pm_prepare,
  461. .finish = &r100_pm_finish,
  462. .init_profile = &r100_pm_init_profile,
  463. .get_dynpm_state = &r100_pm_get_dynpm_state,
  464. .get_engine_clock = &radeon_legacy_get_engine_clock,
  465. .set_engine_clock = &radeon_legacy_set_engine_clock,
  466. .get_memory_clock = &radeon_legacy_get_memory_clock,
  467. .set_memory_clock = NULL,
  468. .get_pcie_lanes = &rv370_get_pcie_lanes,
  469. .set_pcie_lanes = &rv370_set_pcie_lanes,
  470. .set_clock_gating = &radeon_legacy_set_clock_gating,
  471. },
  472. .pflip = {
  473. .pre_page_flip = &r100_pre_page_flip,
  474. .page_flip = &r100_page_flip,
  475. .post_page_flip = &r100_post_page_flip,
  476. },
  477. };
  478. static struct radeon_asic r420_asic = {
  479. .init = &r420_init,
  480. .fini = &r420_fini,
  481. .suspend = &r420_suspend,
  482. .resume = &r420_resume,
  483. .vga_set_state = &r100_vga_set_state,
  484. .asic_reset = &r300_asic_reset,
  485. .ioctl_wait_idle = NULL,
  486. .gui_idle = &r100_gui_idle,
  487. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  488. .gart = {
  489. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  490. .set_page = &rv370_pcie_gart_set_page,
  491. },
  492. .ring = {
  493. [RADEON_RING_TYPE_GFX_INDEX] = {
  494. .ib_execute = &r100_ring_ib_execute,
  495. .emit_fence = &r300_fence_ring_emit,
  496. .emit_semaphore = &r100_semaphore_ring_emit,
  497. .cs_parse = &r300_cs_parse,
  498. .ring_start = &r300_ring_start,
  499. .ring_test = &r100_ring_test,
  500. .ib_test = &r100_ib_test,
  501. .is_lockup = &r100_gpu_is_lockup,
  502. .get_rptr = &radeon_ring_generic_get_rptr,
  503. .get_wptr = &radeon_ring_generic_get_wptr,
  504. .set_wptr = &radeon_ring_generic_set_wptr,
  505. }
  506. },
  507. .irq = {
  508. .set = &r100_irq_set,
  509. .process = &r100_irq_process,
  510. },
  511. .display = {
  512. .bandwidth_update = &r100_bandwidth_update,
  513. .get_vblank_counter = &r100_get_vblank_counter,
  514. .wait_for_vblank = &r100_wait_for_vblank,
  515. .set_backlight_level = &atombios_set_backlight_level,
  516. .get_backlight_level = &atombios_get_backlight_level,
  517. },
  518. .copy = {
  519. .blit = &r100_copy_blit,
  520. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  521. .dma = &r200_copy_dma,
  522. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  523. .copy = &r100_copy_blit,
  524. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  525. },
  526. .surface = {
  527. .set_reg = r100_set_surface_reg,
  528. .clear_reg = r100_clear_surface_reg,
  529. },
  530. .hpd = {
  531. .init = &r100_hpd_init,
  532. .fini = &r100_hpd_fini,
  533. .sense = &r100_hpd_sense,
  534. .set_polarity = &r100_hpd_set_polarity,
  535. },
  536. .pm = {
  537. .misc = &r100_pm_misc,
  538. .prepare = &r100_pm_prepare,
  539. .finish = &r100_pm_finish,
  540. .init_profile = &r420_pm_init_profile,
  541. .get_dynpm_state = &r100_pm_get_dynpm_state,
  542. .get_engine_clock = &radeon_atom_get_engine_clock,
  543. .set_engine_clock = &radeon_atom_set_engine_clock,
  544. .get_memory_clock = &radeon_atom_get_memory_clock,
  545. .set_memory_clock = &radeon_atom_set_memory_clock,
  546. .get_pcie_lanes = &rv370_get_pcie_lanes,
  547. .set_pcie_lanes = &rv370_set_pcie_lanes,
  548. .set_clock_gating = &radeon_atom_set_clock_gating,
  549. },
  550. .pflip = {
  551. .pre_page_flip = &r100_pre_page_flip,
  552. .page_flip = &r100_page_flip,
  553. .post_page_flip = &r100_post_page_flip,
  554. },
  555. };
  556. static struct radeon_asic rs400_asic = {
  557. .init = &rs400_init,
  558. .fini = &rs400_fini,
  559. .suspend = &rs400_suspend,
  560. .resume = &rs400_resume,
  561. .vga_set_state = &r100_vga_set_state,
  562. .asic_reset = &r300_asic_reset,
  563. .ioctl_wait_idle = NULL,
  564. .gui_idle = &r100_gui_idle,
  565. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  566. .gart = {
  567. .tlb_flush = &rs400_gart_tlb_flush,
  568. .set_page = &rs400_gart_set_page,
  569. },
  570. .ring = {
  571. [RADEON_RING_TYPE_GFX_INDEX] = {
  572. .ib_execute = &r100_ring_ib_execute,
  573. .emit_fence = &r300_fence_ring_emit,
  574. .emit_semaphore = &r100_semaphore_ring_emit,
  575. .cs_parse = &r300_cs_parse,
  576. .ring_start = &r300_ring_start,
  577. .ring_test = &r100_ring_test,
  578. .ib_test = &r100_ib_test,
  579. .is_lockup = &r100_gpu_is_lockup,
  580. .get_rptr = &radeon_ring_generic_get_rptr,
  581. .get_wptr = &radeon_ring_generic_get_wptr,
  582. .set_wptr = &radeon_ring_generic_set_wptr,
  583. }
  584. },
  585. .irq = {
  586. .set = &r100_irq_set,
  587. .process = &r100_irq_process,
  588. },
  589. .display = {
  590. .bandwidth_update = &r100_bandwidth_update,
  591. .get_vblank_counter = &r100_get_vblank_counter,
  592. .wait_for_vblank = &r100_wait_for_vblank,
  593. .set_backlight_level = &radeon_legacy_set_backlight_level,
  594. .get_backlight_level = &radeon_legacy_get_backlight_level,
  595. },
  596. .copy = {
  597. .blit = &r100_copy_blit,
  598. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  599. .dma = &r200_copy_dma,
  600. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  601. .copy = &r100_copy_blit,
  602. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  603. },
  604. .surface = {
  605. .set_reg = r100_set_surface_reg,
  606. .clear_reg = r100_clear_surface_reg,
  607. },
  608. .hpd = {
  609. .init = &r100_hpd_init,
  610. .fini = &r100_hpd_fini,
  611. .sense = &r100_hpd_sense,
  612. .set_polarity = &r100_hpd_set_polarity,
  613. },
  614. .pm = {
  615. .misc = &r100_pm_misc,
  616. .prepare = &r100_pm_prepare,
  617. .finish = &r100_pm_finish,
  618. .init_profile = &r100_pm_init_profile,
  619. .get_dynpm_state = &r100_pm_get_dynpm_state,
  620. .get_engine_clock = &radeon_legacy_get_engine_clock,
  621. .set_engine_clock = &radeon_legacy_set_engine_clock,
  622. .get_memory_clock = &radeon_legacy_get_memory_clock,
  623. .set_memory_clock = NULL,
  624. .get_pcie_lanes = NULL,
  625. .set_pcie_lanes = NULL,
  626. .set_clock_gating = &radeon_legacy_set_clock_gating,
  627. },
  628. .pflip = {
  629. .pre_page_flip = &r100_pre_page_flip,
  630. .page_flip = &r100_page_flip,
  631. .post_page_flip = &r100_post_page_flip,
  632. },
  633. };
  634. static struct radeon_asic rs600_asic = {
  635. .init = &rs600_init,
  636. .fini = &rs600_fini,
  637. .suspend = &rs600_suspend,
  638. .resume = &rs600_resume,
  639. .vga_set_state = &r100_vga_set_state,
  640. .asic_reset = &rs600_asic_reset,
  641. .ioctl_wait_idle = NULL,
  642. .gui_idle = &r100_gui_idle,
  643. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  644. .gart = {
  645. .tlb_flush = &rs600_gart_tlb_flush,
  646. .set_page = &rs600_gart_set_page,
  647. },
  648. .ring = {
  649. [RADEON_RING_TYPE_GFX_INDEX] = {
  650. .ib_execute = &r100_ring_ib_execute,
  651. .emit_fence = &r300_fence_ring_emit,
  652. .emit_semaphore = &r100_semaphore_ring_emit,
  653. .cs_parse = &r300_cs_parse,
  654. .ring_start = &r300_ring_start,
  655. .ring_test = &r100_ring_test,
  656. .ib_test = &r100_ib_test,
  657. .is_lockup = &r100_gpu_is_lockup,
  658. .get_rptr = &radeon_ring_generic_get_rptr,
  659. .get_wptr = &radeon_ring_generic_get_wptr,
  660. .set_wptr = &radeon_ring_generic_set_wptr,
  661. }
  662. },
  663. .irq = {
  664. .set = &rs600_irq_set,
  665. .process = &rs600_irq_process,
  666. },
  667. .display = {
  668. .bandwidth_update = &rs600_bandwidth_update,
  669. .get_vblank_counter = &rs600_get_vblank_counter,
  670. .wait_for_vblank = &avivo_wait_for_vblank,
  671. .set_backlight_level = &atombios_set_backlight_level,
  672. .get_backlight_level = &atombios_get_backlight_level,
  673. .hdmi_enable = &r600_hdmi_enable,
  674. .hdmi_setmode = &r600_hdmi_setmode,
  675. },
  676. .copy = {
  677. .blit = &r100_copy_blit,
  678. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  679. .dma = &r200_copy_dma,
  680. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  681. .copy = &r100_copy_blit,
  682. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  683. },
  684. .surface = {
  685. .set_reg = r100_set_surface_reg,
  686. .clear_reg = r100_clear_surface_reg,
  687. },
  688. .hpd = {
  689. .init = &rs600_hpd_init,
  690. .fini = &rs600_hpd_fini,
  691. .sense = &rs600_hpd_sense,
  692. .set_polarity = &rs600_hpd_set_polarity,
  693. },
  694. .pm = {
  695. .misc = &rs600_pm_misc,
  696. .prepare = &rs600_pm_prepare,
  697. .finish = &rs600_pm_finish,
  698. .init_profile = &r420_pm_init_profile,
  699. .get_dynpm_state = &r100_pm_get_dynpm_state,
  700. .get_engine_clock = &radeon_atom_get_engine_clock,
  701. .set_engine_clock = &radeon_atom_set_engine_clock,
  702. .get_memory_clock = &radeon_atom_get_memory_clock,
  703. .set_memory_clock = &radeon_atom_set_memory_clock,
  704. .get_pcie_lanes = NULL,
  705. .set_pcie_lanes = NULL,
  706. .set_clock_gating = &radeon_atom_set_clock_gating,
  707. },
  708. .pflip = {
  709. .pre_page_flip = &rs600_pre_page_flip,
  710. .page_flip = &rs600_page_flip,
  711. .post_page_flip = &rs600_post_page_flip,
  712. },
  713. };
  714. static struct radeon_asic rs690_asic = {
  715. .init = &rs690_init,
  716. .fini = &rs690_fini,
  717. .suspend = &rs690_suspend,
  718. .resume = &rs690_resume,
  719. .vga_set_state = &r100_vga_set_state,
  720. .asic_reset = &rs600_asic_reset,
  721. .ioctl_wait_idle = NULL,
  722. .gui_idle = &r100_gui_idle,
  723. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  724. .gart = {
  725. .tlb_flush = &rs400_gart_tlb_flush,
  726. .set_page = &rs400_gart_set_page,
  727. },
  728. .ring = {
  729. [RADEON_RING_TYPE_GFX_INDEX] = {
  730. .ib_execute = &r100_ring_ib_execute,
  731. .emit_fence = &r300_fence_ring_emit,
  732. .emit_semaphore = &r100_semaphore_ring_emit,
  733. .cs_parse = &r300_cs_parse,
  734. .ring_start = &r300_ring_start,
  735. .ring_test = &r100_ring_test,
  736. .ib_test = &r100_ib_test,
  737. .is_lockup = &r100_gpu_is_lockup,
  738. .get_rptr = &radeon_ring_generic_get_rptr,
  739. .get_wptr = &radeon_ring_generic_get_wptr,
  740. .set_wptr = &radeon_ring_generic_set_wptr,
  741. }
  742. },
  743. .irq = {
  744. .set = &rs600_irq_set,
  745. .process = &rs600_irq_process,
  746. },
  747. .display = {
  748. .get_vblank_counter = &rs600_get_vblank_counter,
  749. .bandwidth_update = &rs690_bandwidth_update,
  750. .wait_for_vblank = &avivo_wait_for_vblank,
  751. .set_backlight_level = &atombios_set_backlight_level,
  752. .get_backlight_level = &atombios_get_backlight_level,
  753. .hdmi_enable = &r600_hdmi_enable,
  754. .hdmi_setmode = &r600_hdmi_setmode,
  755. },
  756. .copy = {
  757. .blit = &r100_copy_blit,
  758. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  759. .dma = &r200_copy_dma,
  760. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  761. .copy = &r200_copy_dma,
  762. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  763. },
  764. .surface = {
  765. .set_reg = r100_set_surface_reg,
  766. .clear_reg = r100_clear_surface_reg,
  767. },
  768. .hpd = {
  769. .init = &rs600_hpd_init,
  770. .fini = &rs600_hpd_fini,
  771. .sense = &rs600_hpd_sense,
  772. .set_polarity = &rs600_hpd_set_polarity,
  773. },
  774. .pm = {
  775. .misc = &rs600_pm_misc,
  776. .prepare = &rs600_pm_prepare,
  777. .finish = &rs600_pm_finish,
  778. .init_profile = &r420_pm_init_profile,
  779. .get_dynpm_state = &r100_pm_get_dynpm_state,
  780. .get_engine_clock = &radeon_atom_get_engine_clock,
  781. .set_engine_clock = &radeon_atom_set_engine_clock,
  782. .get_memory_clock = &radeon_atom_get_memory_clock,
  783. .set_memory_clock = &radeon_atom_set_memory_clock,
  784. .get_pcie_lanes = NULL,
  785. .set_pcie_lanes = NULL,
  786. .set_clock_gating = &radeon_atom_set_clock_gating,
  787. },
  788. .pflip = {
  789. .pre_page_flip = &rs600_pre_page_flip,
  790. .page_flip = &rs600_page_flip,
  791. .post_page_flip = &rs600_post_page_flip,
  792. },
  793. };
  794. static struct radeon_asic rv515_asic = {
  795. .init = &rv515_init,
  796. .fini = &rv515_fini,
  797. .suspend = &rv515_suspend,
  798. .resume = &rv515_resume,
  799. .vga_set_state = &r100_vga_set_state,
  800. .asic_reset = &rs600_asic_reset,
  801. .ioctl_wait_idle = NULL,
  802. .gui_idle = &r100_gui_idle,
  803. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  804. .gart = {
  805. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  806. .set_page = &rv370_pcie_gart_set_page,
  807. },
  808. .ring = {
  809. [RADEON_RING_TYPE_GFX_INDEX] = {
  810. .ib_execute = &r100_ring_ib_execute,
  811. .emit_fence = &r300_fence_ring_emit,
  812. .emit_semaphore = &r100_semaphore_ring_emit,
  813. .cs_parse = &r300_cs_parse,
  814. .ring_start = &rv515_ring_start,
  815. .ring_test = &r100_ring_test,
  816. .ib_test = &r100_ib_test,
  817. .is_lockup = &r100_gpu_is_lockup,
  818. .get_rptr = &radeon_ring_generic_get_rptr,
  819. .get_wptr = &radeon_ring_generic_get_wptr,
  820. .set_wptr = &radeon_ring_generic_set_wptr,
  821. }
  822. },
  823. .irq = {
  824. .set = &rs600_irq_set,
  825. .process = &rs600_irq_process,
  826. },
  827. .display = {
  828. .get_vblank_counter = &rs600_get_vblank_counter,
  829. .bandwidth_update = &rv515_bandwidth_update,
  830. .wait_for_vblank = &avivo_wait_for_vblank,
  831. .set_backlight_level = &atombios_set_backlight_level,
  832. .get_backlight_level = &atombios_get_backlight_level,
  833. },
  834. .copy = {
  835. .blit = &r100_copy_blit,
  836. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  837. .dma = &r200_copy_dma,
  838. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  839. .copy = &r100_copy_blit,
  840. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  841. },
  842. .surface = {
  843. .set_reg = r100_set_surface_reg,
  844. .clear_reg = r100_clear_surface_reg,
  845. },
  846. .hpd = {
  847. .init = &rs600_hpd_init,
  848. .fini = &rs600_hpd_fini,
  849. .sense = &rs600_hpd_sense,
  850. .set_polarity = &rs600_hpd_set_polarity,
  851. },
  852. .pm = {
  853. .misc = &rs600_pm_misc,
  854. .prepare = &rs600_pm_prepare,
  855. .finish = &rs600_pm_finish,
  856. .init_profile = &r420_pm_init_profile,
  857. .get_dynpm_state = &r100_pm_get_dynpm_state,
  858. .get_engine_clock = &radeon_atom_get_engine_clock,
  859. .set_engine_clock = &radeon_atom_set_engine_clock,
  860. .get_memory_clock = &radeon_atom_get_memory_clock,
  861. .set_memory_clock = &radeon_atom_set_memory_clock,
  862. .get_pcie_lanes = &rv370_get_pcie_lanes,
  863. .set_pcie_lanes = &rv370_set_pcie_lanes,
  864. .set_clock_gating = &radeon_atom_set_clock_gating,
  865. },
  866. .pflip = {
  867. .pre_page_flip = &rs600_pre_page_flip,
  868. .page_flip = &rs600_page_flip,
  869. .post_page_flip = &rs600_post_page_flip,
  870. },
  871. };
  872. static struct radeon_asic r520_asic = {
  873. .init = &r520_init,
  874. .fini = &rv515_fini,
  875. .suspend = &rv515_suspend,
  876. .resume = &r520_resume,
  877. .vga_set_state = &r100_vga_set_state,
  878. .asic_reset = &rs600_asic_reset,
  879. .ioctl_wait_idle = NULL,
  880. .gui_idle = &r100_gui_idle,
  881. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  882. .gart = {
  883. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  884. .set_page = &rv370_pcie_gart_set_page,
  885. },
  886. .ring = {
  887. [RADEON_RING_TYPE_GFX_INDEX] = {
  888. .ib_execute = &r100_ring_ib_execute,
  889. .emit_fence = &r300_fence_ring_emit,
  890. .emit_semaphore = &r100_semaphore_ring_emit,
  891. .cs_parse = &r300_cs_parse,
  892. .ring_start = &rv515_ring_start,
  893. .ring_test = &r100_ring_test,
  894. .ib_test = &r100_ib_test,
  895. .is_lockup = &r100_gpu_is_lockup,
  896. .get_rptr = &radeon_ring_generic_get_rptr,
  897. .get_wptr = &radeon_ring_generic_get_wptr,
  898. .set_wptr = &radeon_ring_generic_set_wptr,
  899. }
  900. },
  901. .irq = {
  902. .set = &rs600_irq_set,
  903. .process = &rs600_irq_process,
  904. },
  905. .display = {
  906. .bandwidth_update = &rv515_bandwidth_update,
  907. .get_vblank_counter = &rs600_get_vblank_counter,
  908. .wait_for_vblank = &avivo_wait_for_vblank,
  909. .set_backlight_level = &atombios_set_backlight_level,
  910. .get_backlight_level = &atombios_get_backlight_level,
  911. },
  912. .copy = {
  913. .blit = &r100_copy_blit,
  914. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  915. .dma = &r200_copy_dma,
  916. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  917. .copy = &r100_copy_blit,
  918. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  919. },
  920. .surface = {
  921. .set_reg = r100_set_surface_reg,
  922. .clear_reg = r100_clear_surface_reg,
  923. },
  924. .hpd = {
  925. .init = &rs600_hpd_init,
  926. .fini = &rs600_hpd_fini,
  927. .sense = &rs600_hpd_sense,
  928. .set_polarity = &rs600_hpd_set_polarity,
  929. },
  930. .pm = {
  931. .misc = &rs600_pm_misc,
  932. .prepare = &rs600_pm_prepare,
  933. .finish = &rs600_pm_finish,
  934. .init_profile = &r420_pm_init_profile,
  935. .get_dynpm_state = &r100_pm_get_dynpm_state,
  936. .get_engine_clock = &radeon_atom_get_engine_clock,
  937. .set_engine_clock = &radeon_atom_set_engine_clock,
  938. .get_memory_clock = &radeon_atom_get_memory_clock,
  939. .set_memory_clock = &radeon_atom_set_memory_clock,
  940. .get_pcie_lanes = &rv370_get_pcie_lanes,
  941. .set_pcie_lanes = &rv370_set_pcie_lanes,
  942. .set_clock_gating = &radeon_atom_set_clock_gating,
  943. },
  944. .pflip = {
  945. .pre_page_flip = &rs600_pre_page_flip,
  946. .page_flip = &rs600_page_flip,
  947. .post_page_flip = &rs600_post_page_flip,
  948. },
  949. };
  950. static struct radeon_asic r600_asic = {
  951. .init = &r600_init,
  952. .fini = &r600_fini,
  953. .suspend = &r600_suspend,
  954. .resume = &r600_resume,
  955. .vga_set_state = &r600_vga_set_state,
  956. .asic_reset = &r600_asic_reset,
  957. .ioctl_wait_idle = r600_ioctl_wait_idle,
  958. .gui_idle = &r600_gui_idle,
  959. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  960. .get_xclk = &r600_get_xclk,
  961. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  962. .gart = {
  963. .tlb_flush = &r600_pcie_gart_tlb_flush,
  964. .set_page = &rs600_gart_set_page,
  965. },
  966. .ring = {
  967. [RADEON_RING_TYPE_GFX_INDEX] = {
  968. .ib_execute = &r600_ring_ib_execute,
  969. .emit_fence = &r600_fence_ring_emit,
  970. .emit_semaphore = &r600_semaphore_ring_emit,
  971. .cs_parse = &r600_cs_parse,
  972. .ring_test = &r600_ring_test,
  973. .ib_test = &r600_ib_test,
  974. .is_lockup = &r600_gfx_is_lockup,
  975. .get_rptr = &radeon_ring_generic_get_rptr,
  976. .get_wptr = &radeon_ring_generic_get_wptr,
  977. .set_wptr = &radeon_ring_generic_set_wptr,
  978. },
  979. [R600_RING_TYPE_DMA_INDEX] = {
  980. .ib_execute = &r600_dma_ring_ib_execute,
  981. .emit_fence = &r600_dma_fence_ring_emit,
  982. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  983. .cs_parse = &r600_dma_cs_parse,
  984. .ring_test = &r600_dma_ring_test,
  985. .ib_test = &r600_dma_ib_test,
  986. .is_lockup = &r600_dma_is_lockup,
  987. .get_rptr = &radeon_ring_generic_get_rptr,
  988. .get_wptr = &radeon_ring_generic_get_wptr,
  989. .set_wptr = &radeon_ring_generic_set_wptr,
  990. }
  991. },
  992. .irq = {
  993. .set = &r600_irq_set,
  994. .process = &r600_irq_process,
  995. },
  996. .display = {
  997. .bandwidth_update = &rv515_bandwidth_update,
  998. .get_vblank_counter = &rs600_get_vblank_counter,
  999. .wait_for_vblank = &avivo_wait_for_vblank,
  1000. .set_backlight_level = &atombios_set_backlight_level,
  1001. .get_backlight_level = &atombios_get_backlight_level,
  1002. .hdmi_enable = &r600_hdmi_enable,
  1003. .hdmi_setmode = &r600_hdmi_setmode,
  1004. },
  1005. .copy = {
  1006. .blit = &r600_copy_blit,
  1007. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1008. .dma = &r600_copy_dma,
  1009. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1010. .copy = &r600_copy_dma,
  1011. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1012. },
  1013. .surface = {
  1014. .set_reg = r600_set_surface_reg,
  1015. .clear_reg = r600_clear_surface_reg,
  1016. },
  1017. .hpd = {
  1018. .init = &r600_hpd_init,
  1019. .fini = &r600_hpd_fini,
  1020. .sense = &r600_hpd_sense,
  1021. .set_polarity = &r600_hpd_set_polarity,
  1022. },
  1023. .pm = {
  1024. .misc = &r600_pm_misc,
  1025. .prepare = &rs600_pm_prepare,
  1026. .finish = &rs600_pm_finish,
  1027. .init_profile = &r600_pm_init_profile,
  1028. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1029. .get_engine_clock = &radeon_atom_get_engine_clock,
  1030. .set_engine_clock = &radeon_atom_set_engine_clock,
  1031. .get_memory_clock = &radeon_atom_get_memory_clock,
  1032. .set_memory_clock = &radeon_atom_set_memory_clock,
  1033. .get_pcie_lanes = &r600_get_pcie_lanes,
  1034. .set_pcie_lanes = &r600_set_pcie_lanes,
  1035. .set_clock_gating = NULL,
  1036. .get_temperature = &rv6xx_get_temp,
  1037. },
  1038. .pflip = {
  1039. .pre_page_flip = &rs600_pre_page_flip,
  1040. .page_flip = &rs600_page_flip,
  1041. .post_page_flip = &rs600_post_page_flip,
  1042. },
  1043. };
  1044. static struct radeon_asic rv6xx_asic = {
  1045. .init = &r600_init,
  1046. .fini = &r600_fini,
  1047. .suspend = &r600_suspend,
  1048. .resume = &r600_resume,
  1049. .vga_set_state = &r600_vga_set_state,
  1050. .asic_reset = &r600_asic_reset,
  1051. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1052. .gui_idle = &r600_gui_idle,
  1053. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1054. .get_xclk = &r600_get_xclk,
  1055. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1056. .gart = {
  1057. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1058. .set_page = &rs600_gart_set_page,
  1059. },
  1060. .ring = {
  1061. [RADEON_RING_TYPE_GFX_INDEX] = {
  1062. .ib_execute = &r600_ring_ib_execute,
  1063. .emit_fence = &r600_fence_ring_emit,
  1064. .emit_semaphore = &r600_semaphore_ring_emit,
  1065. .cs_parse = &r600_cs_parse,
  1066. .ring_test = &r600_ring_test,
  1067. .ib_test = &r600_ib_test,
  1068. .is_lockup = &r600_gfx_is_lockup,
  1069. .get_rptr = &radeon_ring_generic_get_rptr,
  1070. .get_wptr = &radeon_ring_generic_get_wptr,
  1071. .set_wptr = &radeon_ring_generic_set_wptr,
  1072. },
  1073. [R600_RING_TYPE_DMA_INDEX] = {
  1074. .ib_execute = &r600_dma_ring_ib_execute,
  1075. .emit_fence = &r600_dma_fence_ring_emit,
  1076. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1077. .cs_parse = &r600_dma_cs_parse,
  1078. .ring_test = &r600_dma_ring_test,
  1079. .ib_test = &r600_dma_ib_test,
  1080. .is_lockup = &r600_dma_is_lockup,
  1081. .get_rptr = &radeon_ring_generic_get_rptr,
  1082. .get_wptr = &radeon_ring_generic_get_wptr,
  1083. .set_wptr = &radeon_ring_generic_set_wptr,
  1084. }
  1085. },
  1086. .irq = {
  1087. .set = &r600_irq_set,
  1088. .process = &r600_irq_process,
  1089. },
  1090. .display = {
  1091. .bandwidth_update = &rv515_bandwidth_update,
  1092. .get_vblank_counter = &rs600_get_vblank_counter,
  1093. .wait_for_vblank = &avivo_wait_for_vblank,
  1094. .set_backlight_level = &atombios_set_backlight_level,
  1095. .get_backlight_level = &atombios_get_backlight_level,
  1096. },
  1097. .copy = {
  1098. .blit = &r600_copy_blit,
  1099. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1100. .dma = &r600_copy_dma,
  1101. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1102. .copy = &r600_copy_dma,
  1103. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1104. },
  1105. .surface = {
  1106. .set_reg = r600_set_surface_reg,
  1107. .clear_reg = r600_clear_surface_reg,
  1108. },
  1109. .hpd = {
  1110. .init = &r600_hpd_init,
  1111. .fini = &r600_hpd_fini,
  1112. .sense = &r600_hpd_sense,
  1113. .set_polarity = &r600_hpd_set_polarity,
  1114. },
  1115. .pm = {
  1116. .misc = &r600_pm_misc,
  1117. .prepare = &rs600_pm_prepare,
  1118. .finish = &rs600_pm_finish,
  1119. .init_profile = &r600_pm_init_profile,
  1120. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1121. .get_engine_clock = &radeon_atom_get_engine_clock,
  1122. .set_engine_clock = &radeon_atom_set_engine_clock,
  1123. .get_memory_clock = &radeon_atom_get_memory_clock,
  1124. .set_memory_clock = &radeon_atom_set_memory_clock,
  1125. .get_pcie_lanes = &r600_get_pcie_lanes,
  1126. .set_pcie_lanes = &r600_set_pcie_lanes,
  1127. .set_clock_gating = NULL,
  1128. .get_temperature = &rv6xx_get_temp,
  1129. },
  1130. .dpm = {
  1131. .init = &rv6xx_dpm_init,
  1132. .setup_asic = &rv6xx_setup_asic,
  1133. .enable = &rv6xx_dpm_enable,
  1134. .disable = &rv6xx_dpm_disable,
  1135. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1136. .set_power_state = &rv6xx_dpm_set_power_state,
  1137. .post_set_power_state = &r600_dpm_post_set_power_state,
  1138. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1139. .fini = &rv6xx_dpm_fini,
  1140. .get_sclk = &rv6xx_dpm_get_sclk,
  1141. .get_mclk = &rv6xx_dpm_get_mclk,
  1142. .print_power_state = &rv6xx_dpm_print_power_state,
  1143. },
  1144. .pflip = {
  1145. .pre_page_flip = &rs600_pre_page_flip,
  1146. .page_flip = &rs600_page_flip,
  1147. .post_page_flip = &rs600_post_page_flip,
  1148. },
  1149. };
  1150. static struct radeon_asic rs780_asic = {
  1151. .init = &r600_init,
  1152. .fini = &r600_fini,
  1153. .suspend = &r600_suspend,
  1154. .resume = &r600_resume,
  1155. .vga_set_state = &r600_vga_set_state,
  1156. .asic_reset = &r600_asic_reset,
  1157. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1158. .gui_idle = &r600_gui_idle,
  1159. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1160. .get_xclk = &r600_get_xclk,
  1161. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1162. .gart = {
  1163. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1164. .set_page = &rs600_gart_set_page,
  1165. },
  1166. .ring = {
  1167. [RADEON_RING_TYPE_GFX_INDEX] = {
  1168. .ib_execute = &r600_ring_ib_execute,
  1169. .emit_fence = &r600_fence_ring_emit,
  1170. .emit_semaphore = &r600_semaphore_ring_emit,
  1171. .cs_parse = &r600_cs_parse,
  1172. .ring_test = &r600_ring_test,
  1173. .ib_test = &r600_ib_test,
  1174. .is_lockup = &r600_gfx_is_lockup,
  1175. .get_rptr = &radeon_ring_generic_get_rptr,
  1176. .get_wptr = &radeon_ring_generic_get_wptr,
  1177. .set_wptr = &radeon_ring_generic_set_wptr,
  1178. },
  1179. [R600_RING_TYPE_DMA_INDEX] = {
  1180. .ib_execute = &r600_dma_ring_ib_execute,
  1181. .emit_fence = &r600_dma_fence_ring_emit,
  1182. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1183. .cs_parse = &r600_dma_cs_parse,
  1184. .ring_test = &r600_dma_ring_test,
  1185. .ib_test = &r600_dma_ib_test,
  1186. .is_lockup = &r600_dma_is_lockup,
  1187. .get_rptr = &radeon_ring_generic_get_rptr,
  1188. .get_wptr = &radeon_ring_generic_get_wptr,
  1189. .set_wptr = &radeon_ring_generic_set_wptr,
  1190. }
  1191. },
  1192. .irq = {
  1193. .set = &r600_irq_set,
  1194. .process = &r600_irq_process,
  1195. },
  1196. .display = {
  1197. .bandwidth_update = &rs690_bandwidth_update,
  1198. .get_vblank_counter = &rs600_get_vblank_counter,
  1199. .wait_for_vblank = &avivo_wait_for_vblank,
  1200. .set_backlight_level = &atombios_set_backlight_level,
  1201. .get_backlight_level = &atombios_get_backlight_level,
  1202. .hdmi_enable = &r600_hdmi_enable,
  1203. .hdmi_setmode = &r600_hdmi_setmode,
  1204. },
  1205. .copy = {
  1206. .blit = &r600_copy_blit,
  1207. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1208. .dma = &r600_copy_dma,
  1209. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1210. .copy = &r600_copy_dma,
  1211. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1212. },
  1213. .surface = {
  1214. .set_reg = r600_set_surface_reg,
  1215. .clear_reg = r600_clear_surface_reg,
  1216. },
  1217. .hpd = {
  1218. .init = &r600_hpd_init,
  1219. .fini = &r600_hpd_fini,
  1220. .sense = &r600_hpd_sense,
  1221. .set_polarity = &r600_hpd_set_polarity,
  1222. },
  1223. .pm = {
  1224. .misc = &r600_pm_misc,
  1225. .prepare = &rs600_pm_prepare,
  1226. .finish = &rs600_pm_finish,
  1227. .init_profile = &rs780_pm_init_profile,
  1228. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1229. .get_engine_clock = &radeon_atom_get_engine_clock,
  1230. .set_engine_clock = &radeon_atom_set_engine_clock,
  1231. .get_memory_clock = NULL,
  1232. .set_memory_clock = NULL,
  1233. .get_pcie_lanes = NULL,
  1234. .set_pcie_lanes = NULL,
  1235. .set_clock_gating = NULL,
  1236. .get_temperature = &rv6xx_get_temp,
  1237. },
  1238. .dpm = {
  1239. .init = &rs780_dpm_init,
  1240. .setup_asic = &rs780_dpm_setup_asic,
  1241. .enable = &rs780_dpm_enable,
  1242. .disable = &rs780_dpm_disable,
  1243. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1244. .set_power_state = &rs780_dpm_set_power_state,
  1245. .post_set_power_state = &r600_dpm_post_set_power_state,
  1246. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1247. .fini = &rs780_dpm_fini,
  1248. .get_sclk = &rs780_dpm_get_sclk,
  1249. .get_mclk = &rs780_dpm_get_mclk,
  1250. .print_power_state = &rs780_dpm_print_power_state,
  1251. },
  1252. .pflip = {
  1253. .pre_page_flip = &rs600_pre_page_flip,
  1254. .page_flip = &rs600_page_flip,
  1255. .post_page_flip = &rs600_post_page_flip,
  1256. },
  1257. };
  1258. static struct radeon_asic rv770_asic = {
  1259. .init = &rv770_init,
  1260. .fini = &rv770_fini,
  1261. .suspend = &rv770_suspend,
  1262. .resume = &rv770_resume,
  1263. .asic_reset = &r600_asic_reset,
  1264. .vga_set_state = &r600_vga_set_state,
  1265. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1266. .gui_idle = &r600_gui_idle,
  1267. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1268. .get_xclk = &rv770_get_xclk,
  1269. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1270. .gart = {
  1271. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1272. .set_page = &rs600_gart_set_page,
  1273. },
  1274. .ring = {
  1275. [RADEON_RING_TYPE_GFX_INDEX] = {
  1276. .ib_execute = &r600_ring_ib_execute,
  1277. .emit_fence = &r600_fence_ring_emit,
  1278. .emit_semaphore = &r600_semaphore_ring_emit,
  1279. .cs_parse = &r600_cs_parse,
  1280. .ring_test = &r600_ring_test,
  1281. .ib_test = &r600_ib_test,
  1282. .is_lockup = &r600_gfx_is_lockup,
  1283. .get_rptr = &radeon_ring_generic_get_rptr,
  1284. .get_wptr = &radeon_ring_generic_get_wptr,
  1285. .set_wptr = &radeon_ring_generic_set_wptr,
  1286. },
  1287. [R600_RING_TYPE_DMA_INDEX] = {
  1288. .ib_execute = &r600_dma_ring_ib_execute,
  1289. .emit_fence = &r600_dma_fence_ring_emit,
  1290. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1291. .cs_parse = &r600_dma_cs_parse,
  1292. .ring_test = &r600_dma_ring_test,
  1293. .ib_test = &r600_dma_ib_test,
  1294. .is_lockup = &r600_dma_is_lockup,
  1295. .get_rptr = &radeon_ring_generic_get_rptr,
  1296. .get_wptr = &radeon_ring_generic_get_wptr,
  1297. .set_wptr = &radeon_ring_generic_set_wptr,
  1298. },
  1299. [R600_RING_TYPE_UVD_INDEX] = {
  1300. .ib_execute = &r600_uvd_ib_execute,
  1301. .emit_fence = &r600_uvd_fence_emit,
  1302. .emit_semaphore = &r600_uvd_semaphore_emit,
  1303. .cs_parse = &radeon_uvd_cs_parse,
  1304. .ring_test = &r600_uvd_ring_test,
  1305. .ib_test = &r600_uvd_ib_test,
  1306. .is_lockup = &radeon_ring_test_lockup,
  1307. .get_rptr = &radeon_ring_generic_get_rptr,
  1308. .get_wptr = &radeon_ring_generic_get_wptr,
  1309. .set_wptr = &radeon_ring_generic_set_wptr,
  1310. }
  1311. },
  1312. .irq = {
  1313. .set = &r600_irq_set,
  1314. .process = &r600_irq_process,
  1315. },
  1316. .display = {
  1317. .bandwidth_update = &rv515_bandwidth_update,
  1318. .get_vblank_counter = &rs600_get_vblank_counter,
  1319. .wait_for_vblank = &avivo_wait_for_vblank,
  1320. .set_backlight_level = &atombios_set_backlight_level,
  1321. .get_backlight_level = &atombios_get_backlight_level,
  1322. .hdmi_enable = &r600_hdmi_enable,
  1323. .hdmi_setmode = &r600_hdmi_setmode,
  1324. },
  1325. .copy = {
  1326. .blit = &r600_copy_blit,
  1327. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1328. .dma = &rv770_copy_dma,
  1329. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1330. .copy = &rv770_copy_dma,
  1331. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1332. },
  1333. .surface = {
  1334. .set_reg = r600_set_surface_reg,
  1335. .clear_reg = r600_clear_surface_reg,
  1336. },
  1337. .hpd = {
  1338. .init = &r600_hpd_init,
  1339. .fini = &r600_hpd_fini,
  1340. .sense = &r600_hpd_sense,
  1341. .set_polarity = &r600_hpd_set_polarity,
  1342. },
  1343. .pm = {
  1344. .misc = &rv770_pm_misc,
  1345. .prepare = &rs600_pm_prepare,
  1346. .finish = &rs600_pm_finish,
  1347. .init_profile = &r600_pm_init_profile,
  1348. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1349. .get_engine_clock = &radeon_atom_get_engine_clock,
  1350. .set_engine_clock = &radeon_atom_set_engine_clock,
  1351. .get_memory_clock = &radeon_atom_get_memory_clock,
  1352. .set_memory_clock = &radeon_atom_set_memory_clock,
  1353. .get_pcie_lanes = &r600_get_pcie_lanes,
  1354. .set_pcie_lanes = &r600_set_pcie_lanes,
  1355. .set_clock_gating = &radeon_atom_set_clock_gating,
  1356. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1357. .get_temperature = &rv770_get_temp,
  1358. },
  1359. .dpm = {
  1360. .init = &rv770_dpm_init,
  1361. .setup_asic = &rv770_dpm_setup_asic,
  1362. .enable = &rv770_dpm_enable,
  1363. .disable = &rv770_dpm_disable,
  1364. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1365. .set_power_state = &rv770_dpm_set_power_state,
  1366. .post_set_power_state = &r600_dpm_post_set_power_state,
  1367. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1368. .fini = &rv770_dpm_fini,
  1369. .get_sclk = &rv770_dpm_get_sclk,
  1370. .get_mclk = &rv770_dpm_get_mclk,
  1371. .print_power_state = &rv770_dpm_print_power_state,
  1372. },
  1373. .pflip = {
  1374. .pre_page_flip = &rs600_pre_page_flip,
  1375. .page_flip = &rv770_page_flip,
  1376. .post_page_flip = &rs600_post_page_flip,
  1377. },
  1378. };
  1379. static struct radeon_asic evergreen_asic = {
  1380. .init = &evergreen_init,
  1381. .fini = &evergreen_fini,
  1382. .suspend = &evergreen_suspend,
  1383. .resume = &evergreen_resume,
  1384. .asic_reset = &evergreen_asic_reset,
  1385. .vga_set_state = &r600_vga_set_state,
  1386. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1387. .gui_idle = &r600_gui_idle,
  1388. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1389. .get_xclk = &rv770_get_xclk,
  1390. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1391. .gart = {
  1392. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1393. .set_page = &rs600_gart_set_page,
  1394. },
  1395. .ring = {
  1396. [RADEON_RING_TYPE_GFX_INDEX] = {
  1397. .ib_execute = &evergreen_ring_ib_execute,
  1398. .emit_fence = &r600_fence_ring_emit,
  1399. .emit_semaphore = &r600_semaphore_ring_emit,
  1400. .cs_parse = &evergreen_cs_parse,
  1401. .ring_test = &r600_ring_test,
  1402. .ib_test = &r600_ib_test,
  1403. .is_lockup = &evergreen_gfx_is_lockup,
  1404. .get_rptr = &radeon_ring_generic_get_rptr,
  1405. .get_wptr = &radeon_ring_generic_get_wptr,
  1406. .set_wptr = &radeon_ring_generic_set_wptr,
  1407. },
  1408. [R600_RING_TYPE_DMA_INDEX] = {
  1409. .ib_execute = &evergreen_dma_ring_ib_execute,
  1410. .emit_fence = &evergreen_dma_fence_ring_emit,
  1411. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1412. .cs_parse = &evergreen_dma_cs_parse,
  1413. .ring_test = &r600_dma_ring_test,
  1414. .ib_test = &r600_dma_ib_test,
  1415. .is_lockup = &evergreen_dma_is_lockup,
  1416. .get_rptr = &radeon_ring_generic_get_rptr,
  1417. .get_wptr = &radeon_ring_generic_get_wptr,
  1418. .set_wptr = &radeon_ring_generic_set_wptr,
  1419. },
  1420. [R600_RING_TYPE_UVD_INDEX] = {
  1421. .ib_execute = &r600_uvd_ib_execute,
  1422. .emit_fence = &r600_uvd_fence_emit,
  1423. .emit_semaphore = &r600_uvd_semaphore_emit,
  1424. .cs_parse = &radeon_uvd_cs_parse,
  1425. .ring_test = &r600_uvd_ring_test,
  1426. .ib_test = &r600_uvd_ib_test,
  1427. .is_lockup = &radeon_ring_test_lockup,
  1428. .get_rptr = &radeon_ring_generic_get_rptr,
  1429. .get_wptr = &radeon_ring_generic_get_wptr,
  1430. .set_wptr = &radeon_ring_generic_set_wptr,
  1431. }
  1432. },
  1433. .irq = {
  1434. .set = &evergreen_irq_set,
  1435. .process = &evergreen_irq_process,
  1436. },
  1437. .display = {
  1438. .bandwidth_update = &evergreen_bandwidth_update,
  1439. .get_vblank_counter = &evergreen_get_vblank_counter,
  1440. .wait_for_vblank = &dce4_wait_for_vblank,
  1441. .set_backlight_level = &atombios_set_backlight_level,
  1442. .get_backlight_level = &atombios_get_backlight_level,
  1443. .hdmi_enable = &evergreen_hdmi_enable,
  1444. .hdmi_setmode = &evergreen_hdmi_setmode,
  1445. },
  1446. .copy = {
  1447. .blit = &r600_copy_blit,
  1448. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1449. .dma = &evergreen_copy_dma,
  1450. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1451. .copy = &evergreen_copy_dma,
  1452. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1453. },
  1454. .surface = {
  1455. .set_reg = r600_set_surface_reg,
  1456. .clear_reg = r600_clear_surface_reg,
  1457. },
  1458. .hpd = {
  1459. .init = &evergreen_hpd_init,
  1460. .fini = &evergreen_hpd_fini,
  1461. .sense = &evergreen_hpd_sense,
  1462. .set_polarity = &evergreen_hpd_set_polarity,
  1463. },
  1464. .pm = {
  1465. .misc = &evergreen_pm_misc,
  1466. .prepare = &evergreen_pm_prepare,
  1467. .finish = &evergreen_pm_finish,
  1468. .init_profile = &r600_pm_init_profile,
  1469. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1470. .get_engine_clock = &radeon_atom_get_engine_clock,
  1471. .set_engine_clock = &radeon_atom_set_engine_clock,
  1472. .get_memory_clock = &radeon_atom_get_memory_clock,
  1473. .set_memory_clock = &radeon_atom_set_memory_clock,
  1474. .get_pcie_lanes = &r600_get_pcie_lanes,
  1475. .set_pcie_lanes = &r600_set_pcie_lanes,
  1476. .set_clock_gating = NULL,
  1477. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1478. .get_temperature = &evergreen_get_temp,
  1479. },
  1480. .dpm = {
  1481. .init = &cypress_dpm_init,
  1482. .setup_asic = &cypress_dpm_setup_asic,
  1483. .enable = &cypress_dpm_enable,
  1484. .disable = &cypress_dpm_disable,
  1485. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1486. .set_power_state = &cypress_dpm_set_power_state,
  1487. .post_set_power_state = &r600_dpm_post_set_power_state,
  1488. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1489. .fini = &cypress_dpm_fini,
  1490. .get_sclk = &rv770_dpm_get_sclk,
  1491. .get_mclk = &rv770_dpm_get_mclk,
  1492. .print_power_state = &rv770_dpm_print_power_state,
  1493. },
  1494. .pflip = {
  1495. .pre_page_flip = &evergreen_pre_page_flip,
  1496. .page_flip = &evergreen_page_flip,
  1497. .post_page_flip = &evergreen_post_page_flip,
  1498. },
  1499. };
  1500. static struct radeon_asic sumo_asic = {
  1501. .init = &evergreen_init,
  1502. .fini = &evergreen_fini,
  1503. .suspend = &evergreen_suspend,
  1504. .resume = &evergreen_resume,
  1505. .asic_reset = &evergreen_asic_reset,
  1506. .vga_set_state = &r600_vga_set_state,
  1507. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1508. .gui_idle = &r600_gui_idle,
  1509. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1510. .get_xclk = &r600_get_xclk,
  1511. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1512. .gart = {
  1513. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1514. .set_page = &rs600_gart_set_page,
  1515. },
  1516. .ring = {
  1517. [RADEON_RING_TYPE_GFX_INDEX] = {
  1518. .ib_execute = &evergreen_ring_ib_execute,
  1519. .emit_fence = &r600_fence_ring_emit,
  1520. .emit_semaphore = &r600_semaphore_ring_emit,
  1521. .cs_parse = &evergreen_cs_parse,
  1522. .ring_test = &r600_ring_test,
  1523. .ib_test = &r600_ib_test,
  1524. .is_lockup = &evergreen_gfx_is_lockup,
  1525. .get_rptr = &radeon_ring_generic_get_rptr,
  1526. .get_wptr = &radeon_ring_generic_get_wptr,
  1527. .set_wptr = &radeon_ring_generic_set_wptr,
  1528. },
  1529. [R600_RING_TYPE_DMA_INDEX] = {
  1530. .ib_execute = &evergreen_dma_ring_ib_execute,
  1531. .emit_fence = &evergreen_dma_fence_ring_emit,
  1532. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1533. .cs_parse = &evergreen_dma_cs_parse,
  1534. .ring_test = &r600_dma_ring_test,
  1535. .ib_test = &r600_dma_ib_test,
  1536. .is_lockup = &evergreen_dma_is_lockup,
  1537. .get_rptr = &radeon_ring_generic_get_rptr,
  1538. .get_wptr = &radeon_ring_generic_get_wptr,
  1539. .set_wptr = &radeon_ring_generic_set_wptr,
  1540. },
  1541. [R600_RING_TYPE_UVD_INDEX] = {
  1542. .ib_execute = &r600_uvd_ib_execute,
  1543. .emit_fence = &r600_uvd_fence_emit,
  1544. .emit_semaphore = &r600_uvd_semaphore_emit,
  1545. .cs_parse = &radeon_uvd_cs_parse,
  1546. .ring_test = &r600_uvd_ring_test,
  1547. .ib_test = &r600_uvd_ib_test,
  1548. .is_lockup = &radeon_ring_test_lockup,
  1549. .get_rptr = &radeon_ring_generic_get_rptr,
  1550. .get_wptr = &radeon_ring_generic_get_wptr,
  1551. .set_wptr = &radeon_ring_generic_set_wptr,
  1552. }
  1553. },
  1554. .irq = {
  1555. .set = &evergreen_irq_set,
  1556. .process = &evergreen_irq_process,
  1557. },
  1558. .display = {
  1559. .bandwidth_update = &evergreen_bandwidth_update,
  1560. .get_vblank_counter = &evergreen_get_vblank_counter,
  1561. .wait_for_vblank = &dce4_wait_for_vblank,
  1562. .set_backlight_level = &atombios_set_backlight_level,
  1563. .get_backlight_level = &atombios_get_backlight_level,
  1564. .hdmi_enable = &evergreen_hdmi_enable,
  1565. .hdmi_setmode = &evergreen_hdmi_setmode,
  1566. },
  1567. .copy = {
  1568. .blit = &r600_copy_blit,
  1569. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1570. .dma = &evergreen_copy_dma,
  1571. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1572. .copy = &evergreen_copy_dma,
  1573. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1574. },
  1575. .surface = {
  1576. .set_reg = r600_set_surface_reg,
  1577. .clear_reg = r600_clear_surface_reg,
  1578. },
  1579. .hpd = {
  1580. .init = &evergreen_hpd_init,
  1581. .fini = &evergreen_hpd_fini,
  1582. .sense = &evergreen_hpd_sense,
  1583. .set_polarity = &evergreen_hpd_set_polarity,
  1584. },
  1585. .pm = {
  1586. .misc = &evergreen_pm_misc,
  1587. .prepare = &evergreen_pm_prepare,
  1588. .finish = &evergreen_pm_finish,
  1589. .init_profile = &sumo_pm_init_profile,
  1590. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1591. .get_engine_clock = &radeon_atom_get_engine_clock,
  1592. .set_engine_clock = &radeon_atom_set_engine_clock,
  1593. .get_memory_clock = NULL,
  1594. .set_memory_clock = NULL,
  1595. .get_pcie_lanes = NULL,
  1596. .set_pcie_lanes = NULL,
  1597. .set_clock_gating = NULL,
  1598. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1599. .get_temperature = &sumo_get_temp,
  1600. },
  1601. .dpm = {
  1602. .init = &sumo_dpm_init,
  1603. .setup_asic = &sumo_dpm_setup_asic,
  1604. .enable = &sumo_dpm_enable,
  1605. .disable = &sumo_dpm_disable,
  1606. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1607. .set_power_state = &sumo_dpm_set_power_state,
  1608. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1609. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1610. .fini = &sumo_dpm_fini,
  1611. .get_sclk = &sumo_dpm_get_sclk,
  1612. .get_mclk = &sumo_dpm_get_mclk,
  1613. .print_power_state = &sumo_dpm_print_power_state,
  1614. },
  1615. .pflip = {
  1616. .pre_page_flip = &evergreen_pre_page_flip,
  1617. .page_flip = &evergreen_page_flip,
  1618. .post_page_flip = &evergreen_post_page_flip,
  1619. },
  1620. };
  1621. static struct radeon_asic btc_asic = {
  1622. .init = &evergreen_init,
  1623. .fini = &evergreen_fini,
  1624. .suspend = &evergreen_suspend,
  1625. .resume = &evergreen_resume,
  1626. .asic_reset = &evergreen_asic_reset,
  1627. .vga_set_state = &r600_vga_set_state,
  1628. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1629. .gui_idle = &r600_gui_idle,
  1630. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1631. .get_xclk = &rv770_get_xclk,
  1632. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1633. .gart = {
  1634. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1635. .set_page = &rs600_gart_set_page,
  1636. },
  1637. .ring = {
  1638. [RADEON_RING_TYPE_GFX_INDEX] = {
  1639. .ib_execute = &evergreen_ring_ib_execute,
  1640. .emit_fence = &r600_fence_ring_emit,
  1641. .emit_semaphore = &r600_semaphore_ring_emit,
  1642. .cs_parse = &evergreen_cs_parse,
  1643. .ring_test = &r600_ring_test,
  1644. .ib_test = &r600_ib_test,
  1645. .is_lockup = &evergreen_gfx_is_lockup,
  1646. .get_rptr = &radeon_ring_generic_get_rptr,
  1647. .get_wptr = &radeon_ring_generic_get_wptr,
  1648. .set_wptr = &radeon_ring_generic_set_wptr,
  1649. },
  1650. [R600_RING_TYPE_DMA_INDEX] = {
  1651. .ib_execute = &evergreen_dma_ring_ib_execute,
  1652. .emit_fence = &evergreen_dma_fence_ring_emit,
  1653. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1654. .cs_parse = &evergreen_dma_cs_parse,
  1655. .ring_test = &r600_dma_ring_test,
  1656. .ib_test = &r600_dma_ib_test,
  1657. .is_lockup = &evergreen_dma_is_lockup,
  1658. .get_rptr = &radeon_ring_generic_get_rptr,
  1659. .get_wptr = &radeon_ring_generic_get_wptr,
  1660. .set_wptr = &radeon_ring_generic_set_wptr,
  1661. },
  1662. [R600_RING_TYPE_UVD_INDEX] = {
  1663. .ib_execute = &r600_uvd_ib_execute,
  1664. .emit_fence = &r600_uvd_fence_emit,
  1665. .emit_semaphore = &r600_uvd_semaphore_emit,
  1666. .cs_parse = &radeon_uvd_cs_parse,
  1667. .ring_test = &r600_uvd_ring_test,
  1668. .ib_test = &r600_uvd_ib_test,
  1669. .is_lockup = &radeon_ring_test_lockup,
  1670. .get_rptr = &radeon_ring_generic_get_rptr,
  1671. .get_wptr = &radeon_ring_generic_get_wptr,
  1672. .set_wptr = &radeon_ring_generic_set_wptr,
  1673. }
  1674. },
  1675. .irq = {
  1676. .set = &evergreen_irq_set,
  1677. .process = &evergreen_irq_process,
  1678. },
  1679. .display = {
  1680. .bandwidth_update = &evergreen_bandwidth_update,
  1681. .get_vblank_counter = &evergreen_get_vblank_counter,
  1682. .wait_for_vblank = &dce4_wait_for_vblank,
  1683. .set_backlight_level = &atombios_set_backlight_level,
  1684. .get_backlight_level = &atombios_get_backlight_level,
  1685. .hdmi_enable = &evergreen_hdmi_enable,
  1686. .hdmi_setmode = &evergreen_hdmi_setmode,
  1687. },
  1688. .copy = {
  1689. .blit = &r600_copy_blit,
  1690. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1691. .dma = &evergreen_copy_dma,
  1692. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1693. .copy = &evergreen_copy_dma,
  1694. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1695. },
  1696. .surface = {
  1697. .set_reg = r600_set_surface_reg,
  1698. .clear_reg = r600_clear_surface_reg,
  1699. },
  1700. .hpd = {
  1701. .init = &evergreen_hpd_init,
  1702. .fini = &evergreen_hpd_fini,
  1703. .sense = &evergreen_hpd_sense,
  1704. .set_polarity = &evergreen_hpd_set_polarity,
  1705. },
  1706. .pm = {
  1707. .misc = &evergreen_pm_misc,
  1708. .prepare = &evergreen_pm_prepare,
  1709. .finish = &evergreen_pm_finish,
  1710. .init_profile = &btc_pm_init_profile,
  1711. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1712. .get_engine_clock = &radeon_atom_get_engine_clock,
  1713. .set_engine_clock = &radeon_atom_set_engine_clock,
  1714. .get_memory_clock = &radeon_atom_get_memory_clock,
  1715. .set_memory_clock = &radeon_atom_set_memory_clock,
  1716. .get_pcie_lanes = &r600_get_pcie_lanes,
  1717. .set_pcie_lanes = &r600_set_pcie_lanes,
  1718. .set_clock_gating = NULL,
  1719. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1720. .get_temperature = &evergreen_get_temp,
  1721. },
  1722. .dpm = {
  1723. .init = &btc_dpm_init,
  1724. .setup_asic = &btc_dpm_setup_asic,
  1725. .enable = &btc_dpm_enable,
  1726. .disable = &btc_dpm_disable,
  1727. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1728. .set_power_state = &btc_dpm_set_power_state,
  1729. .post_set_power_state = &btc_dpm_post_set_power_state,
  1730. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1731. .fini = &btc_dpm_fini,
  1732. .get_sclk = &btc_dpm_get_sclk,
  1733. .get_mclk = &btc_dpm_get_mclk,
  1734. .print_power_state = &rv770_dpm_print_power_state,
  1735. },
  1736. .pflip = {
  1737. .pre_page_flip = &evergreen_pre_page_flip,
  1738. .page_flip = &evergreen_page_flip,
  1739. .post_page_flip = &evergreen_post_page_flip,
  1740. },
  1741. };
  1742. static struct radeon_asic cayman_asic = {
  1743. .init = &cayman_init,
  1744. .fini = &cayman_fini,
  1745. .suspend = &cayman_suspend,
  1746. .resume = &cayman_resume,
  1747. .asic_reset = &cayman_asic_reset,
  1748. .vga_set_state = &r600_vga_set_state,
  1749. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1750. .gui_idle = &r600_gui_idle,
  1751. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1752. .get_xclk = &rv770_get_xclk,
  1753. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1754. .gart = {
  1755. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1756. .set_page = &rs600_gart_set_page,
  1757. },
  1758. .vm = {
  1759. .init = &cayman_vm_init,
  1760. .fini = &cayman_vm_fini,
  1761. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1762. .set_page = &cayman_vm_set_page,
  1763. },
  1764. .ring = {
  1765. [RADEON_RING_TYPE_GFX_INDEX] = {
  1766. .ib_execute = &cayman_ring_ib_execute,
  1767. .ib_parse = &evergreen_ib_parse,
  1768. .emit_fence = &cayman_fence_ring_emit,
  1769. .emit_semaphore = &r600_semaphore_ring_emit,
  1770. .cs_parse = &evergreen_cs_parse,
  1771. .ring_test = &r600_ring_test,
  1772. .ib_test = &r600_ib_test,
  1773. .is_lockup = &cayman_gfx_is_lockup,
  1774. .vm_flush = &cayman_vm_flush,
  1775. .get_rptr = &radeon_ring_generic_get_rptr,
  1776. .get_wptr = &radeon_ring_generic_get_wptr,
  1777. .set_wptr = &radeon_ring_generic_set_wptr,
  1778. },
  1779. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1780. .ib_execute = &cayman_ring_ib_execute,
  1781. .ib_parse = &evergreen_ib_parse,
  1782. .emit_fence = &cayman_fence_ring_emit,
  1783. .emit_semaphore = &r600_semaphore_ring_emit,
  1784. .cs_parse = &evergreen_cs_parse,
  1785. .ring_test = &r600_ring_test,
  1786. .ib_test = &r600_ib_test,
  1787. .is_lockup = &cayman_gfx_is_lockup,
  1788. .vm_flush = &cayman_vm_flush,
  1789. .get_rptr = &radeon_ring_generic_get_rptr,
  1790. .get_wptr = &radeon_ring_generic_get_wptr,
  1791. .set_wptr = &radeon_ring_generic_set_wptr,
  1792. },
  1793. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1794. .ib_execute = &cayman_ring_ib_execute,
  1795. .ib_parse = &evergreen_ib_parse,
  1796. .emit_fence = &cayman_fence_ring_emit,
  1797. .emit_semaphore = &r600_semaphore_ring_emit,
  1798. .cs_parse = &evergreen_cs_parse,
  1799. .ring_test = &r600_ring_test,
  1800. .ib_test = &r600_ib_test,
  1801. .is_lockup = &cayman_gfx_is_lockup,
  1802. .vm_flush = &cayman_vm_flush,
  1803. .get_rptr = &radeon_ring_generic_get_rptr,
  1804. .get_wptr = &radeon_ring_generic_get_wptr,
  1805. .set_wptr = &radeon_ring_generic_set_wptr,
  1806. },
  1807. [R600_RING_TYPE_DMA_INDEX] = {
  1808. .ib_execute = &cayman_dma_ring_ib_execute,
  1809. .ib_parse = &evergreen_dma_ib_parse,
  1810. .emit_fence = &evergreen_dma_fence_ring_emit,
  1811. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1812. .cs_parse = &evergreen_dma_cs_parse,
  1813. .ring_test = &r600_dma_ring_test,
  1814. .ib_test = &r600_dma_ib_test,
  1815. .is_lockup = &cayman_dma_is_lockup,
  1816. .vm_flush = &cayman_dma_vm_flush,
  1817. .get_rptr = &radeon_ring_generic_get_rptr,
  1818. .get_wptr = &radeon_ring_generic_get_wptr,
  1819. .set_wptr = &radeon_ring_generic_set_wptr,
  1820. },
  1821. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1822. .ib_execute = &cayman_dma_ring_ib_execute,
  1823. .ib_parse = &evergreen_dma_ib_parse,
  1824. .emit_fence = &evergreen_dma_fence_ring_emit,
  1825. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1826. .cs_parse = &evergreen_dma_cs_parse,
  1827. .ring_test = &r600_dma_ring_test,
  1828. .ib_test = &r600_dma_ib_test,
  1829. .is_lockup = &cayman_dma_is_lockup,
  1830. .vm_flush = &cayman_dma_vm_flush,
  1831. .get_rptr = &radeon_ring_generic_get_rptr,
  1832. .get_wptr = &radeon_ring_generic_get_wptr,
  1833. .set_wptr = &radeon_ring_generic_set_wptr,
  1834. },
  1835. [R600_RING_TYPE_UVD_INDEX] = {
  1836. .ib_execute = &r600_uvd_ib_execute,
  1837. .emit_fence = &r600_uvd_fence_emit,
  1838. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1839. .cs_parse = &radeon_uvd_cs_parse,
  1840. .ring_test = &r600_uvd_ring_test,
  1841. .ib_test = &r600_uvd_ib_test,
  1842. .is_lockup = &radeon_ring_test_lockup,
  1843. .get_rptr = &radeon_ring_generic_get_rptr,
  1844. .get_wptr = &radeon_ring_generic_get_wptr,
  1845. .set_wptr = &radeon_ring_generic_set_wptr,
  1846. }
  1847. },
  1848. .irq = {
  1849. .set = &evergreen_irq_set,
  1850. .process = &evergreen_irq_process,
  1851. },
  1852. .display = {
  1853. .bandwidth_update = &evergreen_bandwidth_update,
  1854. .get_vblank_counter = &evergreen_get_vblank_counter,
  1855. .wait_for_vblank = &dce4_wait_for_vblank,
  1856. .set_backlight_level = &atombios_set_backlight_level,
  1857. .get_backlight_level = &atombios_get_backlight_level,
  1858. .hdmi_enable = &evergreen_hdmi_enable,
  1859. .hdmi_setmode = &evergreen_hdmi_setmode,
  1860. },
  1861. .copy = {
  1862. .blit = &r600_copy_blit,
  1863. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1864. .dma = &evergreen_copy_dma,
  1865. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1866. .copy = &evergreen_copy_dma,
  1867. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1868. },
  1869. .surface = {
  1870. .set_reg = r600_set_surface_reg,
  1871. .clear_reg = r600_clear_surface_reg,
  1872. },
  1873. .hpd = {
  1874. .init = &evergreen_hpd_init,
  1875. .fini = &evergreen_hpd_fini,
  1876. .sense = &evergreen_hpd_sense,
  1877. .set_polarity = &evergreen_hpd_set_polarity,
  1878. },
  1879. .pm = {
  1880. .misc = &evergreen_pm_misc,
  1881. .prepare = &evergreen_pm_prepare,
  1882. .finish = &evergreen_pm_finish,
  1883. .init_profile = &btc_pm_init_profile,
  1884. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1885. .get_engine_clock = &radeon_atom_get_engine_clock,
  1886. .set_engine_clock = &radeon_atom_set_engine_clock,
  1887. .get_memory_clock = &radeon_atom_get_memory_clock,
  1888. .set_memory_clock = &radeon_atom_set_memory_clock,
  1889. .get_pcie_lanes = &r600_get_pcie_lanes,
  1890. .set_pcie_lanes = &r600_set_pcie_lanes,
  1891. .set_clock_gating = NULL,
  1892. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1893. .get_temperature = &evergreen_get_temp,
  1894. },
  1895. .dpm = {
  1896. .init = &ni_dpm_init,
  1897. .setup_asic = &ni_dpm_setup_asic,
  1898. .enable = &ni_dpm_enable,
  1899. .disable = &ni_dpm_disable,
  1900. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1901. .set_power_state = &ni_dpm_set_power_state,
  1902. .post_set_power_state = &ni_dpm_post_set_power_state,
  1903. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1904. .fini = &ni_dpm_fini,
  1905. .get_sclk = &ni_dpm_get_sclk,
  1906. .get_mclk = &ni_dpm_get_mclk,
  1907. .print_power_state = &ni_dpm_print_power_state,
  1908. },
  1909. .pflip = {
  1910. .pre_page_flip = &evergreen_pre_page_flip,
  1911. .page_flip = &evergreen_page_flip,
  1912. .post_page_flip = &evergreen_post_page_flip,
  1913. },
  1914. };
  1915. static struct radeon_asic trinity_asic = {
  1916. .init = &cayman_init,
  1917. .fini = &cayman_fini,
  1918. .suspend = &cayman_suspend,
  1919. .resume = &cayman_resume,
  1920. .asic_reset = &cayman_asic_reset,
  1921. .vga_set_state = &r600_vga_set_state,
  1922. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1923. .gui_idle = &r600_gui_idle,
  1924. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1925. .get_xclk = &r600_get_xclk,
  1926. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1927. .gart = {
  1928. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1929. .set_page = &rs600_gart_set_page,
  1930. },
  1931. .vm = {
  1932. .init = &cayman_vm_init,
  1933. .fini = &cayman_vm_fini,
  1934. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1935. .set_page = &cayman_vm_set_page,
  1936. },
  1937. .ring = {
  1938. [RADEON_RING_TYPE_GFX_INDEX] = {
  1939. .ib_execute = &cayman_ring_ib_execute,
  1940. .ib_parse = &evergreen_ib_parse,
  1941. .emit_fence = &cayman_fence_ring_emit,
  1942. .emit_semaphore = &r600_semaphore_ring_emit,
  1943. .cs_parse = &evergreen_cs_parse,
  1944. .ring_test = &r600_ring_test,
  1945. .ib_test = &r600_ib_test,
  1946. .is_lockup = &cayman_gfx_is_lockup,
  1947. .vm_flush = &cayman_vm_flush,
  1948. .get_rptr = &radeon_ring_generic_get_rptr,
  1949. .get_wptr = &radeon_ring_generic_get_wptr,
  1950. .set_wptr = &radeon_ring_generic_set_wptr,
  1951. },
  1952. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1953. .ib_execute = &cayman_ring_ib_execute,
  1954. .ib_parse = &evergreen_ib_parse,
  1955. .emit_fence = &cayman_fence_ring_emit,
  1956. .emit_semaphore = &r600_semaphore_ring_emit,
  1957. .cs_parse = &evergreen_cs_parse,
  1958. .ring_test = &r600_ring_test,
  1959. .ib_test = &r600_ib_test,
  1960. .is_lockup = &cayman_gfx_is_lockup,
  1961. .vm_flush = &cayman_vm_flush,
  1962. .get_rptr = &radeon_ring_generic_get_rptr,
  1963. .get_wptr = &radeon_ring_generic_get_wptr,
  1964. .set_wptr = &radeon_ring_generic_set_wptr,
  1965. },
  1966. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1967. .ib_execute = &cayman_ring_ib_execute,
  1968. .ib_parse = &evergreen_ib_parse,
  1969. .emit_fence = &cayman_fence_ring_emit,
  1970. .emit_semaphore = &r600_semaphore_ring_emit,
  1971. .cs_parse = &evergreen_cs_parse,
  1972. .ring_test = &r600_ring_test,
  1973. .ib_test = &r600_ib_test,
  1974. .is_lockup = &cayman_gfx_is_lockup,
  1975. .vm_flush = &cayman_vm_flush,
  1976. .get_rptr = &radeon_ring_generic_get_rptr,
  1977. .get_wptr = &radeon_ring_generic_get_wptr,
  1978. .set_wptr = &radeon_ring_generic_set_wptr,
  1979. },
  1980. [R600_RING_TYPE_DMA_INDEX] = {
  1981. .ib_execute = &cayman_dma_ring_ib_execute,
  1982. .ib_parse = &evergreen_dma_ib_parse,
  1983. .emit_fence = &evergreen_dma_fence_ring_emit,
  1984. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1985. .cs_parse = &evergreen_dma_cs_parse,
  1986. .ring_test = &r600_dma_ring_test,
  1987. .ib_test = &r600_dma_ib_test,
  1988. .is_lockup = &cayman_dma_is_lockup,
  1989. .vm_flush = &cayman_dma_vm_flush,
  1990. .get_rptr = &radeon_ring_generic_get_rptr,
  1991. .get_wptr = &radeon_ring_generic_get_wptr,
  1992. .set_wptr = &radeon_ring_generic_set_wptr,
  1993. },
  1994. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1995. .ib_execute = &cayman_dma_ring_ib_execute,
  1996. .ib_parse = &evergreen_dma_ib_parse,
  1997. .emit_fence = &evergreen_dma_fence_ring_emit,
  1998. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1999. .cs_parse = &evergreen_dma_cs_parse,
  2000. .ring_test = &r600_dma_ring_test,
  2001. .ib_test = &r600_dma_ib_test,
  2002. .is_lockup = &cayman_dma_is_lockup,
  2003. .vm_flush = &cayman_dma_vm_flush,
  2004. .get_rptr = &radeon_ring_generic_get_rptr,
  2005. .get_wptr = &radeon_ring_generic_get_wptr,
  2006. .set_wptr = &radeon_ring_generic_set_wptr,
  2007. },
  2008. [R600_RING_TYPE_UVD_INDEX] = {
  2009. .ib_execute = &r600_uvd_ib_execute,
  2010. .emit_fence = &r600_uvd_fence_emit,
  2011. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2012. .cs_parse = &radeon_uvd_cs_parse,
  2013. .ring_test = &r600_uvd_ring_test,
  2014. .ib_test = &r600_uvd_ib_test,
  2015. .is_lockup = &radeon_ring_test_lockup,
  2016. .get_rptr = &radeon_ring_generic_get_rptr,
  2017. .get_wptr = &radeon_ring_generic_get_wptr,
  2018. .set_wptr = &radeon_ring_generic_set_wptr,
  2019. }
  2020. },
  2021. .irq = {
  2022. .set = &evergreen_irq_set,
  2023. .process = &evergreen_irq_process,
  2024. },
  2025. .display = {
  2026. .bandwidth_update = &dce6_bandwidth_update,
  2027. .get_vblank_counter = &evergreen_get_vblank_counter,
  2028. .wait_for_vblank = &dce4_wait_for_vblank,
  2029. .set_backlight_level = &atombios_set_backlight_level,
  2030. .get_backlight_level = &atombios_get_backlight_level,
  2031. },
  2032. .copy = {
  2033. .blit = &r600_copy_blit,
  2034. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2035. .dma = &evergreen_copy_dma,
  2036. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2037. .copy = &evergreen_copy_dma,
  2038. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2039. },
  2040. .surface = {
  2041. .set_reg = r600_set_surface_reg,
  2042. .clear_reg = r600_clear_surface_reg,
  2043. },
  2044. .hpd = {
  2045. .init = &evergreen_hpd_init,
  2046. .fini = &evergreen_hpd_fini,
  2047. .sense = &evergreen_hpd_sense,
  2048. .set_polarity = &evergreen_hpd_set_polarity,
  2049. },
  2050. .pm = {
  2051. .misc = &evergreen_pm_misc,
  2052. .prepare = &evergreen_pm_prepare,
  2053. .finish = &evergreen_pm_finish,
  2054. .init_profile = &sumo_pm_init_profile,
  2055. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2056. .get_engine_clock = &radeon_atom_get_engine_clock,
  2057. .set_engine_clock = &radeon_atom_set_engine_clock,
  2058. .get_memory_clock = NULL,
  2059. .set_memory_clock = NULL,
  2060. .get_pcie_lanes = NULL,
  2061. .set_pcie_lanes = NULL,
  2062. .set_clock_gating = NULL,
  2063. .set_uvd_clocks = &sumo_set_uvd_clocks,
  2064. .get_temperature = &tn_get_temp,
  2065. },
  2066. .dpm = {
  2067. .init = &trinity_dpm_init,
  2068. .setup_asic = &trinity_dpm_setup_asic,
  2069. .enable = &trinity_dpm_enable,
  2070. .disable = &trinity_dpm_disable,
  2071. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  2072. .set_power_state = &trinity_dpm_set_power_state,
  2073. .post_set_power_state = &trinity_dpm_post_set_power_state,
  2074. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  2075. .fini = &trinity_dpm_fini,
  2076. .get_sclk = &trinity_dpm_get_sclk,
  2077. .get_mclk = &trinity_dpm_get_mclk,
  2078. .print_power_state = &trinity_dpm_print_power_state,
  2079. },
  2080. .pflip = {
  2081. .pre_page_flip = &evergreen_pre_page_flip,
  2082. .page_flip = &evergreen_page_flip,
  2083. .post_page_flip = &evergreen_post_page_flip,
  2084. },
  2085. };
  2086. static struct radeon_asic si_asic = {
  2087. .init = &si_init,
  2088. .fini = &si_fini,
  2089. .suspend = &si_suspend,
  2090. .resume = &si_resume,
  2091. .asic_reset = &si_asic_reset,
  2092. .vga_set_state = &r600_vga_set_state,
  2093. .ioctl_wait_idle = r600_ioctl_wait_idle,
  2094. .gui_idle = &r600_gui_idle,
  2095. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2096. .get_xclk = &si_get_xclk,
  2097. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  2098. .gart = {
  2099. .tlb_flush = &si_pcie_gart_tlb_flush,
  2100. .set_page = &rs600_gart_set_page,
  2101. },
  2102. .vm = {
  2103. .init = &si_vm_init,
  2104. .fini = &si_vm_fini,
  2105. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2106. .set_page = &si_vm_set_page,
  2107. },
  2108. .ring = {
  2109. [RADEON_RING_TYPE_GFX_INDEX] = {
  2110. .ib_execute = &si_ring_ib_execute,
  2111. .ib_parse = &si_ib_parse,
  2112. .emit_fence = &si_fence_ring_emit,
  2113. .emit_semaphore = &r600_semaphore_ring_emit,
  2114. .cs_parse = NULL,
  2115. .ring_test = &r600_ring_test,
  2116. .ib_test = &r600_ib_test,
  2117. .is_lockup = &si_gfx_is_lockup,
  2118. .vm_flush = &si_vm_flush,
  2119. .get_rptr = &radeon_ring_generic_get_rptr,
  2120. .get_wptr = &radeon_ring_generic_get_wptr,
  2121. .set_wptr = &radeon_ring_generic_set_wptr,
  2122. },
  2123. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2124. .ib_execute = &si_ring_ib_execute,
  2125. .ib_parse = &si_ib_parse,
  2126. .emit_fence = &si_fence_ring_emit,
  2127. .emit_semaphore = &r600_semaphore_ring_emit,
  2128. .cs_parse = NULL,
  2129. .ring_test = &r600_ring_test,
  2130. .ib_test = &r600_ib_test,
  2131. .is_lockup = &si_gfx_is_lockup,
  2132. .vm_flush = &si_vm_flush,
  2133. .get_rptr = &radeon_ring_generic_get_rptr,
  2134. .get_wptr = &radeon_ring_generic_get_wptr,
  2135. .set_wptr = &radeon_ring_generic_set_wptr,
  2136. },
  2137. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2138. .ib_execute = &si_ring_ib_execute,
  2139. .ib_parse = &si_ib_parse,
  2140. .emit_fence = &si_fence_ring_emit,
  2141. .emit_semaphore = &r600_semaphore_ring_emit,
  2142. .cs_parse = NULL,
  2143. .ring_test = &r600_ring_test,
  2144. .ib_test = &r600_ib_test,
  2145. .is_lockup = &si_gfx_is_lockup,
  2146. .vm_flush = &si_vm_flush,
  2147. .get_rptr = &radeon_ring_generic_get_rptr,
  2148. .get_wptr = &radeon_ring_generic_get_wptr,
  2149. .set_wptr = &radeon_ring_generic_set_wptr,
  2150. },
  2151. [R600_RING_TYPE_DMA_INDEX] = {
  2152. .ib_execute = &cayman_dma_ring_ib_execute,
  2153. .ib_parse = &evergreen_dma_ib_parse,
  2154. .emit_fence = &evergreen_dma_fence_ring_emit,
  2155. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2156. .cs_parse = NULL,
  2157. .ring_test = &r600_dma_ring_test,
  2158. .ib_test = &r600_dma_ib_test,
  2159. .is_lockup = &si_dma_is_lockup,
  2160. .vm_flush = &si_dma_vm_flush,
  2161. .get_rptr = &radeon_ring_generic_get_rptr,
  2162. .get_wptr = &radeon_ring_generic_get_wptr,
  2163. .set_wptr = &radeon_ring_generic_set_wptr,
  2164. },
  2165. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2166. .ib_execute = &cayman_dma_ring_ib_execute,
  2167. .ib_parse = &evergreen_dma_ib_parse,
  2168. .emit_fence = &evergreen_dma_fence_ring_emit,
  2169. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2170. .cs_parse = NULL,
  2171. .ring_test = &r600_dma_ring_test,
  2172. .ib_test = &r600_dma_ib_test,
  2173. .is_lockup = &si_dma_is_lockup,
  2174. .vm_flush = &si_dma_vm_flush,
  2175. .get_rptr = &radeon_ring_generic_get_rptr,
  2176. .get_wptr = &radeon_ring_generic_get_wptr,
  2177. .set_wptr = &radeon_ring_generic_set_wptr,
  2178. },
  2179. [R600_RING_TYPE_UVD_INDEX] = {
  2180. .ib_execute = &r600_uvd_ib_execute,
  2181. .emit_fence = &r600_uvd_fence_emit,
  2182. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2183. .cs_parse = &radeon_uvd_cs_parse,
  2184. .ring_test = &r600_uvd_ring_test,
  2185. .ib_test = &r600_uvd_ib_test,
  2186. .is_lockup = &radeon_ring_test_lockup,
  2187. .get_rptr = &radeon_ring_generic_get_rptr,
  2188. .get_wptr = &radeon_ring_generic_get_wptr,
  2189. .set_wptr = &radeon_ring_generic_set_wptr,
  2190. }
  2191. },
  2192. .irq = {
  2193. .set = &si_irq_set,
  2194. .process = &si_irq_process,
  2195. },
  2196. .display = {
  2197. .bandwidth_update = &dce6_bandwidth_update,
  2198. .get_vblank_counter = &evergreen_get_vblank_counter,
  2199. .wait_for_vblank = &dce4_wait_for_vblank,
  2200. .set_backlight_level = &atombios_set_backlight_level,
  2201. .get_backlight_level = &atombios_get_backlight_level,
  2202. },
  2203. .copy = {
  2204. .blit = NULL,
  2205. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2206. .dma = &si_copy_dma,
  2207. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2208. .copy = &si_copy_dma,
  2209. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2210. },
  2211. .surface = {
  2212. .set_reg = r600_set_surface_reg,
  2213. .clear_reg = r600_clear_surface_reg,
  2214. },
  2215. .hpd = {
  2216. .init = &evergreen_hpd_init,
  2217. .fini = &evergreen_hpd_fini,
  2218. .sense = &evergreen_hpd_sense,
  2219. .set_polarity = &evergreen_hpd_set_polarity,
  2220. },
  2221. .pm = {
  2222. .misc = &evergreen_pm_misc,
  2223. .prepare = &evergreen_pm_prepare,
  2224. .finish = &evergreen_pm_finish,
  2225. .init_profile = &sumo_pm_init_profile,
  2226. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2227. .get_engine_clock = &radeon_atom_get_engine_clock,
  2228. .set_engine_clock = &radeon_atom_set_engine_clock,
  2229. .get_memory_clock = &radeon_atom_get_memory_clock,
  2230. .set_memory_clock = &radeon_atom_set_memory_clock,
  2231. .get_pcie_lanes = &r600_get_pcie_lanes,
  2232. .set_pcie_lanes = &r600_set_pcie_lanes,
  2233. .set_clock_gating = NULL,
  2234. .set_uvd_clocks = &si_set_uvd_clocks,
  2235. .get_temperature = &si_get_temp,
  2236. },
  2237. .pflip = {
  2238. .pre_page_flip = &evergreen_pre_page_flip,
  2239. .page_flip = &evergreen_page_flip,
  2240. .post_page_flip = &evergreen_post_page_flip,
  2241. },
  2242. };
  2243. static struct radeon_asic ci_asic = {
  2244. .init = &cik_init,
  2245. .fini = &cik_fini,
  2246. .suspend = &cik_suspend,
  2247. .resume = &cik_resume,
  2248. .asic_reset = &cik_asic_reset,
  2249. .vga_set_state = &r600_vga_set_state,
  2250. .ioctl_wait_idle = NULL,
  2251. .gui_idle = &r600_gui_idle,
  2252. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2253. .get_xclk = &cik_get_xclk,
  2254. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2255. .gart = {
  2256. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2257. .set_page = &rs600_gart_set_page,
  2258. },
  2259. .vm = {
  2260. .init = &cik_vm_init,
  2261. .fini = &cik_vm_fini,
  2262. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2263. .set_page = &cik_vm_set_page,
  2264. },
  2265. .ring = {
  2266. [RADEON_RING_TYPE_GFX_INDEX] = {
  2267. .ib_execute = &cik_ring_ib_execute,
  2268. .ib_parse = &cik_ib_parse,
  2269. .emit_fence = &cik_fence_gfx_ring_emit,
  2270. .emit_semaphore = &cik_semaphore_ring_emit,
  2271. .cs_parse = NULL,
  2272. .ring_test = &cik_ring_test,
  2273. .ib_test = &cik_ib_test,
  2274. .is_lockup = &cik_gfx_is_lockup,
  2275. .vm_flush = &cik_vm_flush,
  2276. .get_rptr = &radeon_ring_generic_get_rptr,
  2277. .get_wptr = &radeon_ring_generic_get_wptr,
  2278. .set_wptr = &radeon_ring_generic_set_wptr,
  2279. },
  2280. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2281. .ib_execute = &cik_ring_ib_execute,
  2282. .ib_parse = &cik_ib_parse,
  2283. .emit_fence = &cik_fence_compute_ring_emit,
  2284. .emit_semaphore = &cik_semaphore_ring_emit,
  2285. .cs_parse = NULL,
  2286. .ring_test = &cik_ring_test,
  2287. .ib_test = &cik_ib_test,
  2288. .is_lockup = &cik_gfx_is_lockup,
  2289. .vm_flush = &cik_vm_flush,
  2290. .get_rptr = &cik_compute_ring_get_rptr,
  2291. .get_wptr = &cik_compute_ring_get_wptr,
  2292. .set_wptr = &cik_compute_ring_set_wptr,
  2293. },
  2294. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2295. .ib_execute = &cik_ring_ib_execute,
  2296. .ib_parse = &cik_ib_parse,
  2297. .emit_fence = &cik_fence_compute_ring_emit,
  2298. .emit_semaphore = &cik_semaphore_ring_emit,
  2299. .cs_parse = NULL,
  2300. .ring_test = &cik_ring_test,
  2301. .ib_test = &cik_ib_test,
  2302. .is_lockup = &cik_gfx_is_lockup,
  2303. .vm_flush = &cik_vm_flush,
  2304. .get_rptr = &cik_compute_ring_get_rptr,
  2305. .get_wptr = &cik_compute_ring_get_wptr,
  2306. .set_wptr = &cik_compute_ring_set_wptr,
  2307. },
  2308. [R600_RING_TYPE_DMA_INDEX] = {
  2309. .ib_execute = &cik_sdma_ring_ib_execute,
  2310. .ib_parse = &cik_ib_parse,
  2311. .emit_fence = &cik_sdma_fence_ring_emit,
  2312. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2313. .cs_parse = NULL,
  2314. .ring_test = &cik_sdma_ring_test,
  2315. .ib_test = &cik_sdma_ib_test,
  2316. .is_lockup = &cik_sdma_is_lockup,
  2317. .vm_flush = &cik_dma_vm_flush,
  2318. .get_rptr = &radeon_ring_generic_get_rptr,
  2319. .get_wptr = &radeon_ring_generic_get_wptr,
  2320. .set_wptr = &radeon_ring_generic_set_wptr,
  2321. },
  2322. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2323. .ib_execute = &cik_sdma_ring_ib_execute,
  2324. .ib_parse = &cik_ib_parse,
  2325. .emit_fence = &cik_sdma_fence_ring_emit,
  2326. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2327. .cs_parse = NULL,
  2328. .ring_test = &cik_sdma_ring_test,
  2329. .ib_test = &cik_sdma_ib_test,
  2330. .is_lockup = &cik_sdma_is_lockup,
  2331. .vm_flush = &cik_dma_vm_flush,
  2332. .get_rptr = &radeon_ring_generic_get_rptr,
  2333. .get_wptr = &radeon_ring_generic_get_wptr,
  2334. .set_wptr = &radeon_ring_generic_set_wptr,
  2335. },
  2336. [R600_RING_TYPE_UVD_INDEX] = {
  2337. .ib_execute = &r600_uvd_ib_execute,
  2338. .emit_fence = &r600_uvd_fence_emit,
  2339. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2340. .cs_parse = &radeon_uvd_cs_parse,
  2341. .ring_test = &r600_uvd_ring_test,
  2342. .ib_test = &r600_uvd_ib_test,
  2343. .is_lockup = &radeon_ring_test_lockup,
  2344. .get_rptr = &radeon_ring_generic_get_rptr,
  2345. .get_wptr = &radeon_ring_generic_get_wptr,
  2346. .set_wptr = &radeon_ring_generic_set_wptr,
  2347. }
  2348. },
  2349. .irq = {
  2350. .set = &cik_irq_set,
  2351. .process = &cik_irq_process,
  2352. },
  2353. .display = {
  2354. .bandwidth_update = &dce8_bandwidth_update,
  2355. .get_vblank_counter = &evergreen_get_vblank_counter,
  2356. .wait_for_vblank = &dce4_wait_for_vblank,
  2357. },
  2358. .copy = {
  2359. .blit = NULL,
  2360. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2361. .dma = &cik_copy_dma,
  2362. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2363. .copy = &cik_copy_dma,
  2364. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2365. },
  2366. .surface = {
  2367. .set_reg = r600_set_surface_reg,
  2368. .clear_reg = r600_clear_surface_reg,
  2369. },
  2370. .hpd = {
  2371. .init = &evergreen_hpd_init,
  2372. .fini = &evergreen_hpd_fini,
  2373. .sense = &evergreen_hpd_sense,
  2374. .set_polarity = &evergreen_hpd_set_polarity,
  2375. },
  2376. .pm = {
  2377. .misc = &evergreen_pm_misc,
  2378. .prepare = &evergreen_pm_prepare,
  2379. .finish = &evergreen_pm_finish,
  2380. .init_profile = &sumo_pm_init_profile,
  2381. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2382. .get_engine_clock = &radeon_atom_get_engine_clock,
  2383. .set_engine_clock = &radeon_atom_set_engine_clock,
  2384. .get_memory_clock = &radeon_atom_get_memory_clock,
  2385. .set_memory_clock = &radeon_atom_set_memory_clock,
  2386. .get_pcie_lanes = NULL,
  2387. .set_pcie_lanes = NULL,
  2388. .set_clock_gating = NULL,
  2389. .set_uvd_clocks = &cik_set_uvd_clocks,
  2390. },
  2391. .pflip = {
  2392. .pre_page_flip = &evergreen_pre_page_flip,
  2393. .page_flip = &evergreen_page_flip,
  2394. .post_page_flip = &evergreen_post_page_flip,
  2395. },
  2396. };
  2397. static struct radeon_asic kv_asic = {
  2398. .init = &cik_init,
  2399. .fini = &cik_fini,
  2400. .suspend = &cik_suspend,
  2401. .resume = &cik_resume,
  2402. .asic_reset = &cik_asic_reset,
  2403. .vga_set_state = &r600_vga_set_state,
  2404. .ioctl_wait_idle = NULL,
  2405. .gui_idle = &r600_gui_idle,
  2406. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2407. .get_xclk = &cik_get_xclk,
  2408. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2409. .gart = {
  2410. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2411. .set_page = &rs600_gart_set_page,
  2412. },
  2413. .vm = {
  2414. .init = &cik_vm_init,
  2415. .fini = &cik_vm_fini,
  2416. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2417. .set_page = &cik_vm_set_page,
  2418. },
  2419. .ring = {
  2420. [RADEON_RING_TYPE_GFX_INDEX] = {
  2421. .ib_execute = &cik_ring_ib_execute,
  2422. .ib_parse = &cik_ib_parse,
  2423. .emit_fence = &cik_fence_gfx_ring_emit,
  2424. .emit_semaphore = &cik_semaphore_ring_emit,
  2425. .cs_parse = NULL,
  2426. .ring_test = &cik_ring_test,
  2427. .ib_test = &cik_ib_test,
  2428. .is_lockup = &cik_gfx_is_lockup,
  2429. .vm_flush = &cik_vm_flush,
  2430. .get_rptr = &radeon_ring_generic_get_rptr,
  2431. .get_wptr = &radeon_ring_generic_get_wptr,
  2432. .set_wptr = &radeon_ring_generic_set_wptr,
  2433. },
  2434. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2435. .ib_execute = &cik_ring_ib_execute,
  2436. .ib_parse = &cik_ib_parse,
  2437. .emit_fence = &cik_fence_compute_ring_emit,
  2438. .emit_semaphore = &cik_semaphore_ring_emit,
  2439. .cs_parse = NULL,
  2440. .ring_test = &cik_ring_test,
  2441. .ib_test = &cik_ib_test,
  2442. .is_lockup = &cik_gfx_is_lockup,
  2443. .vm_flush = &cik_vm_flush,
  2444. .get_rptr = &cik_compute_ring_get_rptr,
  2445. .get_wptr = &cik_compute_ring_get_wptr,
  2446. .set_wptr = &cik_compute_ring_set_wptr,
  2447. },
  2448. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2449. .ib_execute = &cik_ring_ib_execute,
  2450. .ib_parse = &cik_ib_parse,
  2451. .emit_fence = &cik_fence_compute_ring_emit,
  2452. .emit_semaphore = &cik_semaphore_ring_emit,
  2453. .cs_parse = NULL,
  2454. .ring_test = &cik_ring_test,
  2455. .ib_test = &cik_ib_test,
  2456. .is_lockup = &cik_gfx_is_lockup,
  2457. .vm_flush = &cik_vm_flush,
  2458. .get_rptr = &cik_compute_ring_get_rptr,
  2459. .get_wptr = &cik_compute_ring_get_wptr,
  2460. .set_wptr = &cik_compute_ring_set_wptr,
  2461. },
  2462. [R600_RING_TYPE_DMA_INDEX] = {
  2463. .ib_execute = &cik_sdma_ring_ib_execute,
  2464. .ib_parse = &cik_ib_parse,
  2465. .emit_fence = &cik_sdma_fence_ring_emit,
  2466. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2467. .cs_parse = NULL,
  2468. .ring_test = &cik_sdma_ring_test,
  2469. .ib_test = &cik_sdma_ib_test,
  2470. .is_lockup = &cik_sdma_is_lockup,
  2471. .vm_flush = &cik_dma_vm_flush,
  2472. .get_rptr = &radeon_ring_generic_get_rptr,
  2473. .get_wptr = &radeon_ring_generic_get_wptr,
  2474. .set_wptr = &radeon_ring_generic_set_wptr,
  2475. },
  2476. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2477. .ib_execute = &cik_sdma_ring_ib_execute,
  2478. .ib_parse = &cik_ib_parse,
  2479. .emit_fence = &cik_sdma_fence_ring_emit,
  2480. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2481. .cs_parse = NULL,
  2482. .ring_test = &cik_sdma_ring_test,
  2483. .ib_test = &cik_sdma_ib_test,
  2484. .is_lockup = &cik_sdma_is_lockup,
  2485. .vm_flush = &cik_dma_vm_flush,
  2486. .get_rptr = &radeon_ring_generic_get_rptr,
  2487. .get_wptr = &radeon_ring_generic_get_wptr,
  2488. .set_wptr = &radeon_ring_generic_set_wptr,
  2489. },
  2490. [R600_RING_TYPE_UVD_INDEX] = {
  2491. .ib_execute = &r600_uvd_ib_execute,
  2492. .emit_fence = &r600_uvd_fence_emit,
  2493. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2494. .cs_parse = &radeon_uvd_cs_parse,
  2495. .ring_test = &r600_uvd_ring_test,
  2496. .ib_test = &r600_uvd_ib_test,
  2497. .is_lockup = &radeon_ring_test_lockup,
  2498. .get_rptr = &radeon_ring_generic_get_rptr,
  2499. .get_wptr = &radeon_ring_generic_get_wptr,
  2500. .set_wptr = &radeon_ring_generic_set_wptr,
  2501. }
  2502. },
  2503. .irq = {
  2504. .set = &cik_irq_set,
  2505. .process = &cik_irq_process,
  2506. },
  2507. .display = {
  2508. .bandwidth_update = &dce8_bandwidth_update,
  2509. .get_vblank_counter = &evergreen_get_vblank_counter,
  2510. .wait_for_vblank = &dce4_wait_for_vblank,
  2511. },
  2512. .copy = {
  2513. .blit = NULL,
  2514. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2515. .dma = &cik_copy_dma,
  2516. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2517. .copy = &cik_copy_dma,
  2518. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2519. },
  2520. .surface = {
  2521. .set_reg = r600_set_surface_reg,
  2522. .clear_reg = r600_clear_surface_reg,
  2523. },
  2524. .hpd = {
  2525. .init = &evergreen_hpd_init,
  2526. .fini = &evergreen_hpd_fini,
  2527. .sense = &evergreen_hpd_sense,
  2528. .set_polarity = &evergreen_hpd_set_polarity,
  2529. },
  2530. .pm = {
  2531. .misc = &evergreen_pm_misc,
  2532. .prepare = &evergreen_pm_prepare,
  2533. .finish = &evergreen_pm_finish,
  2534. .init_profile = &sumo_pm_init_profile,
  2535. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2536. .get_engine_clock = &radeon_atom_get_engine_clock,
  2537. .set_engine_clock = &radeon_atom_set_engine_clock,
  2538. .get_memory_clock = &radeon_atom_get_memory_clock,
  2539. .set_memory_clock = &radeon_atom_set_memory_clock,
  2540. .get_pcie_lanes = NULL,
  2541. .set_pcie_lanes = NULL,
  2542. .set_clock_gating = NULL,
  2543. .set_uvd_clocks = &cik_set_uvd_clocks,
  2544. },
  2545. .pflip = {
  2546. .pre_page_flip = &evergreen_pre_page_flip,
  2547. .page_flip = &evergreen_page_flip,
  2548. .post_page_flip = &evergreen_post_page_flip,
  2549. },
  2550. };
  2551. /**
  2552. * radeon_asic_init - register asic specific callbacks
  2553. *
  2554. * @rdev: radeon device pointer
  2555. *
  2556. * Registers the appropriate asic specific callbacks for each
  2557. * chip family. Also sets other asics specific info like the number
  2558. * of crtcs and the register aperture accessors (all asics).
  2559. * Returns 0 for success.
  2560. */
  2561. int radeon_asic_init(struct radeon_device *rdev)
  2562. {
  2563. radeon_register_accessor_init(rdev);
  2564. /* set the number of crtcs */
  2565. if (rdev->flags & RADEON_SINGLE_CRTC)
  2566. rdev->num_crtc = 1;
  2567. else
  2568. rdev->num_crtc = 2;
  2569. rdev->has_uvd = false;
  2570. switch (rdev->family) {
  2571. case CHIP_R100:
  2572. case CHIP_RV100:
  2573. case CHIP_RS100:
  2574. case CHIP_RV200:
  2575. case CHIP_RS200:
  2576. rdev->asic = &r100_asic;
  2577. break;
  2578. case CHIP_R200:
  2579. case CHIP_RV250:
  2580. case CHIP_RS300:
  2581. case CHIP_RV280:
  2582. rdev->asic = &r200_asic;
  2583. break;
  2584. case CHIP_R300:
  2585. case CHIP_R350:
  2586. case CHIP_RV350:
  2587. case CHIP_RV380:
  2588. if (rdev->flags & RADEON_IS_PCIE)
  2589. rdev->asic = &r300_asic_pcie;
  2590. else
  2591. rdev->asic = &r300_asic;
  2592. break;
  2593. case CHIP_R420:
  2594. case CHIP_R423:
  2595. case CHIP_RV410:
  2596. rdev->asic = &r420_asic;
  2597. /* handle macs */
  2598. if (rdev->bios == NULL) {
  2599. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2600. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2601. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2602. rdev->asic->pm.set_memory_clock = NULL;
  2603. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2604. }
  2605. break;
  2606. case CHIP_RS400:
  2607. case CHIP_RS480:
  2608. rdev->asic = &rs400_asic;
  2609. break;
  2610. case CHIP_RS600:
  2611. rdev->asic = &rs600_asic;
  2612. break;
  2613. case CHIP_RS690:
  2614. case CHIP_RS740:
  2615. rdev->asic = &rs690_asic;
  2616. break;
  2617. case CHIP_RV515:
  2618. rdev->asic = &rv515_asic;
  2619. break;
  2620. case CHIP_R520:
  2621. case CHIP_RV530:
  2622. case CHIP_RV560:
  2623. case CHIP_RV570:
  2624. case CHIP_R580:
  2625. rdev->asic = &r520_asic;
  2626. break;
  2627. case CHIP_R600:
  2628. rdev->asic = &r600_asic;
  2629. break;
  2630. case CHIP_RV610:
  2631. case CHIP_RV630:
  2632. case CHIP_RV620:
  2633. case CHIP_RV635:
  2634. case CHIP_RV670:
  2635. rdev->asic = &rv6xx_asic;
  2636. rdev->has_uvd = true;
  2637. break;
  2638. case CHIP_RS780:
  2639. case CHIP_RS880:
  2640. rdev->asic = &rs780_asic;
  2641. rdev->has_uvd = true;
  2642. break;
  2643. case CHIP_RV770:
  2644. case CHIP_RV730:
  2645. case CHIP_RV710:
  2646. case CHIP_RV740:
  2647. rdev->asic = &rv770_asic;
  2648. rdev->has_uvd = true;
  2649. break;
  2650. case CHIP_CEDAR:
  2651. case CHIP_REDWOOD:
  2652. case CHIP_JUNIPER:
  2653. case CHIP_CYPRESS:
  2654. case CHIP_HEMLOCK:
  2655. /* set num crtcs */
  2656. if (rdev->family == CHIP_CEDAR)
  2657. rdev->num_crtc = 4;
  2658. else
  2659. rdev->num_crtc = 6;
  2660. rdev->asic = &evergreen_asic;
  2661. rdev->has_uvd = true;
  2662. break;
  2663. case CHIP_PALM:
  2664. case CHIP_SUMO:
  2665. case CHIP_SUMO2:
  2666. rdev->asic = &sumo_asic;
  2667. rdev->has_uvd = true;
  2668. break;
  2669. case CHIP_BARTS:
  2670. case CHIP_TURKS:
  2671. case CHIP_CAICOS:
  2672. /* set num crtcs */
  2673. if (rdev->family == CHIP_CAICOS)
  2674. rdev->num_crtc = 4;
  2675. else
  2676. rdev->num_crtc = 6;
  2677. rdev->asic = &btc_asic;
  2678. rdev->has_uvd = true;
  2679. break;
  2680. case CHIP_CAYMAN:
  2681. rdev->asic = &cayman_asic;
  2682. /* set num crtcs */
  2683. rdev->num_crtc = 6;
  2684. rdev->has_uvd = true;
  2685. break;
  2686. case CHIP_ARUBA:
  2687. rdev->asic = &trinity_asic;
  2688. /* set num crtcs */
  2689. rdev->num_crtc = 4;
  2690. rdev->has_uvd = true;
  2691. break;
  2692. case CHIP_TAHITI:
  2693. case CHIP_PITCAIRN:
  2694. case CHIP_VERDE:
  2695. case CHIP_OLAND:
  2696. case CHIP_HAINAN:
  2697. rdev->asic = &si_asic;
  2698. /* set num crtcs */
  2699. if (rdev->family == CHIP_HAINAN)
  2700. rdev->num_crtc = 0;
  2701. else if (rdev->family == CHIP_OLAND)
  2702. rdev->num_crtc = 2;
  2703. else
  2704. rdev->num_crtc = 6;
  2705. if (rdev->family == CHIP_HAINAN)
  2706. rdev->has_uvd = false;
  2707. else
  2708. rdev->has_uvd = true;
  2709. break;
  2710. case CHIP_BONAIRE:
  2711. rdev->asic = &ci_asic;
  2712. rdev->num_crtc = 6;
  2713. break;
  2714. case CHIP_KAVERI:
  2715. case CHIP_KABINI:
  2716. rdev->asic = &kv_asic;
  2717. /* set num crtcs */
  2718. if (rdev->family == CHIP_KAVERI)
  2719. rdev->num_crtc = 4;
  2720. else
  2721. rdev->num_crtc = 2;
  2722. break;
  2723. default:
  2724. /* FIXME: not supported yet */
  2725. return -EINVAL;
  2726. }
  2727. if (rdev->flags & RADEON_IS_IGP) {
  2728. rdev->asic->pm.get_memory_clock = NULL;
  2729. rdev->asic->pm.set_memory_clock = NULL;
  2730. }
  2731. return 0;
  2732. }