radeon.h 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. extern int radeon_dpm;
  94. /*
  95. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  96. * symbol;
  97. */
  98. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  99. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  100. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  101. #define RADEON_IB_POOL_SIZE 16
  102. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  103. #define RADEONFB_CONN_LIMIT 4
  104. #define RADEON_BIOS_NUM_SCRATCH 8
  105. /* max number of rings */
  106. #define RADEON_NUM_RINGS 6
  107. /* fence seq are set to this number when signaled */
  108. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  109. /* internal ring indices */
  110. /* r1xx+ has gfx CP ring */
  111. #define RADEON_RING_TYPE_GFX_INDEX 0
  112. /* cayman has 2 compute CP rings */
  113. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  114. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  115. /* R600+ has an async dma ring */
  116. #define R600_RING_TYPE_DMA_INDEX 3
  117. /* cayman add a second async dma ring */
  118. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  119. /* R600+ */
  120. #define R600_RING_TYPE_UVD_INDEX 5
  121. /* hardcode those limit for now */
  122. #define RADEON_VA_IB_OFFSET (1 << 20)
  123. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  124. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  125. /* reset flags */
  126. #define RADEON_RESET_GFX (1 << 0)
  127. #define RADEON_RESET_COMPUTE (1 << 1)
  128. #define RADEON_RESET_DMA (1 << 2)
  129. #define RADEON_RESET_CP (1 << 3)
  130. #define RADEON_RESET_GRBM (1 << 4)
  131. #define RADEON_RESET_DMA1 (1 << 5)
  132. #define RADEON_RESET_RLC (1 << 6)
  133. #define RADEON_RESET_SEM (1 << 7)
  134. #define RADEON_RESET_IH (1 << 8)
  135. #define RADEON_RESET_VMC (1 << 9)
  136. #define RADEON_RESET_MC (1 << 10)
  137. #define RADEON_RESET_DISPLAY (1 << 11)
  138. /* max cursor sizes (in pixels) */
  139. #define CURSOR_WIDTH 64
  140. #define CURSOR_HEIGHT 64
  141. #define CIK_CURSOR_WIDTH 128
  142. #define CIK_CURSOR_HEIGHT 128
  143. /*
  144. * Errata workarounds.
  145. */
  146. enum radeon_pll_errata {
  147. CHIP_ERRATA_R300_CG = 0x00000001,
  148. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  149. CHIP_ERRATA_PLL_DELAY = 0x00000004
  150. };
  151. struct radeon_device;
  152. /*
  153. * BIOS.
  154. */
  155. bool radeon_get_bios(struct radeon_device *rdev);
  156. /*
  157. * Dummy page
  158. */
  159. struct radeon_dummy_page {
  160. struct page *page;
  161. dma_addr_t addr;
  162. };
  163. int radeon_dummy_page_init(struct radeon_device *rdev);
  164. void radeon_dummy_page_fini(struct radeon_device *rdev);
  165. /*
  166. * Clocks
  167. */
  168. struct radeon_clock {
  169. struct radeon_pll p1pll;
  170. struct radeon_pll p2pll;
  171. struct radeon_pll dcpll;
  172. struct radeon_pll spll;
  173. struct radeon_pll mpll;
  174. /* 10 Khz units */
  175. uint32_t default_mclk;
  176. uint32_t default_sclk;
  177. uint32_t default_dispclk;
  178. uint32_t dp_extclk;
  179. uint32_t max_pixel_clock;
  180. };
  181. /*
  182. * Power management
  183. */
  184. int radeon_pm_init(struct radeon_device *rdev);
  185. void radeon_pm_fini(struct radeon_device *rdev);
  186. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  187. void radeon_pm_suspend(struct radeon_device *rdev);
  188. void radeon_pm_resume(struct radeon_device *rdev);
  189. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  190. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  191. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  192. u8 clock_type,
  193. u32 clock,
  194. bool strobe_mode,
  195. struct atom_clock_dividers *dividers);
  196. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  197. u32 clock,
  198. bool strobe_mode,
  199. struct atom_mpll_param *mpll_param);
  200. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  201. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  202. u16 voltage_level, u8 voltage_type,
  203. u32 *gpio_value, u32 *gpio_mask);
  204. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  205. u32 eng_clock, u32 mem_clock);
  206. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  207. u8 voltage_type, u16 *voltage_step);
  208. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  209. u16 voltage_id, u16 *voltage);
  210. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  211. u8 voltage_type,
  212. u16 nominal_voltage,
  213. u16 *true_voltage);
  214. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  215. u8 voltage_type, u16 *min_voltage);
  216. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  217. u8 voltage_type, u16 *max_voltage);
  218. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  219. u8 voltage_type,
  220. struct atom_voltage_table *voltage_table);
  221. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev, u8 voltage_type);
  222. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  223. u32 mem_clock);
  224. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  225. u32 mem_clock);
  226. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  227. u8 module_index,
  228. struct atom_mc_reg_table *reg_table);
  229. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  230. u8 module_index, struct atom_memory_info *mem_info);
  231. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  232. bool gddr5, u8 module_index,
  233. struct atom_memory_clock_range_table *mclk_range_table);
  234. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  235. u16 voltage_id, u16 *voltage);
  236. void rs690_pm_info(struct radeon_device *rdev);
  237. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  238. unsigned *bankh, unsigned *mtaspect,
  239. unsigned *tile_split);
  240. /*
  241. * Fences.
  242. */
  243. struct radeon_fence_driver {
  244. uint32_t scratch_reg;
  245. uint64_t gpu_addr;
  246. volatile uint32_t *cpu_addr;
  247. /* sync_seq is protected by ring emission lock */
  248. uint64_t sync_seq[RADEON_NUM_RINGS];
  249. atomic64_t last_seq;
  250. unsigned long last_activity;
  251. bool initialized;
  252. };
  253. struct radeon_fence {
  254. struct radeon_device *rdev;
  255. struct kref kref;
  256. /* protected by radeon_fence.lock */
  257. uint64_t seq;
  258. /* RB, DMA, etc. */
  259. unsigned ring;
  260. };
  261. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  262. int radeon_fence_driver_init(struct radeon_device *rdev);
  263. void radeon_fence_driver_fini(struct radeon_device *rdev);
  264. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  265. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  266. void radeon_fence_process(struct radeon_device *rdev, int ring);
  267. bool radeon_fence_signaled(struct radeon_fence *fence);
  268. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  269. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  270. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  271. int radeon_fence_wait_any(struct radeon_device *rdev,
  272. struct radeon_fence **fences,
  273. bool intr);
  274. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  275. void radeon_fence_unref(struct radeon_fence **fence);
  276. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  277. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  278. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  279. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  280. struct radeon_fence *b)
  281. {
  282. if (!a) {
  283. return b;
  284. }
  285. if (!b) {
  286. return a;
  287. }
  288. BUG_ON(a->ring != b->ring);
  289. if (a->seq > b->seq) {
  290. return a;
  291. } else {
  292. return b;
  293. }
  294. }
  295. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  296. struct radeon_fence *b)
  297. {
  298. if (!a) {
  299. return false;
  300. }
  301. if (!b) {
  302. return true;
  303. }
  304. BUG_ON(a->ring != b->ring);
  305. return a->seq < b->seq;
  306. }
  307. /*
  308. * Tiling registers
  309. */
  310. struct radeon_surface_reg {
  311. struct radeon_bo *bo;
  312. };
  313. #define RADEON_GEM_MAX_SURFACES 8
  314. /*
  315. * TTM.
  316. */
  317. struct radeon_mman {
  318. struct ttm_bo_global_ref bo_global_ref;
  319. struct drm_global_reference mem_global_ref;
  320. struct ttm_bo_device bdev;
  321. bool mem_global_referenced;
  322. bool initialized;
  323. };
  324. /* bo virtual address in a specific vm */
  325. struct radeon_bo_va {
  326. /* protected by bo being reserved */
  327. struct list_head bo_list;
  328. uint64_t soffset;
  329. uint64_t eoffset;
  330. uint32_t flags;
  331. bool valid;
  332. unsigned ref_count;
  333. /* protected by vm mutex */
  334. struct list_head vm_list;
  335. /* constant after initialization */
  336. struct radeon_vm *vm;
  337. struct radeon_bo *bo;
  338. };
  339. struct radeon_bo {
  340. /* Protected by gem.mutex */
  341. struct list_head list;
  342. /* Protected by tbo.reserved */
  343. u32 placements[3];
  344. struct ttm_placement placement;
  345. struct ttm_buffer_object tbo;
  346. struct ttm_bo_kmap_obj kmap;
  347. unsigned pin_count;
  348. void *kptr;
  349. u32 tiling_flags;
  350. u32 pitch;
  351. int surface_reg;
  352. /* list of all virtual address to which this bo
  353. * is associated to
  354. */
  355. struct list_head va;
  356. /* Constant after initialization */
  357. struct radeon_device *rdev;
  358. struct drm_gem_object gem_base;
  359. struct ttm_bo_kmap_obj dma_buf_vmap;
  360. pid_t pid;
  361. };
  362. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  363. struct radeon_bo_list {
  364. struct ttm_validate_buffer tv;
  365. struct radeon_bo *bo;
  366. uint64_t gpu_offset;
  367. bool written;
  368. unsigned domain;
  369. unsigned alt_domain;
  370. u32 tiling_flags;
  371. };
  372. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  373. /* sub-allocation manager, it has to be protected by another lock.
  374. * By conception this is an helper for other part of the driver
  375. * like the indirect buffer or semaphore, which both have their
  376. * locking.
  377. *
  378. * Principe is simple, we keep a list of sub allocation in offset
  379. * order (first entry has offset == 0, last entry has the highest
  380. * offset).
  381. *
  382. * When allocating new object we first check if there is room at
  383. * the end total_size - (last_object_offset + last_object_size) >=
  384. * alloc_size. If so we allocate new object there.
  385. *
  386. * When there is not enough room at the end, we start waiting for
  387. * each sub object until we reach object_offset+object_size >=
  388. * alloc_size, this object then become the sub object we return.
  389. *
  390. * Alignment can't be bigger than page size.
  391. *
  392. * Hole are not considered for allocation to keep things simple.
  393. * Assumption is that there won't be hole (all object on same
  394. * alignment).
  395. */
  396. struct radeon_sa_manager {
  397. wait_queue_head_t wq;
  398. struct radeon_bo *bo;
  399. struct list_head *hole;
  400. struct list_head flist[RADEON_NUM_RINGS];
  401. struct list_head olist;
  402. unsigned size;
  403. uint64_t gpu_addr;
  404. void *cpu_ptr;
  405. uint32_t domain;
  406. };
  407. struct radeon_sa_bo;
  408. /* sub-allocation buffer */
  409. struct radeon_sa_bo {
  410. struct list_head olist;
  411. struct list_head flist;
  412. struct radeon_sa_manager *manager;
  413. unsigned soffset;
  414. unsigned eoffset;
  415. struct radeon_fence *fence;
  416. };
  417. /*
  418. * GEM objects.
  419. */
  420. struct radeon_gem {
  421. struct mutex mutex;
  422. struct list_head objects;
  423. };
  424. int radeon_gem_init(struct radeon_device *rdev);
  425. void radeon_gem_fini(struct radeon_device *rdev);
  426. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  427. int alignment, int initial_domain,
  428. bool discardable, bool kernel,
  429. struct drm_gem_object **obj);
  430. int radeon_mode_dumb_create(struct drm_file *file_priv,
  431. struct drm_device *dev,
  432. struct drm_mode_create_dumb *args);
  433. int radeon_mode_dumb_mmap(struct drm_file *filp,
  434. struct drm_device *dev,
  435. uint32_t handle, uint64_t *offset_p);
  436. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  437. struct drm_device *dev,
  438. uint32_t handle);
  439. /*
  440. * Semaphores.
  441. */
  442. /* everything here is constant */
  443. struct radeon_semaphore {
  444. struct radeon_sa_bo *sa_bo;
  445. signed waiters;
  446. uint64_t gpu_addr;
  447. };
  448. int radeon_semaphore_create(struct radeon_device *rdev,
  449. struct radeon_semaphore **semaphore);
  450. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  451. struct radeon_semaphore *semaphore);
  452. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  453. struct radeon_semaphore *semaphore);
  454. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  455. struct radeon_semaphore *semaphore,
  456. int signaler, int waiter);
  457. void radeon_semaphore_free(struct radeon_device *rdev,
  458. struct radeon_semaphore **semaphore,
  459. struct radeon_fence *fence);
  460. /*
  461. * GART structures, functions & helpers
  462. */
  463. struct radeon_mc;
  464. #define RADEON_GPU_PAGE_SIZE 4096
  465. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  466. #define RADEON_GPU_PAGE_SHIFT 12
  467. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  468. struct radeon_gart {
  469. dma_addr_t table_addr;
  470. struct radeon_bo *robj;
  471. void *ptr;
  472. unsigned num_gpu_pages;
  473. unsigned num_cpu_pages;
  474. unsigned table_size;
  475. struct page **pages;
  476. dma_addr_t *pages_addr;
  477. bool ready;
  478. };
  479. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  480. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  481. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  482. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  483. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  484. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  485. int radeon_gart_init(struct radeon_device *rdev);
  486. void radeon_gart_fini(struct radeon_device *rdev);
  487. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  488. int pages);
  489. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  490. int pages, struct page **pagelist,
  491. dma_addr_t *dma_addr);
  492. void radeon_gart_restore(struct radeon_device *rdev);
  493. /*
  494. * GPU MC structures, functions & helpers
  495. */
  496. struct radeon_mc {
  497. resource_size_t aper_size;
  498. resource_size_t aper_base;
  499. resource_size_t agp_base;
  500. /* for some chips with <= 32MB we need to lie
  501. * about vram size near mc fb location */
  502. u64 mc_vram_size;
  503. u64 visible_vram_size;
  504. u64 gtt_size;
  505. u64 gtt_start;
  506. u64 gtt_end;
  507. u64 vram_start;
  508. u64 vram_end;
  509. unsigned vram_width;
  510. u64 real_vram_size;
  511. int vram_mtrr;
  512. bool vram_is_ddr;
  513. bool igp_sideport_enabled;
  514. u64 gtt_base_align;
  515. u64 mc_mask;
  516. };
  517. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  518. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  519. /*
  520. * GPU scratch registers structures, functions & helpers
  521. */
  522. struct radeon_scratch {
  523. unsigned num_reg;
  524. uint32_t reg_base;
  525. bool free[32];
  526. uint32_t reg[32];
  527. };
  528. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  529. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  530. /*
  531. * GPU doorbell structures, functions & helpers
  532. */
  533. struct radeon_doorbell {
  534. u32 num_pages;
  535. bool free[1024];
  536. /* doorbell mmio */
  537. resource_size_t base;
  538. resource_size_t size;
  539. void __iomem *ptr;
  540. };
  541. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  542. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  543. /*
  544. * IRQS.
  545. */
  546. struct radeon_unpin_work {
  547. struct work_struct work;
  548. struct radeon_device *rdev;
  549. int crtc_id;
  550. struct radeon_fence *fence;
  551. struct drm_pending_vblank_event *event;
  552. struct radeon_bo *old_rbo;
  553. u64 new_crtc_base;
  554. };
  555. struct r500_irq_stat_regs {
  556. u32 disp_int;
  557. u32 hdmi0_status;
  558. };
  559. struct r600_irq_stat_regs {
  560. u32 disp_int;
  561. u32 disp_int_cont;
  562. u32 disp_int_cont2;
  563. u32 d1grph_int;
  564. u32 d2grph_int;
  565. u32 hdmi0_status;
  566. u32 hdmi1_status;
  567. };
  568. struct evergreen_irq_stat_regs {
  569. u32 disp_int;
  570. u32 disp_int_cont;
  571. u32 disp_int_cont2;
  572. u32 disp_int_cont3;
  573. u32 disp_int_cont4;
  574. u32 disp_int_cont5;
  575. u32 d1grph_int;
  576. u32 d2grph_int;
  577. u32 d3grph_int;
  578. u32 d4grph_int;
  579. u32 d5grph_int;
  580. u32 d6grph_int;
  581. u32 afmt_status1;
  582. u32 afmt_status2;
  583. u32 afmt_status3;
  584. u32 afmt_status4;
  585. u32 afmt_status5;
  586. u32 afmt_status6;
  587. };
  588. struct cik_irq_stat_regs {
  589. u32 disp_int;
  590. u32 disp_int_cont;
  591. u32 disp_int_cont2;
  592. u32 disp_int_cont3;
  593. u32 disp_int_cont4;
  594. u32 disp_int_cont5;
  595. u32 disp_int_cont6;
  596. };
  597. union radeon_irq_stat_regs {
  598. struct r500_irq_stat_regs r500;
  599. struct r600_irq_stat_regs r600;
  600. struct evergreen_irq_stat_regs evergreen;
  601. struct cik_irq_stat_regs cik;
  602. };
  603. #define RADEON_MAX_HPD_PINS 6
  604. #define RADEON_MAX_CRTCS 6
  605. #define RADEON_MAX_AFMT_BLOCKS 6
  606. struct radeon_irq {
  607. bool installed;
  608. spinlock_t lock;
  609. atomic_t ring_int[RADEON_NUM_RINGS];
  610. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  611. atomic_t pflip[RADEON_MAX_CRTCS];
  612. wait_queue_head_t vblank_queue;
  613. bool hpd[RADEON_MAX_HPD_PINS];
  614. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  615. union radeon_irq_stat_regs stat_regs;
  616. bool dpm_thermal;
  617. };
  618. int radeon_irq_kms_init(struct radeon_device *rdev);
  619. void radeon_irq_kms_fini(struct radeon_device *rdev);
  620. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  621. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  622. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  623. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  624. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  625. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  626. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  627. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  628. /*
  629. * CP & rings.
  630. */
  631. struct radeon_ib {
  632. struct radeon_sa_bo *sa_bo;
  633. uint32_t length_dw;
  634. uint64_t gpu_addr;
  635. uint32_t *ptr;
  636. int ring;
  637. struct radeon_fence *fence;
  638. struct radeon_vm *vm;
  639. bool is_const_ib;
  640. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  641. struct radeon_semaphore *semaphore;
  642. };
  643. struct radeon_ring {
  644. struct radeon_bo *ring_obj;
  645. volatile uint32_t *ring;
  646. unsigned rptr;
  647. unsigned rptr_offs;
  648. unsigned rptr_reg;
  649. unsigned rptr_save_reg;
  650. u64 next_rptr_gpu_addr;
  651. volatile u32 *next_rptr_cpu_addr;
  652. unsigned wptr;
  653. unsigned wptr_old;
  654. unsigned wptr_reg;
  655. unsigned ring_size;
  656. unsigned ring_free_dw;
  657. int count_dw;
  658. unsigned long last_activity;
  659. unsigned last_rptr;
  660. uint64_t gpu_addr;
  661. uint32_t align_mask;
  662. uint32_t ptr_mask;
  663. bool ready;
  664. u32 ptr_reg_shift;
  665. u32 ptr_reg_mask;
  666. u32 nop;
  667. u32 idx;
  668. u64 last_semaphore_signal_addr;
  669. u64 last_semaphore_wait_addr;
  670. /* for CIK queues */
  671. u32 me;
  672. u32 pipe;
  673. u32 queue;
  674. struct radeon_bo *mqd_obj;
  675. u32 doorbell_page_num;
  676. u32 doorbell_offset;
  677. unsigned wptr_offs;
  678. };
  679. struct radeon_mec {
  680. struct radeon_bo *hpd_eop_obj;
  681. u64 hpd_eop_gpu_addr;
  682. u32 num_pipe;
  683. u32 num_mec;
  684. u32 num_queue;
  685. };
  686. /*
  687. * VM
  688. */
  689. /* maximum number of VMIDs */
  690. #define RADEON_NUM_VM 16
  691. /* defines number of bits in page table versus page directory,
  692. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  693. * table and the remaining 19 bits are in the page directory */
  694. #define RADEON_VM_BLOCK_SIZE 9
  695. /* number of entries in page table */
  696. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  697. struct radeon_vm {
  698. struct list_head list;
  699. struct list_head va;
  700. unsigned id;
  701. /* contains the page directory */
  702. struct radeon_sa_bo *page_directory;
  703. uint64_t pd_gpu_addr;
  704. /* array of page tables, one for each page directory entry */
  705. struct radeon_sa_bo **page_tables;
  706. struct mutex mutex;
  707. /* last fence for cs using this vm */
  708. struct radeon_fence *fence;
  709. /* last flush or NULL if we still need to flush */
  710. struct radeon_fence *last_flush;
  711. };
  712. struct radeon_vm_manager {
  713. struct mutex lock;
  714. struct list_head lru_vm;
  715. struct radeon_fence *active[RADEON_NUM_VM];
  716. struct radeon_sa_manager sa_manager;
  717. uint32_t max_pfn;
  718. /* number of VMIDs */
  719. unsigned nvm;
  720. /* vram base address for page table entry */
  721. u64 vram_base_offset;
  722. /* is vm enabled? */
  723. bool enabled;
  724. };
  725. /*
  726. * file private structure
  727. */
  728. struct radeon_fpriv {
  729. struct radeon_vm vm;
  730. };
  731. /*
  732. * R6xx+ IH ring
  733. */
  734. struct r600_ih {
  735. struct radeon_bo *ring_obj;
  736. volatile uint32_t *ring;
  737. unsigned rptr;
  738. unsigned ring_size;
  739. uint64_t gpu_addr;
  740. uint32_t ptr_mask;
  741. atomic_t lock;
  742. bool enabled;
  743. };
  744. struct r600_blit_cp_primitives {
  745. void (*set_render_target)(struct radeon_device *rdev, int format,
  746. int w, int h, u64 gpu_addr);
  747. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  748. u32 sync_type, u32 size,
  749. u64 mc_addr);
  750. void (*set_shaders)(struct radeon_device *rdev);
  751. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  752. void (*set_tex_resource)(struct radeon_device *rdev,
  753. int format, int w, int h, int pitch,
  754. u64 gpu_addr, u32 size);
  755. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  756. int x2, int y2);
  757. void (*draw_auto)(struct radeon_device *rdev);
  758. void (*set_default_state)(struct radeon_device *rdev);
  759. };
  760. struct r600_blit {
  761. struct radeon_bo *shader_obj;
  762. struct r600_blit_cp_primitives primitives;
  763. int max_dim;
  764. int ring_size_common;
  765. int ring_size_per_loop;
  766. u64 shader_gpu_addr;
  767. u32 vs_offset, ps_offset;
  768. u32 state_offset;
  769. u32 state_len;
  770. };
  771. /*
  772. * RLC stuff
  773. */
  774. #include "clearstate_defs.h"
  775. struct radeon_rlc {
  776. /* for power gating */
  777. struct radeon_bo *save_restore_obj;
  778. uint64_t save_restore_gpu_addr;
  779. volatile uint32_t *sr_ptr;
  780. u32 *reg_list;
  781. u32 reg_list_size;
  782. /* for clear state */
  783. struct radeon_bo *clear_state_obj;
  784. uint64_t clear_state_gpu_addr;
  785. volatile uint32_t *cs_ptr;
  786. struct cs_section_def *cs_data;
  787. };
  788. int radeon_ib_get(struct radeon_device *rdev, int ring,
  789. struct radeon_ib *ib, struct radeon_vm *vm,
  790. unsigned size);
  791. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  792. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  793. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  794. struct radeon_ib *const_ib);
  795. int radeon_ib_pool_init(struct radeon_device *rdev);
  796. void radeon_ib_pool_fini(struct radeon_device *rdev);
  797. int radeon_ib_ring_tests(struct radeon_device *rdev);
  798. /* Ring access between begin & end cannot sleep */
  799. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  800. struct radeon_ring *ring);
  801. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  802. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  803. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  804. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  805. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  806. void radeon_ring_undo(struct radeon_ring *ring);
  807. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  808. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  809. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  810. void radeon_ring_lockup_update(struct radeon_ring *ring);
  811. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  812. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  813. uint32_t **data);
  814. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  815. unsigned size, uint32_t *data);
  816. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  817. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  818. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  819. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  820. /* r600 async dma */
  821. void r600_dma_stop(struct radeon_device *rdev);
  822. int r600_dma_resume(struct radeon_device *rdev);
  823. void r600_dma_fini(struct radeon_device *rdev);
  824. void cayman_dma_stop(struct radeon_device *rdev);
  825. int cayman_dma_resume(struct radeon_device *rdev);
  826. void cayman_dma_fini(struct radeon_device *rdev);
  827. /*
  828. * CS.
  829. */
  830. struct radeon_cs_reloc {
  831. struct drm_gem_object *gobj;
  832. struct radeon_bo *robj;
  833. struct radeon_bo_list lobj;
  834. uint32_t handle;
  835. uint32_t flags;
  836. };
  837. struct radeon_cs_chunk {
  838. uint32_t chunk_id;
  839. uint32_t length_dw;
  840. int kpage_idx[2];
  841. uint32_t *kpage[2];
  842. uint32_t *kdata;
  843. void __user *user_ptr;
  844. int last_copied_page;
  845. int last_page_index;
  846. };
  847. struct radeon_cs_parser {
  848. struct device *dev;
  849. struct radeon_device *rdev;
  850. struct drm_file *filp;
  851. /* chunks */
  852. unsigned nchunks;
  853. struct radeon_cs_chunk *chunks;
  854. uint64_t *chunks_array;
  855. /* IB */
  856. unsigned idx;
  857. /* relocations */
  858. unsigned nrelocs;
  859. struct radeon_cs_reloc *relocs;
  860. struct radeon_cs_reloc **relocs_ptr;
  861. struct list_head validated;
  862. unsigned dma_reloc_idx;
  863. /* indices of various chunks */
  864. int chunk_ib_idx;
  865. int chunk_relocs_idx;
  866. int chunk_flags_idx;
  867. int chunk_const_ib_idx;
  868. struct radeon_ib ib;
  869. struct radeon_ib const_ib;
  870. void *track;
  871. unsigned family;
  872. int parser_error;
  873. u32 cs_flags;
  874. u32 ring;
  875. s32 priority;
  876. };
  877. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  878. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  879. struct radeon_cs_packet {
  880. unsigned idx;
  881. unsigned type;
  882. unsigned reg;
  883. unsigned opcode;
  884. int count;
  885. unsigned one_reg_wr;
  886. };
  887. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  888. struct radeon_cs_packet *pkt,
  889. unsigned idx, unsigned reg);
  890. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  891. struct radeon_cs_packet *pkt);
  892. /*
  893. * AGP
  894. */
  895. int radeon_agp_init(struct radeon_device *rdev);
  896. void radeon_agp_resume(struct radeon_device *rdev);
  897. void radeon_agp_suspend(struct radeon_device *rdev);
  898. void radeon_agp_fini(struct radeon_device *rdev);
  899. /*
  900. * Writeback
  901. */
  902. struct radeon_wb {
  903. struct radeon_bo *wb_obj;
  904. volatile uint32_t *wb;
  905. uint64_t gpu_addr;
  906. bool enabled;
  907. bool use_event;
  908. };
  909. #define RADEON_WB_SCRATCH_OFFSET 0
  910. #define RADEON_WB_RING0_NEXT_RPTR 256
  911. #define RADEON_WB_CP_RPTR_OFFSET 1024
  912. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  913. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  914. #define R600_WB_DMA_RPTR_OFFSET 1792
  915. #define R600_WB_IH_WPTR_OFFSET 2048
  916. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  917. #define R600_WB_UVD_RPTR_OFFSET 2560
  918. #define R600_WB_EVENT_OFFSET 3072
  919. #define CIK_WB_CP1_WPTR_OFFSET 3328
  920. #define CIK_WB_CP2_WPTR_OFFSET 3584
  921. /**
  922. * struct radeon_pm - power management datas
  923. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  924. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  925. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  926. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  927. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  928. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  929. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  930. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  931. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  932. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  933. * @needed_bandwidth: current bandwidth needs
  934. *
  935. * It keeps track of various data needed to take powermanagement decision.
  936. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  937. * Equation between gpu/memory clock and available bandwidth is hw dependent
  938. * (type of memory, bus size, efficiency, ...)
  939. */
  940. enum radeon_pm_method {
  941. PM_METHOD_PROFILE,
  942. PM_METHOD_DYNPM,
  943. PM_METHOD_DPM,
  944. };
  945. enum radeon_dynpm_state {
  946. DYNPM_STATE_DISABLED,
  947. DYNPM_STATE_MINIMUM,
  948. DYNPM_STATE_PAUSED,
  949. DYNPM_STATE_ACTIVE,
  950. DYNPM_STATE_SUSPENDED,
  951. };
  952. enum radeon_dynpm_action {
  953. DYNPM_ACTION_NONE,
  954. DYNPM_ACTION_MINIMUM,
  955. DYNPM_ACTION_DOWNCLOCK,
  956. DYNPM_ACTION_UPCLOCK,
  957. DYNPM_ACTION_DEFAULT
  958. };
  959. enum radeon_voltage_type {
  960. VOLTAGE_NONE = 0,
  961. VOLTAGE_GPIO,
  962. VOLTAGE_VDDC,
  963. VOLTAGE_SW
  964. };
  965. enum radeon_pm_state_type {
  966. /* not used for dpm */
  967. POWER_STATE_TYPE_DEFAULT,
  968. POWER_STATE_TYPE_POWERSAVE,
  969. /* user selectable states */
  970. POWER_STATE_TYPE_BATTERY,
  971. POWER_STATE_TYPE_BALANCED,
  972. POWER_STATE_TYPE_PERFORMANCE,
  973. /* internal states */
  974. POWER_STATE_TYPE_INTERNAL_UVD,
  975. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  976. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  977. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  978. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  979. POWER_STATE_TYPE_INTERNAL_BOOT,
  980. POWER_STATE_TYPE_INTERNAL_THERMAL,
  981. POWER_STATE_TYPE_INTERNAL_ACPI,
  982. POWER_STATE_TYPE_INTERNAL_ULV,
  983. };
  984. enum radeon_pm_profile_type {
  985. PM_PROFILE_DEFAULT,
  986. PM_PROFILE_AUTO,
  987. PM_PROFILE_LOW,
  988. PM_PROFILE_MID,
  989. PM_PROFILE_HIGH,
  990. };
  991. #define PM_PROFILE_DEFAULT_IDX 0
  992. #define PM_PROFILE_LOW_SH_IDX 1
  993. #define PM_PROFILE_MID_SH_IDX 2
  994. #define PM_PROFILE_HIGH_SH_IDX 3
  995. #define PM_PROFILE_LOW_MH_IDX 4
  996. #define PM_PROFILE_MID_MH_IDX 5
  997. #define PM_PROFILE_HIGH_MH_IDX 6
  998. #define PM_PROFILE_MAX 7
  999. struct radeon_pm_profile {
  1000. int dpms_off_ps_idx;
  1001. int dpms_on_ps_idx;
  1002. int dpms_off_cm_idx;
  1003. int dpms_on_cm_idx;
  1004. };
  1005. enum radeon_int_thermal_type {
  1006. THERMAL_TYPE_NONE,
  1007. THERMAL_TYPE_EXTERNAL,
  1008. THERMAL_TYPE_EXTERNAL_GPIO,
  1009. THERMAL_TYPE_RV6XX,
  1010. THERMAL_TYPE_RV770,
  1011. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1012. THERMAL_TYPE_EVERGREEN,
  1013. THERMAL_TYPE_SUMO,
  1014. THERMAL_TYPE_NI,
  1015. THERMAL_TYPE_SI,
  1016. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1017. THERMAL_TYPE_CI,
  1018. };
  1019. struct radeon_voltage {
  1020. enum radeon_voltage_type type;
  1021. /* gpio voltage */
  1022. struct radeon_gpio_rec gpio;
  1023. u32 delay; /* delay in usec from voltage drop to sclk change */
  1024. bool active_high; /* voltage drop is active when bit is high */
  1025. /* VDDC voltage */
  1026. u8 vddc_id; /* index into vddc voltage table */
  1027. u8 vddci_id; /* index into vddci voltage table */
  1028. bool vddci_enabled;
  1029. /* r6xx+ sw */
  1030. u16 voltage;
  1031. /* evergreen+ vddci */
  1032. u16 vddci;
  1033. };
  1034. /* clock mode flags */
  1035. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1036. struct radeon_pm_clock_info {
  1037. /* memory clock */
  1038. u32 mclk;
  1039. /* engine clock */
  1040. u32 sclk;
  1041. /* voltage info */
  1042. struct radeon_voltage voltage;
  1043. /* standardized clock flags */
  1044. u32 flags;
  1045. };
  1046. /* state flags */
  1047. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1048. struct radeon_power_state {
  1049. enum radeon_pm_state_type type;
  1050. struct radeon_pm_clock_info *clock_info;
  1051. /* number of valid clock modes in this power state */
  1052. int num_clock_modes;
  1053. struct radeon_pm_clock_info *default_clock_mode;
  1054. /* standardized state flags */
  1055. u32 flags;
  1056. u32 misc; /* vbios specific flags */
  1057. u32 misc2; /* vbios specific flags */
  1058. int pcie_lanes; /* pcie lanes */
  1059. };
  1060. /*
  1061. * Some modes are overclocked by very low value, accept them
  1062. */
  1063. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1064. enum radeon_dpm_auto_throttle_src {
  1065. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1066. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1067. };
  1068. enum radeon_dpm_event_src {
  1069. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1070. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1071. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1072. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1073. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1074. };
  1075. struct radeon_ps {
  1076. u32 caps; /* vbios flags */
  1077. u32 class; /* vbios flags */
  1078. u32 class2; /* vbios flags */
  1079. /* UVD clocks */
  1080. u32 vclk;
  1081. u32 dclk;
  1082. /* asic priv */
  1083. void *ps_priv;
  1084. };
  1085. struct radeon_dpm_thermal {
  1086. /* thermal interrupt work */
  1087. struct work_struct work;
  1088. /* low temperature threshold */
  1089. int min_temp;
  1090. /* high temperature threshold */
  1091. int max_temp;
  1092. /* was interrupt low to high or high to low */
  1093. bool high_to_low;
  1094. };
  1095. enum radeon_clk_action
  1096. {
  1097. RADEON_SCLK_UP = 1,
  1098. RADEON_SCLK_DOWN
  1099. };
  1100. struct radeon_blacklist_clocks
  1101. {
  1102. u32 sclk;
  1103. u32 mclk;
  1104. enum radeon_clk_action action;
  1105. };
  1106. struct radeon_clock_and_voltage_limits {
  1107. u32 sclk;
  1108. u32 mclk;
  1109. u32 vddc;
  1110. u32 vddci;
  1111. };
  1112. struct radeon_clock_array {
  1113. u32 count;
  1114. u32 *values;
  1115. };
  1116. struct radeon_clock_voltage_dependency_entry {
  1117. u32 clk;
  1118. u16 v;
  1119. };
  1120. struct radeon_clock_voltage_dependency_table {
  1121. u32 count;
  1122. struct radeon_clock_voltage_dependency_entry *entries;
  1123. };
  1124. struct radeon_cac_leakage_entry {
  1125. u16 vddc;
  1126. u32 leakage;
  1127. };
  1128. struct radeon_cac_leakage_table {
  1129. u32 count;
  1130. struct radeon_cac_leakage_entry *entries;
  1131. };
  1132. struct radeon_dpm_dynamic_state {
  1133. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1134. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1135. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1136. struct radeon_clock_array valid_sclk_values;
  1137. struct radeon_clock_array valid_mclk_values;
  1138. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1139. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1140. u32 mclk_sclk_ratio;
  1141. u32 sclk_mclk_delta;
  1142. u16 vddc_vddci_delta;
  1143. u16 min_vddc_for_pcie_gen2;
  1144. struct radeon_cac_leakage_table cac_leakage_table;
  1145. };
  1146. struct radeon_dpm_fan {
  1147. u16 t_min;
  1148. u16 t_med;
  1149. u16 t_high;
  1150. u16 pwm_min;
  1151. u16 pwm_med;
  1152. u16 pwm_high;
  1153. u8 t_hyst;
  1154. u32 cycle_delay;
  1155. u16 t_max;
  1156. bool ucode_fan_control;
  1157. };
  1158. struct radeon_dpm {
  1159. struct radeon_ps *ps;
  1160. /* number of valid power states */
  1161. int num_ps;
  1162. /* current power state that is active */
  1163. struct radeon_ps *current_ps;
  1164. /* requested power state */
  1165. struct radeon_ps *requested_ps;
  1166. /* boot up power state */
  1167. struct radeon_ps *boot_ps;
  1168. /* default uvd power state */
  1169. struct radeon_ps *uvd_ps;
  1170. enum radeon_pm_state_type state;
  1171. enum radeon_pm_state_type user_state;
  1172. u32 platform_caps;
  1173. u32 voltage_response_time;
  1174. u32 backbias_response_time;
  1175. void *priv;
  1176. u32 new_active_crtcs;
  1177. int new_active_crtc_count;
  1178. u32 current_active_crtcs;
  1179. int current_active_crtc_count;
  1180. struct radeon_dpm_dynamic_state dyn_state;
  1181. struct radeon_dpm_fan fan;
  1182. u32 tdp_limit;
  1183. u32 near_tdp_limit;
  1184. u32 sq_ramping_threshold;
  1185. u32 cac_leakage;
  1186. u16 tdp_od_limit;
  1187. u32 tdp_adjustment;
  1188. u16 load_line_slope;
  1189. bool power_control;
  1190. bool ac_power;
  1191. /* special states active */
  1192. bool thermal_active;
  1193. bool uvd_active;
  1194. /* thermal handling */
  1195. struct radeon_dpm_thermal thermal;
  1196. };
  1197. void radeon_dpm_enable_power_state(struct radeon_device *rdev,
  1198. enum radeon_pm_state_type dpm_state);
  1199. struct radeon_pm {
  1200. struct mutex mutex;
  1201. /* write locked while reprogramming mclk */
  1202. struct rw_semaphore mclk_lock;
  1203. u32 active_crtcs;
  1204. int active_crtc_count;
  1205. int req_vblank;
  1206. bool vblank_sync;
  1207. fixed20_12 max_bandwidth;
  1208. fixed20_12 igp_sideport_mclk;
  1209. fixed20_12 igp_system_mclk;
  1210. fixed20_12 igp_ht_link_clk;
  1211. fixed20_12 igp_ht_link_width;
  1212. fixed20_12 k8_bandwidth;
  1213. fixed20_12 sideport_bandwidth;
  1214. fixed20_12 ht_bandwidth;
  1215. fixed20_12 core_bandwidth;
  1216. fixed20_12 sclk;
  1217. fixed20_12 mclk;
  1218. fixed20_12 needed_bandwidth;
  1219. struct radeon_power_state *power_state;
  1220. /* number of valid power states */
  1221. int num_power_states;
  1222. int current_power_state_index;
  1223. int current_clock_mode_index;
  1224. int requested_power_state_index;
  1225. int requested_clock_mode_index;
  1226. int default_power_state_index;
  1227. u32 current_sclk;
  1228. u32 current_mclk;
  1229. u16 current_vddc;
  1230. u16 current_vddci;
  1231. u32 default_sclk;
  1232. u32 default_mclk;
  1233. u16 default_vddc;
  1234. u16 default_vddci;
  1235. struct radeon_i2c_chan *i2c_bus;
  1236. /* selected pm method */
  1237. enum radeon_pm_method pm_method;
  1238. /* dynpm power management */
  1239. struct delayed_work dynpm_idle_work;
  1240. enum radeon_dynpm_state dynpm_state;
  1241. enum radeon_dynpm_action dynpm_planned_action;
  1242. unsigned long dynpm_action_timeout;
  1243. bool dynpm_can_upclock;
  1244. bool dynpm_can_downclock;
  1245. /* profile-based power management */
  1246. enum radeon_pm_profile_type profile;
  1247. int profile_index;
  1248. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1249. /* internal thermal controller on rv6xx+ */
  1250. enum radeon_int_thermal_type int_thermal_type;
  1251. struct device *int_hwmon_dev;
  1252. /* dpm */
  1253. bool dpm_enabled;
  1254. struct radeon_dpm dpm;
  1255. };
  1256. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1257. enum radeon_pm_state_type ps_type,
  1258. int instance);
  1259. /*
  1260. * UVD
  1261. */
  1262. #define RADEON_MAX_UVD_HANDLES 10
  1263. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1264. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1265. struct radeon_uvd {
  1266. struct radeon_bo *vcpu_bo;
  1267. void *cpu_addr;
  1268. uint64_t gpu_addr;
  1269. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1270. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1271. struct delayed_work idle_work;
  1272. };
  1273. int radeon_uvd_init(struct radeon_device *rdev);
  1274. void radeon_uvd_fini(struct radeon_device *rdev);
  1275. int radeon_uvd_suspend(struct radeon_device *rdev);
  1276. int radeon_uvd_resume(struct radeon_device *rdev);
  1277. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1278. uint32_t handle, struct radeon_fence **fence);
  1279. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1280. uint32_t handle, struct radeon_fence **fence);
  1281. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1282. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1283. struct drm_file *filp);
  1284. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1285. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1286. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1287. unsigned vclk, unsigned dclk,
  1288. unsigned vco_min, unsigned vco_max,
  1289. unsigned fb_factor, unsigned fb_mask,
  1290. unsigned pd_min, unsigned pd_max,
  1291. unsigned pd_even,
  1292. unsigned *optimal_fb_div,
  1293. unsigned *optimal_vclk_div,
  1294. unsigned *optimal_dclk_div);
  1295. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1296. unsigned cg_upll_func_cntl);
  1297. struct r600_audio {
  1298. int channels;
  1299. int rate;
  1300. int bits_per_sample;
  1301. u8 status_bits;
  1302. u8 category_code;
  1303. };
  1304. /*
  1305. * Benchmarking
  1306. */
  1307. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1308. /*
  1309. * Testing
  1310. */
  1311. void radeon_test_moves(struct radeon_device *rdev);
  1312. void radeon_test_ring_sync(struct radeon_device *rdev,
  1313. struct radeon_ring *cpA,
  1314. struct radeon_ring *cpB);
  1315. void radeon_test_syncing(struct radeon_device *rdev);
  1316. /*
  1317. * Debugfs
  1318. */
  1319. struct radeon_debugfs {
  1320. struct drm_info_list *files;
  1321. unsigned num_files;
  1322. };
  1323. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1324. struct drm_info_list *files,
  1325. unsigned nfiles);
  1326. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1327. /*
  1328. * ASIC specific functions.
  1329. */
  1330. struct radeon_asic {
  1331. int (*init)(struct radeon_device *rdev);
  1332. void (*fini)(struct radeon_device *rdev);
  1333. int (*resume)(struct radeon_device *rdev);
  1334. int (*suspend)(struct radeon_device *rdev);
  1335. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1336. int (*asic_reset)(struct radeon_device *rdev);
  1337. /* ioctl hw specific callback. Some hw might want to perform special
  1338. * operation on specific ioctl. For instance on wait idle some hw
  1339. * might want to perform and HDP flush through MMIO as it seems that
  1340. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1341. * through ring.
  1342. */
  1343. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1344. /* check if 3D engine is idle */
  1345. bool (*gui_idle)(struct radeon_device *rdev);
  1346. /* wait for mc_idle */
  1347. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1348. /* get the reference clock */
  1349. u32 (*get_xclk)(struct radeon_device *rdev);
  1350. /* get the gpu clock counter */
  1351. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1352. /* gart */
  1353. struct {
  1354. void (*tlb_flush)(struct radeon_device *rdev);
  1355. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1356. } gart;
  1357. struct {
  1358. int (*init)(struct radeon_device *rdev);
  1359. void (*fini)(struct radeon_device *rdev);
  1360. u32 pt_ring_index;
  1361. void (*set_page)(struct radeon_device *rdev,
  1362. struct radeon_ib *ib,
  1363. uint64_t pe,
  1364. uint64_t addr, unsigned count,
  1365. uint32_t incr, uint32_t flags);
  1366. } vm;
  1367. /* ring specific callbacks */
  1368. struct {
  1369. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1370. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1371. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1372. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1373. struct radeon_semaphore *semaphore, bool emit_wait);
  1374. int (*cs_parse)(struct radeon_cs_parser *p);
  1375. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1376. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1377. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1378. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1379. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1380. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1381. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1382. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1383. } ring[RADEON_NUM_RINGS];
  1384. /* irqs */
  1385. struct {
  1386. int (*set)(struct radeon_device *rdev);
  1387. int (*process)(struct radeon_device *rdev);
  1388. } irq;
  1389. /* displays */
  1390. struct {
  1391. /* display watermarks */
  1392. void (*bandwidth_update)(struct radeon_device *rdev);
  1393. /* get frame count */
  1394. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1395. /* wait for vblank */
  1396. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1397. /* set backlight level */
  1398. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1399. /* get backlight level */
  1400. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1401. /* audio callbacks */
  1402. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1403. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1404. } display;
  1405. /* copy functions for bo handling */
  1406. struct {
  1407. int (*blit)(struct radeon_device *rdev,
  1408. uint64_t src_offset,
  1409. uint64_t dst_offset,
  1410. unsigned num_gpu_pages,
  1411. struct radeon_fence **fence);
  1412. u32 blit_ring_index;
  1413. int (*dma)(struct radeon_device *rdev,
  1414. uint64_t src_offset,
  1415. uint64_t dst_offset,
  1416. unsigned num_gpu_pages,
  1417. struct radeon_fence **fence);
  1418. u32 dma_ring_index;
  1419. /* method used for bo copy */
  1420. int (*copy)(struct radeon_device *rdev,
  1421. uint64_t src_offset,
  1422. uint64_t dst_offset,
  1423. unsigned num_gpu_pages,
  1424. struct radeon_fence **fence);
  1425. /* ring used for bo copies */
  1426. u32 copy_ring_index;
  1427. } copy;
  1428. /* surfaces */
  1429. struct {
  1430. int (*set_reg)(struct radeon_device *rdev, int reg,
  1431. uint32_t tiling_flags, uint32_t pitch,
  1432. uint32_t offset, uint32_t obj_size);
  1433. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1434. } surface;
  1435. /* hotplug detect */
  1436. struct {
  1437. void (*init)(struct radeon_device *rdev);
  1438. void (*fini)(struct radeon_device *rdev);
  1439. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1440. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1441. } hpd;
  1442. /* static power management */
  1443. struct {
  1444. void (*misc)(struct radeon_device *rdev);
  1445. void (*prepare)(struct radeon_device *rdev);
  1446. void (*finish)(struct radeon_device *rdev);
  1447. void (*init_profile)(struct radeon_device *rdev);
  1448. void (*get_dynpm_state)(struct radeon_device *rdev);
  1449. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1450. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1451. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1452. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1453. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1454. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1455. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1456. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1457. int (*get_temperature)(struct radeon_device *rdev);
  1458. } pm;
  1459. /* dynamic power management */
  1460. struct {
  1461. int (*init)(struct radeon_device *rdev);
  1462. void (*setup_asic)(struct radeon_device *rdev);
  1463. int (*enable)(struct radeon_device *rdev);
  1464. void (*disable)(struct radeon_device *rdev);
  1465. int (*pre_set_power_state)(struct radeon_device *rdev);
  1466. int (*set_power_state)(struct radeon_device *rdev);
  1467. void (*post_set_power_state)(struct radeon_device *rdev);
  1468. void (*display_configuration_changed)(struct radeon_device *rdev);
  1469. void (*fini)(struct radeon_device *rdev);
  1470. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1471. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1472. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1473. } dpm;
  1474. /* pageflipping */
  1475. struct {
  1476. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1477. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1478. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1479. } pflip;
  1480. };
  1481. /*
  1482. * Asic structures
  1483. */
  1484. struct r100_asic {
  1485. const unsigned *reg_safe_bm;
  1486. unsigned reg_safe_bm_size;
  1487. u32 hdp_cntl;
  1488. };
  1489. struct r300_asic {
  1490. const unsigned *reg_safe_bm;
  1491. unsigned reg_safe_bm_size;
  1492. u32 resync_scratch;
  1493. u32 hdp_cntl;
  1494. };
  1495. struct r600_asic {
  1496. unsigned max_pipes;
  1497. unsigned max_tile_pipes;
  1498. unsigned max_simds;
  1499. unsigned max_backends;
  1500. unsigned max_gprs;
  1501. unsigned max_threads;
  1502. unsigned max_stack_entries;
  1503. unsigned max_hw_contexts;
  1504. unsigned max_gs_threads;
  1505. unsigned sx_max_export_size;
  1506. unsigned sx_max_export_pos_size;
  1507. unsigned sx_max_export_smx_size;
  1508. unsigned sq_num_cf_insts;
  1509. unsigned tiling_nbanks;
  1510. unsigned tiling_npipes;
  1511. unsigned tiling_group_size;
  1512. unsigned tile_config;
  1513. unsigned backend_map;
  1514. };
  1515. struct rv770_asic {
  1516. unsigned max_pipes;
  1517. unsigned max_tile_pipes;
  1518. unsigned max_simds;
  1519. unsigned max_backends;
  1520. unsigned max_gprs;
  1521. unsigned max_threads;
  1522. unsigned max_stack_entries;
  1523. unsigned max_hw_contexts;
  1524. unsigned max_gs_threads;
  1525. unsigned sx_max_export_size;
  1526. unsigned sx_max_export_pos_size;
  1527. unsigned sx_max_export_smx_size;
  1528. unsigned sq_num_cf_insts;
  1529. unsigned sx_num_of_sets;
  1530. unsigned sc_prim_fifo_size;
  1531. unsigned sc_hiz_tile_fifo_size;
  1532. unsigned sc_earlyz_tile_fifo_fize;
  1533. unsigned tiling_nbanks;
  1534. unsigned tiling_npipes;
  1535. unsigned tiling_group_size;
  1536. unsigned tile_config;
  1537. unsigned backend_map;
  1538. };
  1539. struct evergreen_asic {
  1540. unsigned num_ses;
  1541. unsigned max_pipes;
  1542. unsigned max_tile_pipes;
  1543. unsigned max_simds;
  1544. unsigned max_backends;
  1545. unsigned max_gprs;
  1546. unsigned max_threads;
  1547. unsigned max_stack_entries;
  1548. unsigned max_hw_contexts;
  1549. unsigned max_gs_threads;
  1550. unsigned sx_max_export_size;
  1551. unsigned sx_max_export_pos_size;
  1552. unsigned sx_max_export_smx_size;
  1553. unsigned sq_num_cf_insts;
  1554. unsigned sx_num_of_sets;
  1555. unsigned sc_prim_fifo_size;
  1556. unsigned sc_hiz_tile_fifo_size;
  1557. unsigned sc_earlyz_tile_fifo_size;
  1558. unsigned tiling_nbanks;
  1559. unsigned tiling_npipes;
  1560. unsigned tiling_group_size;
  1561. unsigned tile_config;
  1562. unsigned backend_map;
  1563. };
  1564. struct cayman_asic {
  1565. unsigned max_shader_engines;
  1566. unsigned max_pipes_per_simd;
  1567. unsigned max_tile_pipes;
  1568. unsigned max_simds_per_se;
  1569. unsigned max_backends_per_se;
  1570. unsigned max_texture_channel_caches;
  1571. unsigned max_gprs;
  1572. unsigned max_threads;
  1573. unsigned max_gs_threads;
  1574. unsigned max_stack_entries;
  1575. unsigned sx_num_of_sets;
  1576. unsigned sx_max_export_size;
  1577. unsigned sx_max_export_pos_size;
  1578. unsigned sx_max_export_smx_size;
  1579. unsigned max_hw_contexts;
  1580. unsigned sq_num_cf_insts;
  1581. unsigned sc_prim_fifo_size;
  1582. unsigned sc_hiz_tile_fifo_size;
  1583. unsigned sc_earlyz_tile_fifo_size;
  1584. unsigned num_shader_engines;
  1585. unsigned num_shader_pipes_per_simd;
  1586. unsigned num_tile_pipes;
  1587. unsigned num_simds_per_se;
  1588. unsigned num_backends_per_se;
  1589. unsigned backend_disable_mask_per_asic;
  1590. unsigned backend_map;
  1591. unsigned num_texture_channel_caches;
  1592. unsigned mem_max_burst_length_bytes;
  1593. unsigned mem_row_size_in_kb;
  1594. unsigned shader_engine_tile_size;
  1595. unsigned num_gpus;
  1596. unsigned multi_gpu_tile_size;
  1597. unsigned tile_config;
  1598. };
  1599. struct si_asic {
  1600. unsigned max_shader_engines;
  1601. unsigned max_tile_pipes;
  1602. unsigned max_cu_per_sh;
  1603. unsigned max_sh_per_se;
  1604. unsigned max_backends_per_se;
  1605. unsigned max_texture_channel_caches;
  1606. unsigned max_gprs;
  1607. unsigned max_gs_threads;
  1608. unsigned max_hw_contexts;
  1609. unsigned sc_prim_fifo_size_frontend;
  1610. unsigned sc_prim_fifo_size_backend;
  1611. unsigned sc_hiz_tile_fifo_size;
  1612. unsigned sc_earlyz_tile_fifo_size;
  1613. unsigned num_tile_pipes;
  1614. unsigned num_backends_per_se;
  1615. unsigned backend_disable_mask_per_asic;
  1616. unsigned backend_map;
  1617. unsigned num_texture_channel_caches;
  1618. unsigned mem_max_burst_length_bytes;
  1619. unsigned mem_row_size_in_kb;
  1620. unsigned shader_engine_tile_size;
  1621. unsigned num_gpus;
  1622. unsigned multi_gpu_tile_size;
  1623. unsigned tile_config;
  1624. uint32_t tile_mode_array[32];
  1625. };
  1626. struct cik_asic {
  1627. unsigned max_shader_engines;
  1628. unsigned max_tile_pipes;
  1629. unsigned max_cu_per_sh;
  1630. unsigned max_sh_per_se;
  1631. unsigned max_backends_per_se;
  1632. unsigned max_texture_channel_caches;
  1633. unsigned max_gprs;
  1634. unsigned max_gs_threads;
  1635. unsigned max_hw_contexts;
  1636. unsigned sc_prim_fifo_size_frontend;
  1637. unsigned sc_prim_fifo_size_backend;
  1638. unsigned sc_hiz_tile_fifo_size;
  1639. unsigned sc_earlyz_tile_fifo_size;
  1640. unsigned num_tile_pipes;
  1641. unsigned num_backends_per_se;
  1642. unsigned backend_disable_mask_per_asic;
  1643. unsigned backend_map;
  1644. unsigned num_texture_channel_caches;
  1645. unsigned mem_max_burst_length_bytes;
  1646. unsigned mem_row_size_in_kb;
  1647. unsigned shader_engine_tile_size;
  1648. unsigned num_gpus;
  1649. unsigned multi_gpu_tile_size;
  1650. unsigned tile_config;
  1651. uint32_t tile_mode_array[32];
  1652. };
  1653. union radeon_asic_config {
  1654. struct r300_asic r300;
  1655. struct r100_asic r100;
  1656. struct r600_asic r600;
  1657. struct rv770_asic rv770;
  1658. struct evergreen_asic evergreen;
  1659. struct cayman_asic cayman;
  1660. struct si_asic si;
  1661. struct cik_asic cik;
  1662. };
  1663. /*
  1664. * asic initizalization from radeon_asic.c
  1665. */
  1666. void radeon_agp_disable(struct radeon_device *rdev);
  1667. int radeon_asic_init(struct radeon_device *rdev);
  1668. /*
  1669. * IOCTL.
  1670. */
  1671. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1672. struct drm_file *filp);
  1673. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1674. struct drm_file *filp);
  1675. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1676. struct drm_file *file_priv);
  1677. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1678. struct drm_file *file_priv);
  1679. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1680. struct drm_file *file_priv);
  1681. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1682. struct drm_file *file_priv);
  1683. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1684. struct drm_file *filp);
  1685. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1686. struct drm_file *filp);
  1687. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1688. struct drm_file *filp);
  1689. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1690. struct drm_file *filp);
  1691. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1692. struct drm_file *filp);
  1693. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1694. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1695. struct drm_file *filp);
  1696. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1697. struct drm_file *filp);
  1698. /* VRAM scratch page for HDP bug, default vram page */
  1699. struct r600_vram_scratch {
  1700. struct radeon_bo *robj;
  1701. volatile uint32_t *ptr;
  1702. u64 gpu_addr;
  1703. };
  1704. /*
  1705. * ACPI
  1706. */
  1707. struct radeon_atif_notification_cfg {
  1708. bool enabled;
  1709. int command_code;
  1710. };
  1711. struct radeon_atif_notifications {
  1712. bool display_switch;
  1713. bool expansion_mode_change;
  1714. bool thermal_state;
  1715. bool forced_power_state;
  1716. bool system_power_state;
  1717. bool display_conf_change;
  1718. bool px_gfx_switch;
  1719. bool brightness_change;
  1720. bool dgpu_display_event;
  1721. };
  1722. struct radeon_atif_functions {
  1723. bool system_params;
  1724. bool sbios_requests;
  1725. bool select_active_disp;
  1726. bool lid_state;
  1727. bool get_tv_standard;
  1728. bool set_tv_standard;
  1729. bool get_panel_expansion_mode;
  1730. bool set_panel_expansion_mode;
  1731. bool temperature_change;
  1732. bool graphics_device_types;
  1733. };
  1734. struct radeon_atif {
  1735. struct radeon_atif_notifications notifications;
  1736. struct radeon_atif_functions functions;
  1737. struct radeon_atif_notification_cfg notification_cfg;
  1738. struct radeon_encoder *encoder_for_bl;
  1739. };
  1740. struct radeon_atcs_functions {
  1741. bool get_ext_state;
  1742. bool pcie_perf_req;
  1743. bool pcie_dev_rdy;
  1744. bool pcie_bus_width;
  1745. };
  1746. struct radeon_atcs {
  1747. struct radeon_atcs_functions functions;
  1748. };
  1749. /*
  1750. * Core structure, functions and helpers.
  1751. */
  1752. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1753. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1754. struct radeon_device {
  1755. struct device *dev;
  1756. struct drm_device *ddev;
  1757. struct pci_dev *pdev;
  1758. struct rw_semaphore exclusive_lock;
  1759. /* ASIC */
  1760. union radeon_asic_config config;
  1761. enum radeon_family family;
  1762. unsigned long flags;
  1763. int usec_timeout;
  1764. enum radeon_pll_errata pll_errata;
  1765. int num_gb_pipes;
  1766. int num_z_pipes;
  1767. int disp_priority;
  1768. /* BIOS */
  1769. uint8_t *bios;
  1770. bool is_atom_bios;
  1771. uint16_t bios_header_start;
  1772. struct radeon_bo *stollen_vga_memory;
  1773. /* Register mmio */
  1774. resource_size_t rmmio_base;
  1775. resource_size_t rmmio_size;
  1776. /* protects concurrent MM_INDEX/DATA based register access */
  1777. spinlock_t mmio_idx_lock;
  1778. void __iomem *rmmio;
  1779. radeon_rreg_t mc_rreg;
  1780. radeon_wreg_t mc_wreg;
  1781. radeon_rreg_t pll_rreg;
  1782. radeon_wreg_t pll_wreg;
  1783. uint32_t pcie_reg_mask;
  1784. radeon_rreg_t pciep_rreg;
  1785. radeon_wreg_t pciep_wreg;
  1786. /* io port */
  1787. void __iomem *rio_mem;
  1788. resource_size_t rio_mem_size;
  1789. struct radeon_clock clock;
  1790. struct radeon_mc mc;
  1791. struct radeon_gart gart;
  1792. struct radeon_mode_info mode_info;
  1793. struct radeon_scratch scratch;
  1794. struct radeon_doorbell doorbell;
  1795. struct radeon_mman mman;
  1796. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1797. wait_queue_head_t fence_queue;
  1798. struct mutex ring_lock;
  1799. struct radeon_ring ring[RADEON_NUM_RINGS];
  1800. bool ib_pool_ready;
  1801. struct radeon_sa_manager ring_tmp_bo;
  1802. struct radeon_irq irq;
  1803. struct radeon_asic *asic;
  1804. struct radeon_gem gem;
  1805. struct radeon_pm pm;
  1806. struct radeon_uvd uvd;
  1807. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1808. struct radeon_wb wb;
  1809. struct radeon_dummy_page dummy_page;
  1810. bool shutdown;
  1811. bool suspend;
  1812. bool need_dma32;
  1813. bool accel_working;
  1814. bool fastfb_working; /* IGP feature*/
  1815. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1816. const struct firmware *me_fw; /* all family ME firmware */
  1817. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1818. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1819. const struct firmware *mc_fw; /* NI MC firmware */
  1820. const struct firmware *ce_fw; /* SI CE firmware */
  1821. const struct firmware *uvd_fw; /* UVD firmware */
  1822. const struct firmware *mec_fw; /* CIK MEC firmware */
  1823. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  1824. const struct firmware *smc_fw; /* SMC firmware */
  1825. struct r600_blit r600_blit;
  1826. struct r600_vram_scratch vram_scratch;
  1827. int msi_enabled; /* msi enabled */
  1828. struct r600_ih ih; /* r6/700 interrupt ring */
  1829. struct radeon_rlc rlc;
  1830. struct radeon_mec mec;
  1831. struct work_struct hotplug_work;
  1832. struct work_struct audio_work;
  1833. struct work_struct reset_work;
  1834. int num_crtc; /* number of crtcs */
  1835. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1836. bool audio_enabled;
  1837. bool has_uvd;
  1838. struct r600_audio audio_status; /* audio stuff */
  1839. struct notifier_block acpi_nb;
  1840. /* only one userspace can use Hyperz features or CMASK at a time */
  1841. struct drm_file *hyperz_filp;
  1842. struct drm_file *cmask_filp;
  1843. /* i2c buses */
  1844. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1845. /* debugfs */
  1846. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1847. unsigned debugfs_count;
  1848. /* virtual memory */
  1849. struct radeon_vm_manager vm_manager;
  1850. struct mutex gpu_clock_mutex;
  1851. /* ACPI interface */
  1852. struct radeon_atif atif;
  1853. struct radeon_atcs atcs;
  1854. };
  1855. int radeon_device_init(struct radeon_device *rdev,
  1856. struct drm_device *ddev,
  1857. struct pci_dev *pdev,
  1858. uint32_t flags);
  1859. void radeon_device_fini(struct radeon_device *rdev);
  1860. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1861. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  1862. bool always_indirect);
  1863. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  1864. bool always_indirect);
  1865. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1866. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1867. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
  1868. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
  1869. /*
  1870. * Cast helper
  1871. */
  1872. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1873. /*
  1874. * Registers read & write functions.
  1875. */
  1876. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1877. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1878. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1879. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1880. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  1881. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  1882. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  1883. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  1884. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  1885. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1886. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1887. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1888. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1889. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1890. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1891. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1892. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1893. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  1894. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1895. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  1896. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  1897. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  1898. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  1899. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  1900. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  1901. #define WREG32_P(reg, val, mask) \
  1902. do { \
  1903. uint32_t tmp_ = RREG32(reg); \
  1904. tmp_ &= (mask); \
  1905. tmp_ |= ((val) & ~(mask)); \
  1906. WREG32(reg, tmp_); \
  1907. } while (0)
  1908. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1909. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
  1910. #define WREG32_PLL_P(reg, val, mask) \
  1911. do { \
  1912. uint32_t tmp_ = RREG32_PLL(reg); \
  1913. tmp_ &= (mask); \
  1914. tmp_ |= ((val) & ~(mask)); \
  1915. WREG32_PLL(reg, tmp_); \
  1916. } while (0)
  1917. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  1918. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1919. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1920. #define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
  1921. #define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
  1922. /*
  1923. * Indirect registers accessor
  1924. */
  1925. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1926. {
  1927. uint32_t r;
  1928. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1929. r = RREG32(RADEON_PCIE_DATA);
  1930. return r;
  1931. }
  1932. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1933. {
  1934. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1935. WREG32(RADEON_PCIE_DATA, (v));
  1936. }
  1937. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  1938. {
  1939. u32 r;
  1940. WREG32(TN_SMC_IND_INDEX_0, (reg));
  1941. r = RREG32(TN_SMC_IND_DATA_0);
  1942. return r;
  1943. }
  1944. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1945. {
  1946. WREG32(TN_SMC_IND_INDEX_0, (reg));
  1947. WREG32(TN_SMC_IND_DATA_0, (v));
  1948. }
  1949. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  1950. {
  1951. u32 r;
  1952. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  1953. r = RREG32(R600_RCU_DATA);
  1954. return r;
  1955. }
  1956. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1957. {
  1958. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  1959. WREG32(R600_RCU_DATA, (v));
  1960. }
  1961. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  1962. {
  1963. u32 r;
  1964. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  1965. r = RREG32(EVERGREEN_CG_IND_DATA);
  1966. return r;
  1967. }
  1968. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1969. {
  1970. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  1971. WREG32(EVERGREEN_CG_IND_DATA, (v));
  1972. }
  1973. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1974. /*
  1975. * ASICs helpers.
  1976. */
  1977. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1978. (rdev->pdev->device == 0x5969))
  1979. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1980. (rdev->family == CHIP_RV200) || \
  1981. (rdev->family == CHIP_RS100) || \
  1982. (rdev->family == CHIP_RS200) || \
  1983. (rdev->family == CHIP_RV250) || \
  1984. (rdev->family == CHIP_RV280) || \
  1985. (rdev->family == CHIP_RS300))
  1986. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1987. (rdev->family == CHIP_RV350) || \
  1988. (rdev->family == CHIP_R350) || \
  1989. (rdev->family == CHIP_RV380) || \
  1990. (rdev->family == CHIP_R420) || \
  1991. (rdev->family == CHIP_R423) || \
  1992. (rdev->family == CHIP_RV410) || \
  1993. (rdev->family == CHIP_RS400) || \
  1994. (rdev->family == CHIP_RS480))
  1995. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1996. (rdev->ddev->pdev->device == 0x9443) || \
  1997. (rdev->ddev->pdev->device == 0x944B) || \
  1998. (rdev->ddev->pdev->device == 0x9506) || \
  1999. (rdev->ddev->pdev->device == 0x9509) || \
  2000. (rdev->ddev->pdev->device == 0x950F) || \
  2001. (rdev->ddev->pdev->device == 0x689C) || \
  2002. (rdev->ddev->pdev->device == 0x689D))
  2003. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2004. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2005. (rdev->family == CHIP_RS690) || \
  2006. (rdev->family == CHIP_RS740) || \
  2007. (rdev->family >= CHIP_R600))
  2008. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2009. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2010. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2011. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2012. (rdev->flags & RADEON_IS_IGP))
  2013. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2014. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2015. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2016. (rdev->flags & RADEON_IS_IGP))
  2017. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2018. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2019. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2020. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2021. (rdev->ddev->pdev->device == 0x6850) || \
  2022. (rdev->ddev->pdev->device == 0x6858) || \
  2023. (rdev->ddev->pdev->device == 0x6859) || \
  2024. (rdev->ddev->pdev->device == 0x6840) || \
  2025. (rdev->ddev->pdev->device == 0x6841) || \
  2026. (rdev->ddev->pdev->device == 0x6842) || \
  2027. (rdev->ddev->pdev->device == 0x6843))
  2028. /*
  2029. * BIOS helpers.
  2030. */
  2031. #define RBIOS8(i) (rdev->bios[i])
  2032. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2033. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2034. int radeon_combios_init(struct radeon_device *rdev);
  2035. void radeon_combios_fini(struct radeon_device *rdev);
  2036. int radeon_atombios_init(struct radeon_device *rdev);
  2037. void radeon_atombios_fini(struct radeon_device *rdev);
  2038. /*
  2039. * RING helpers.
  2040. */
  2041. #if DRM_DEBUG_CODE == 0
  2042. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2043. {
  2044. ring->ring[ring->wptr++] = v;
  2045. ring->wptr &= ring->ptr_mask;
  2046. ring->count_dw--;
  2047. ring->ring_free_dw--;
  2048. }
  2049. #else
  2050. /* With debugging this is just too big to inline */
  2051. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  2052. #endif
  2053. /*
  2054. * ASICs macro.
  2055. */
  2056. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2057. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2058. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2059. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2060. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  2061. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2062. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  2063. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2064. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  2065. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2066. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2067. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2068. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  2069. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  2070. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  2071. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  2072. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  2073. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  2074. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
  2075. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
  2076. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
  2077. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
  2078. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2079. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2080. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2081. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2082. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2083. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2084. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2085. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  2086. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2087. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  2088. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  2089. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  2090. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2091. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2092. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2093. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2094. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2095. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2096. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2097. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2098. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2099. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2100. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2101. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2102. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2103. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2104. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2105. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2106. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2107. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2108. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2109. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2110. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2111. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2112. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2113. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2114. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2115. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  2116. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  2117. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  2118. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2119. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2120. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2121. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2122. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2123. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2124. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2125. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2126. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2127. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2128. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2129. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2130. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2131. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2132. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2133. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2134. /* Common functions */
  2135. /* AGP */
  2136. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2137. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2138. extern void radeon_agp_disable(struct radeon_device *rdev);
  2139. extern int radeon_modeset_init(struct radeon_device *rdev);
  2140. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2141. extern bool radeon_card_posted(struct radeon_device *rdev);
  2142. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2143. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2144. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2145. extern void radeon_scratch_init(struct radeon_device *rdev);
  2146. extern void radeon_wb_fini(struct radeon_device *rdev);
  2147. extern int radeon_wb_init(struct radeon_device *rdev);
  2148. extern void radeon_wb_disable(struct radeon_device *rdev);
  2149. extern void radeon_surface_init(struct radeon_device *rdev);
  2150. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2151. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2152. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2153. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2154. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2155. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2156. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2157. extern int radeon_resume_kms(struct drm_device *dev);
  2158. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  2159. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2160. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2161. const u32 *registers,
  2162. const u32 array_size);
  2163. /*
  2164. * vm
  2165. */
  2166. int radeon_vm_manager_init(struct radeon_device *rdev);
  2167. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2168. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2169. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2170. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  2171. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  2172. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2173. struct radeon_vm *vm, int ring);
  2174. void radeon_vm_fence(struct radeon_device *rdev,
  2175. struct radeon_vm *vm,
  2176. struct radeon_fence *fence);
  2177. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2178. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  2179. struct radeon_vm *vm,
  2180. struct radeon_bo *bo,
  2181. struct ttm_mem_reg *mem);
  2182. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2183. struct radeon_bo *bo);
  2184. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2185. struct radeon_bo *bo);
  2186. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2187. struct radeon_vm *vm,
  2188. struct radeon_bo *bo);
  2189. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2190. struct radeon_bo_va *bo_va,
  2191. uint64_t offset,
  2192. uint32_t flags);
  2193. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  2194. struct radeon_bo_va *bo_va);
  2195. /* audio */
  2196. void r600_audio_update_hdmi(struct work_struct *work);
  2197. /*
  2198. * R600 vram scratch functions
  2199. */
  2200. int r600_vram_scratch_init(struct radeon_device *rdev);
  2201. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2202. /*
  2203. * r600 cs checking helper
  2204. */
  2205. unsigned r600_mip_minify(unsigned size, unsigned level);
  2206. bool r600_fmt_is_valid_color(u32 format);
  2207. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2208. int r600_fmt_get_blocksize(u32 format);
  2209. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2210. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2211. /*
  2212. * r600 functions used by radeon_encoder.c
  2213. */
  2214. struct radeon_hdmi_acr {
  2215. u32 clock;
  2216. int n_32khz;
  2217. int cts_32khz;
  2218. int n_44_1khz;
  2219. int cts_44_1khz;
  2220. int n_48khz;
  2221. int cts_48khz;
  2222. };
  2223. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2224. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2225. u32 tiling_pipe_num,
  2226. u32 max_rb_num,
  2227. u32 total_max_rb_num,
  2228. u32 enabled_rb_mask);
  2229. /*
  2230. * evergreen functions used by radeon_encoder.c
  2231. */
  2232. extern int ni_init_microcode(struct radeon_device *rdev);
  2233. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2234. /* radeon_acpi.c */
  2235. #if defined(CONFIG_ACPI)
  2236. extern int radeon_acpi_init(struct radeon_device *rdev);
  2237. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2238. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2239. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2240. u8 perf_req, bool advertise);
  2241. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2242. #else
  2243. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2244. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2245. #endif
  2246. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2247. struct radeon_cs_packet *pkt,
  2248. unsigned idx);
  2249. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2250. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2251. struct radeon_cs_packet *pkt);
  2252. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2253. struct radeon_cs_reloc **cs_reloc,
  2254. int nomm);
  2255. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2256. uint32_t *vline_start_end,
  2257. uint32_t *vline_status);
  2258. #include "radeon_object.h"
  2259. #endif